def_LPBlackfin.h 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712
  1. /*
  2. * File: include/asm-blackfin/mach-common/def_LPBlackfin.h
  3. * Based on:
  4. * Author: unknown
  5. * COPYRIGHT 2005 Analog Devices
  6. * Created: ?
  7. * Description:
  8. *
  9. * Modified:
  10. *
  11. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2, or (at your option)
  16. * any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; see the file COPYING.
  25. * If not, write to the Free Software Foundation,
  26. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  27. */
  28. /* LP Blackfin CORE REGISTER BIT & ADDRESS DEFINITIONS FOR ADSP-BF532/33 */
  29. #ifndef _DEF_LPBLACKFIN_H
  30. #define _DEF_LPBLACKFIN_H
  31. #include <mach/anomaly.h>
  32. #define MK_BMSK_(x) (1<<x)
  33. #ifndef __ASSEMBLY__
  34. #include <linux/types.h>
  35. #if ANOMALY_05000198
  36. # define NOP_PAD_ANOMALY_05000198 "nop;"
  37. #else
  38. # define NOP_PAD_ANOMALY_05000198
  39. #endif
  40. #define bfin_read8(addr) ({ \
  41. uint32_t __v; \
  42. __asm__ __volatile__( \
  43. NOP_PAD_ANOMALY_05000198 \
  44. "%0 = b[%1] (z);" \
  45. : "=d" (__v) \
  46. : "a" (addr) \
  47. ); \
  48. __v; })
  49. #define bfin_read16(addr) ({ \
  50. uint32_t __v; \
  51. __asm__ __volatile__( \
  52. NOP_PAD_ANOMALY_05000198 \
  53. "%0 = w[%1] (z);" \
  54. : "=d" (__v) \
  55. : "a" (addr) \
  56. ); \
  57. __v; })
  58. #define bfin_read32(addr) ({ \
  59. uint32_t __v; \
  60. __asm__ __volatile__( \
  61. NOP_PAD_ANOMALY_05000198 \
  62. "%0 = [%1];" \
  63. : "=d" (__v) \
  64. : "a" (addr) \
  65. ); \
  66. __v; })
  67. #define bfin_write8(addr, val) \
  68. __asm__ __volatile__( \
  69. NOP_PAD_ANOMALY_05000198 \
  70. "b[%0] = %1;" \
  71. : \
  72. : "a" (addr), "d" ((uint8_t)(val)) \
  73. : "memory" \
  74. )
  75. #define bfin_write16(addr, val) \
  76. __asm__ __volatile__( \
  77. NOP_PAD_ANOMALY_05000198 \
  78. "w[%0] = %1;" \
  79. : \
  80. : "a" (addr), "d" ((uint16_t)(val)) \
  81. : "memory" \
  82. )
  83. #define bfin_write32(addr, val) \
  84. __asm__ __volatile__( \
  85. NOP_PAD_ANOMALY_05000198 \
  86. "[%0] = %1;" \
  87. : \
  88. : "a" (addr), "d" (val) \
  89. : "memory" \
  90. )
  91. #endif /* __ASSEMBLY__ */
  92. /**************************************************
  93. * System Register Bits
  94. **************************************************/
  95. /**************************************************
  96. * ASTAT register
  97. **************************************************/
  98. /* definitions of ASTAT bit positions*/
  99. /*Result of last ALU0 or shifter operation is zero*/
  100. #define ASTAT_AZ_P 0x00000000
  101. /*Result of last ALU0 or shifter operation is negative*/
  102. #define ASTAT_AN_P 0x00000001
  103. /*Condition Code, used for holding comparison results*/
  104. #define ASTAT_CC_P 0x00000005
  105. /*Quotient Bit*/
  106. #define ASTAT_AQ_P 0x00000006
  107. /*Rounding mode, set for biased, clear for unbiased*/
  108. #define ASTAT_RND_MOD_P 0x00000008
  109. /*Result of last ALU0 operation generated a carry*/
  110. #define ASTAT_AC0_P 0x0000000C
  111. /*Result of last ALU0 operation generated a carry*/
  112. #define ASTAT_AC0_COPY_P 0x00000002
  113. /*Result of last ALU1 operation generated a carry*/
  114. #define ASTAT_AC1_P 0x0000000D
  115. /*Result of last ALU0 or MAC0 operation overflowed, sticky for MAC*/
  116. #define ASTAT_AV0_P 0x00000010
  117. /*Sticky version of ASTAT_AV0 */
  118. #define ASTAT_AV0S_P 0x00000011
  119. /*Result of last MAC1 operation overflowed, sticky for MAC*/
  120. #define ASTAT_AV1_P 0x00000012
  121. /*Sticky version of ASTAT_AV1 */
  122. #define ASTAT_AV1S_P 0x00000013
  123. /*Result of last ALU0 or MAC0 operation overflowed*/
  124. #define ASTAT_V_P 0x00000018
  125. /*Result of last ALU0 or MAC0 operation overflowed*/
  126. #define ASTAT_V_COPY_P 0x00000003
  127. /*Sticky version of ASTAT_V*/
  128. #define ASTAT_VS_P 0x00000019
  129. /* Masks */
  130. /*Result of last ALU0 or shifter operation is zero*/
  131. #define ASTAT_AZ MK_BMSK_(ASTAT_AZ_P)
  132. /*Result of last ALU0 or shifter operation is negative*/
  133. #define ASTAT_AN MK_BMSK_(ASTAT_AN_P)
  134. /*Result of last ALU0 operation generated a carry*/
  135. #define ASTAT_AC0 MK_BMSK_(ASTAT_AC0_P)
  136. /*Result of last ALU0 operation generated a carry*/
  137. #define ASTAT_AC0_COPY MK_BMSK_(ASTAT_AC0_COPY_P)
  138. /*Result of last ALU0 operation generated a carry*/
  139. #define ASTAT_AC1 MK_BMSK_(ASTAT_AC1_P)
  140. /*Result of last ALU0 or MAC0 operation overflowed, sticky for MAC*/
  141. #define ASTAT_AV0 MK_BMSK_(ASTAT_AV0_P)
  142. /*Result of last MAC1 operation overflowed, sticky for MAC*/
  143. #define ASTAT_AV1 MK_BMSK_(ASTAT_AV1_P)
  144. /*Condition Code, used for holding comparison results*/
  145. #define ASTAT_CC MK_BMSK_(ASTAT_CC_P)
  146. /*Quotient Bit*/
  147. #define ASTAT_AQ MK_BMSK_(ASTAT_AQ_P)
  148. /*Rounding mode, set for biased, clear for unbiased*/
  149. #define ASTAT_RND_MOD MK_BMSK_(ASTAT_RND_MOD_P)
  150. /*Overflow Bit*/
  151. #define ASTAT_V MK_BMSK_(ASTAT_V_P)
  152. /*Overflow Bit*/
  153. #define ASTAT_V_COPY MK_BMSK_(ASTAT_V_COPY_P)
  154. /**************************************************
  155. * SEQSTAT register
  156. **************************************************/
  157. /* Bit Positions */
  158. #define SEQSTAT_EXCAUSE0_P 0x00000000 /* Last exception cause bit 0 */
  159. #define SEQSTAT_EXCAUSE1_P 0x00000001 /* Last exception cause bit 1 */
  160. #define SEQSTAT_EXCAUSE2_P 0x00000002 /* Last exception cause bit 2 */
  161. #define SEQSTAT_EXCAUSE3_P 0x00000003 /* Last exception cause bit 3 */
  162. #define SEQSTAT_EXCAUSE4_P 0x00000004 /* Last exception cause bit 4 */
  163. #define SEQSTAT_EXCAUSE5_P 0x00000005 /* Last exception cause bit 5 */
  164. #define SEQSTAT_IDLE_REQ_P 0x0000000C /* Pending idle mode request,
  165. * set by IDLE instruction.
  166. */
  167. #define SEQSTAT_SFTRESET_P 0x0000000D /* Indicates whether the last
  168. * reset was a software reset
  169. * (=1)
  170. */
  171. #define SEQSTAT_HWERRCAUSE0_P 0x0000000E /* Last hw error cause bit 0 */
  172. #define SEQSTAT_HWERRCAUSE1_P 0x0000000F /* Last hw error cause bit 1 */
  173. #define SEQSTAT_HWERRCAUSE2_P 0x00000010 /* Last hw error cause bit 2 */
  174. #define SEQSTAT_HWERRCAUSE3_P 0x00000011 /* Last hw error cause bit 3 */
  175. #define SEQSTAT_HWERRCAUSE4_P 0x00000012 /* Last hw error cause bit 4 */
  176. /* Masks */
  177. /* Exception cause */
  178. #define SEQSTAT_EXCAUSE (MK_BMSK_(SEQSTAT_EXCAUSE0_P) | \
  179. MK_BMSK_(SEQSTAT_EXCAUSE1_P) | \
  180. MK_BMSK_(SEQSTAT_EXCAUSE2_P) | \
  181. MK_BMSK_(SEQSTAT_EXCAUSE3_P) | \
  182. MK_BMSK_(SEQSTAT_EXCAUSE4_P) | \
  183. MK_BMSK_(SEQSTAT_EXCAUSE5_P) | \
  184. 0)
  185. /* Indicates whether the last reset was a software reset (=1) */
  186. #define SEQSTAT_SFTRESET (MK_BMSK_(SEQSTAT_SFTRESET_P))
  187. /* Last hw error cause */
  188. #define SEQSTAT_HWERRCAUSE (MK_BMSK_(SEQSTAT_HWERRCAUSE0_P) | \
  189. MK_BMSK_(SEQSTAT_HWERRCAUSE1_P) | \
  190. MK_BMSK_(SEQSTAT_HWERRCAUSE2_P) | \
  191. MK_BMSK_(SEQSTAT_HWERRCAUSE3_P) | \
  192. MK_BMSK_(SEQSTAT_HWERRCAUSE4_P) | \
  193. 0)
  194. /* Translate bits to something useful */
  195. /* Last hw error cause */
  196. #define SEQSTAT_HWERRCAUSE_SHIFT (14)
  197. #define SEQSTAT_HWERRCAUSE_SYSTEM_MMR (0x02 << SEQSTAT_HWERRCAUSE_SHIFT)
  198. #define SEQSTAT_HWERRCAUSE_EXTERN_ADDR (0x03 << SEQSTAT_HWERRCAUSE_SHIFT)
  199. #define SEQSTAT_HWERRCAUSE_PERF_FLOW (0x12 << SEQSTAT_HWERRCAUSE_SHIFT)
  200. #define SEQSTAT_HWERRCAUSE_RAISE_5 (0x18 << SEQSTAT_HWERRCAUSE_SHIFT)
  201. /**************************************************
  202. * SYSCFG register
  203. **************************************************/
  204. /* Bit Positions */
  205. #define SYSCFG_SSSTEP_P 0x00000000 /* Supervisor single step, when
  206. * set it forces an exception
  207. * for each instruction executed
  208. */
  209. #define SYSCFG_CCEN_P 0x00000001 /* Enable cycle counter (=1) */
  210. #define SYSCFG_SNEN_P 0x00000002 /* Self nesting Interrupt Enable */
  211. /* Masks */
  212. /* Supervisor single step, when set it forces an exception for each
  213. *instruction executed
  214. */
  215. #define SYSCFG_SSSTEP MK_BMSK_(SYSCFG_SSSTEP_P )
  216. /* Enable cycle counter (=1) */
  217. #define SYSCFG_CCEN MK_BMSK_(SYSCFG_CCEN_P )
  218. /* Self Nesting Interrupt Enable */
  219. #define SYSCFG_SNEN MK_BMSK_(SYSCFG_SNEN_P)
  220. /* Backward-compatibility for typos in prior releases */
  221. #define SYSCFG_SSSSTEP SYSCFG_SSSTEP
  222. #define SYSCFG_CCCEN SYSCFG_CCEN
  223. /****************************************************
  224. * Core MMR Register Map
  225. ****************************************************/
  226. /* Data Cache & SRAM Memory (0xFFE00000 - 0xFFE00404) */
  227. #define SRAM_BASE_ADDRESS 0xFFE00000 /* SRAM Base Address Register */
  228. #define DMEM_CONTROL 0xFFE00004 /* Data memory control */
  229. #define DCPLB_STATUS 0xFFE00008 /* Data Cache Programmable Look-Aside
  230. * Buffer Status
  231. */
  232. #define DCPLB_FAULT_STATUS 0xFFE00008 /* "" (older define) */
  233. #define DCPLB_FAULT_ADDR 0xFFE0000C /* Data Cache Programmable Look-Aside
  234. * Buffer Fault Address
  235. */
  236. #define DCPLB_ADDR0 0xFFE00100 /* Data Cache Protection Lookaside
  237. * Buffer 0
  238. */
  239. #define DCPLB_ADDR1 0xFFE00104 /* Data Cache Protection Lookaside
  240. * Buffer 1
  241. */
  242. #define DCPLB_ADDR2 0xFFE00108 /* Data Cache Protection Lookaside
  243. * Buffer 2
  244. */
  245. #define DCPLB_ADDR3 0xFFE0010C /* Data Cacheability Protection
  246. * Lookaside Buffer 3
  247. */
  248. #define DCPLB_ADDR4 0xFFE00110 /* Data Cacheability Protection
  249. * Lookaside Buffer 4
  250. */
  251. #define DCPLB_ADDR5 0xFFE00114 /* Data Cacheability Protection
  252. * Lookaside Buffer 5
  253. */
  254. #define DCPLB_ADDR6 0xFFE00118 /* Data Cacheability Protection
  255. * Lookaside Buffer 6
  256. */
  257. #define DCPLB_ADDR7 0xFFE0011C /* Data Cacheability Protection
  258. * Lookaside Buffer 7
  259. */
  260. #define DCPLB_ADDR8 0xFFE00120 /* Data Cacheability Protection
  261. * Lookaside Buffer 8
  262. */
  263. #define DCPLB_ADDR9 0xFFE00124 /* Data Cacheability Protection
  264. * Lookaside Buffer 9
  265. */
  266. #define DCPLB_ADDR10 0xFFE00128 /* Data Cacheability Protection
  267. * Lookaside Buffer 10
  268. */
  269. #define DCPLB_ADDR11 0xFFE0012C /* Data Cacheability Protection
  270. * Lookaside Buffer 11
  271. */
  272. #define DCPLB_ADDR12 0xFFE00130 /* Data Cacheability Protection
  273. * Lookaside Buffer 12
  274. */
  275. #define DCPLB_ADDR13 0xFFE00134 /* Data Cacheability Protection
  276. * Lookaside Buffer 13
  277. */
  278. #define DCPLB_ADDR14 0xFFE00138 /* Data Cacheability Protection
  279. * Lookaside Buffer 14
  280. */
  281. #define DCPLB_ADDR15 0xFFE0013C /* Data Cacheability Protection
  282. * Lookaside Buffer 15
  283. */
  284. #define DCPLB_DATA0 0xFFE00200 /* Data Cache 0 Status */
  285. #define DCPLB_DATA1 0xFFE00204 /* Data Cache 1 Status */
  286. #define DCPLB_DATA2 0xFFE00208 /* Data Cache 2 Status */
  287. #define DCPLB_DATA3 0xFFE0020C /* Data Cache 3 Status */
  288. #define DCPLB_DATA4 0xFFE00210 /* Data Cache 4 Status */
  289. #define DCPLB_DATA5 0xFFE00214 /* Data Cache 5 Status */
  290. #define DCPLB_DATA6 0xFFE00218 /* Data Cache 6 Status */
  291. #define DCPLB_DATA7 0xFFE0021C /* Data Cache 7 Status */
  292. #define DCPLB_DATA8 0xFFE00220 /* Data Cache 8 Status */
  293. #define DCPLB_DATA9 0xFFE00224 /* Data Cache 9 Status */
  294. #define DCPLB_DATA10 0xFFE00228 /* Data Cache 10 Status */
  295. #define DCPLB_DATA11 0xFFE0022C /* Data Cache 11 Status */
  296. #define DCPLB_DATA12 0xFFE00230 /* Data Cache 12 Status */
  297. #define DCPLB_DATA13 0xFFE00234 /* Data Cache 13 Status */
  298. #define DCPLB_DATA14 0xFFE00238 /* Data Cache 14 Status */
  299. #define DCPLB_DATA15 0xFFE0023C /* Data Cache 15 Status */
  300. #define DCPLB_DATA16 0xFFE00240 /* Extra Dummy entry */
  301. #define DTEST_COMMAND 0xFFE00300 /* Data Test Command Register */
  302. #define DTEST_DATA0 0xFFE00400 /* Data Test Data Register */
  303. #define DTEST_DATA1 0xFFE00404 /* Data Test Data Register */
  304. /* Instruction Cache & SRAM Memory (0xFFE01004 - 0xFFE01404) */
  305. #define IMEM_CONTROL 0xFFE01004 /* Instruction Memory Control */
  306. #define ICPLB_STATUS 0xFFE01008 /* Instruction Cache miss status */
  307. #define CODE_FAULT_STATUS 0xFFE01008 /* "" (older define) */
  308. #define ICPLB_FAULT_ADDR 0xFFE0100C /* Instruction Cache miss address */
  309. #define CODE_FAULT_ADDR 0xFFE0100C /* "" (older define) */
  310. #define ICPLB_ADDR0 0xFFE01100 /* Instruction Cacheability
  311. * Protection Lookaside Buffer 0
  312. */
  313. #define ICPLB_ADDR1 0xFFE01104 /* Instruction Cacheability
  314. * Protection Lookaside Buffer 1
  315. */
  316. #define ICPLB_ADDR2 0xFFE01108 /* Instruction Cacheability
  317. * Protection Lookaside Buffer 2
  318. */
  319. #define ICPLB_ADDR3 0xFFE0110C /* Instruction Cacheability
  320. * Protection Lookaside Buffer 3
  321. */
  322. #define ICPLB_ADDR4 0xFFE01110 /* Instruction Cacheability
  323. * Protection Lookaside Buffer 4
  324. */
  325. #define ICPLB_ADDR5 0xFFE01114 /* Instruction Cacheability
  326. * Protection Lookaside Buffer 5
  327. */
  328. #define ICPLB_ADDR6 0xFFE01118 /* Instruction Cacheability
  329. * Protection Lookaside Buffer 6
  330. */
  331. #define ICPLB_ADDR7 0xFFE0111C /* Instruction Cacheability
  332. * Protection Lookaside Buffer 7
  333. */
  334. #define ICPLB_ADDR8 0xFFE01120 /* Instruction Cacheability
  335. * Protection Lookaside Buffer 8
  336. */
  337. #define ICPLB_ADDR9 0xFFE01124 /* Instruction Cacheability
  338. * Protection Lookaside Buffer 9
  339. */
  340. #define ICPLB_ADDR10 0xFFE01128 /* Instruction Cacheability
  341. * Protection Lookaside Buffer 10
  342. */
  343. #define ICPLB_ADDR11 0xFFE0112C /* Instruction Cacheability
  344. * Protection Lookaside Buffer 11
  345. */
  346. #define ICPLB_ADDR12 0xFFE01130 /* Instruction Cacheability
  347. * Protection Lookaside Buffer 12
  348. */
  349. #define ICPLB_ADDR13 0xFFE01134 /* Instruction Cacheability
  350. * Protection Lookaside Buffer 13
  351. */
  352. #define ICPLB_ADDR14 0xFFE01138 /* Instruction Cacheability
  353. * Protection Lookaside Buffer 14
  354. */
  355. #define ICPLB_ADDR15 0xFFE0113C /* Instruction Cacheability
  356. * Protection Lookaside Buffer 15
  357. */
  358. #define ICPLB_DATA0 0xFFE01200 /* Instruction Cache 0 Status */
  359. #define ICPLB_DATA1 0xFFE01204 /* Instruction Cache 1 Status */
  360. #define ICPLB_DATA2 0xFFE01208 /* Instruction Cache 2 Status */
  361. #define ICPLB_DATA3 0xFFE0120C /* Instruction Cache 3 Status */
  362. #define ICPLB_DATA4 0xFFE01210 /* Instruction Cache 4 Status */
  363. #define ICPLB_DATA5 0xFFE01214 /* Instruction Cache 5 Status */
  364. #define ICPLB_DATA6 0xFFE01218 /* Instruction Cache 6 Status */
  365. #define ICPLB_DATA7 0xFFE0121C /* Instruction Cache 7 Status */
  366. #define ICPLB_DATA8 0xFFE01220 /* Instruction Cache 8 Status */
  367. #define ICPLB_DATA9 0xFFE01224 /* Instruction Cache 9 Status */
  368. #define ICPLB_DATA10 0xFFE01228 /* Instruction Cache 10 Status */
  369. #define ICPLB_DATA11 0xFFE0122C /* Instruction Cache 11 Status */
  370. #define ICPLB_DATA12 0xFFE01230 /* Instruction Cache 12 Status */
  371. #define ICPLB_DATA13 0xFFE01234 /* Instruction Cache 13 Status */
  372. #define ICPLB_DATA14 0xFFE01238 /* Instruction Cache 14 Status */
  373. #define ICPLB_DATA15 0xFFE0123C /* Instruction Cache 15 Status */
  374. #define ITEST_COMMAND 0xFFE01300 /* Instruction Test Command Register */
  375. #define ITEST_DATA0 0xFFE01400 /* Instruction Test Data Register */
  376. #define ITEST_DATA1 0xFFE01404 /* Instruction Test Data Register */
  377. /* Event/Interrupt Controller Registers (0xFFE02000 - 0xFFE02110) */
  378. #define EVT0 0xFFE02000 /* Event Vector 0 ESR Address */
  379. #define EVT1 0xFFE02004 /* Event Vector 1 ESR Address */
  380. #define EVT2 0xFFE02008 /* Event Vector 2 ESR Address */
  381. #define EVT3 0xFFE0200C /* Event Vector 3 ESR Address */
  382. #define EVT4 0xFFE02010 /* Event Vector 4 ESR Address */
  383. #define EVT5 0xFFE02014 /* Event Vector 5 ESR Address */
  384. #define EVT6 0xFFE02018 /* Event Vector 6 ESR Address */
  385. #define EVT7 0xFFE0201C /* Event Vector 7 ESR Address */
  386. #define EVT8 0xFFE02020 /* Event Vector 8 ESR Address */
  387. #define EVT9 0xFFE02024 /* Event Vector 9 ESR Address */
  388. #define EVT10 0xFFE02028 /* Event Vector 10 ESR Address */
  389. #define EVT11 0xFFE0202C /* Event Vector 11 ESR Address */
  390. #define EVT12 0xFFE02030 /* Event Vector 12 ESR Address */
  391. #define EVT13 0xFFE02034 /* Event Vector 13 ESR Address */
  392. #define EVT14 0xFFE02038 /* Event Vector 14 ESR Address */
  393. #define EVT15 0xFFE0203C /* Event Vector 15 ESR Address */
  394. #define IMASK 0xFFE02104 /* Interrupt Mask Register */
  395. #define IPEND 0xFFE02108 /* Interrupt Pending Register */
  396. #define ILAT 0xFFE0210C /* Interrupt Latch Register */
  397. #define IPRIO 0xFFE02110 /* Core Interrupt Priority Register */
  398. /* Core Timer Registers (0xFFE03000 - 0xFFE0300C) */
  399. #define TCNTL 0xFFE03000 /* Core Timer Control Register */
  400. #define TPERIOD 0xFFE03004 /* Core Timer Period Register */
  401. #define TSCALE 0xFFE03008 /* Core Timer Scale Register */
  402. #define TCOUNT 0xFFE0300C /* Core Timer Count Register */
  403. /* Debug/MP/Emulation Registers (0xFFE05000 - 0xFFE05008) */
  404. #define DSPID 0xFFE05000 /* DSP Processor ID Register for
  405. * MP implementations
  406. */
  407. #define DBGSTAT 0xFFE05008 /* Debug Status Register */
  408. /* Trace Buffer Registers (0xFFE06000 - 0xFFE06100) */
  409. #define TBUFCTL 0xFFE06000 /* Trace Buffer Control Register */
  410. #define TBUFSTAT 0xFFE06004 /* Trace Buffer Status Register */
  411. #define TBUF 0xFFE06100 /* Trace Buffer */
  412. /* Watchpoint Control Registers (0xFFE07000 - 0xFFE07200) */
  413. /* Watchpoint Instruction Address Control Register */
  414. #define WPIACTL 0xFFE07000
  415. /* Watchpoint Instruction Address Register 0 */
  416. #define WPIA0 0xFFE07040
  417. /* Watchpoint Instruction Address Register 1 */
  418. #define WPIA1 0xFFE07044
  419. /* Watchpoint Instruction Address Register 2 */
  420. #define WPIA2 0xFFE07048
  421. /* Watchpoint Instruction Address Register 3 */
  422. #define WPIA3 0xFFE0704C
  423. /* Watchpoint Instruction Address Register 4 */
  424. #define WPIA4 0xFFE07050
  425. /* Watchpoint Instruction Address Register 5 */
  426. #define WPIA5 0xFFE07054
  427. /* Watchpoint Instruction Address Count Register 0 */
  428. #define WPIACNT0 0xFFE07080
  429. /* Watchpoint Instruction Address Count Register 1 */
  430. #define WPIACNT1 0xFFE07084
  431. /* Watchpoint Instruction Address Count Register 2 */
  432. #define WPIACNT2 0xFFE07088
  433. /* Watchpoint Instruction Address Count Register 3 */
  434. #define WPIACNT3 0xFFE0708C
  435. /* Watchpoint Instruction Address Count Register 4 */
  436. #define WPIACNT4 0xFFE07090
  437. /* Watchpoint Instruction Address Count Register 5 */
  438. #define WPIACNT5 0xFFE07094
  439. /* Watchpoint Data Address Control Register */
  440. #define WPDACTL 0xFFE07100
  441. /* Watchpoint Data Address Register 0 */
  442. #define WPDA0 0xFFE07140
  443. /* Watchpoint Data Address Register 1 */
  444. #define WPDA1 0xFFE07144
  445. /* Watchpoint Data Address Count Value Register 0 */
  446. #define WPDACNT0 0xFFE07180
  447. /* Watchpoint Data Address Count Value Register 1 */
  448. #define WPDACNT1 0xFFE07184
  449. /* Watchpoint Status Register */
  450. #define WPSTAT 0xFFE07200
  451. /* Performance Monitor Registers (0xFFE08000 - 0xFFE08104) */
  452. /* Performance Monitor Control Register */
  453. #define PFCTL 0xFFE08000
  454. /* Performance Monitor Counter Register 0 */
  455. #define PFCNTR0 0xFFE08100
  456. /* Performance Monitor Counter Register 1 */
  457. #define PFCNTR1 0xFFE08104
  458. /****************************************************
  459. * Core MMR Register Bits
  460. ****************************************************/
  461. /**************************************************
  462. * EVT registers (ILAT, IMASK, and IPEND).
  463. **************************************************/
  464. /* Bit Positions */
  465. #define EVT_EMU_P 0x00000000 /* Emulator interrupt bit position */
  466. #define EVT_RST_P 0x00000001 /* Reset interrupt bit position */
  467. #define EVT_NMI_P 0x00000002 /* Non Maskable interrupt bit position */
  468. #define EVT_EVX_P 0x00000003 /* Exception bit position */
  469. #define EVT_IRPTEN_P 0x00000004 /* Global interrupt enable bit position */
  470. #define EVT_IVHW_P 0x00000005 /* Hardware Error interrupt bit position */
  471. #define EVT_IVTMR_P 0x00000006 /* Timer interrupt bit position */
  472. #define EVT_IVG7_P 0x00000007 /* IVG7 interrupt bit position */
  473. #define EVT_IVG8_P 0x00000008 /* IVG8 interrupt bit position */
  474. #define EVT_IVG9_P 0x00000009 /* IVG9 interrupt bit position */
  475. #define EVT_IVG10_P 0x0000000a /* IVG10 interrupt bit position */
  476. #define EVT_IVG11_P 0x0000000b /* IVG11 interrupt bit position */
  477. #define EVT_IVG12_P 0x0000000c /* IVG12 interrupt bit position */
  478. #define EVT_IVG13_P 0x0000000d /* IVG13 interrupt bit position */
  479. #define EVT_IVG14_P 0x0000000e /* IVG14 interrupt bit position */
  480. #define EVT_IVG15_P 0x0000000f /* IVG15 interrupt bit position */
  481. /* Masks */
  482. #define EVT_EMU MK_BMSK_(EVT_EMU_P ) /* Emulator interrupt mask */
  483. #define EVT_RST MK_BMSK_(EVT_RST_P ) /* Reset interrupt mask */
  484. #define EVT_NMI MK_BMSK_(EVT_NMI_P ) /* Non Maskable interrupt mask */
  485. #define EVT_EVX MK_BMSK_(EVT_EVX_P ) /* Exception mask */
  486. #define EVT_IRPTEN MK_BMSK_(EVT_IRPTEN_P) /* Global interrupt enable mask */
  487. #define EVT_IVHW MK_BMSK_(EVT_IVHW_P ) /* Hardware Error interrupt mask */
  488. #define EVT_IVTMR MK_BMSK_(EVT_IVTMR_P ) /* Timer interrupt mask */
  489. #define EVT_IVG7 MK_BMSK_(EVT_IVG7_P ) /* IVG7 interrupt mask */
  490. #define EVT_IVG8 MK_BMSK_(EVT_IVG8_P ) /* IVG8 interrupt mask */
  491. #define EVT_IVG9 MK_BMSK_(EVT_IVG9_P ) /* IVG9 interrupt mask */
  492. #define EVT_IVG10 MK_BMSK_(EVT_IVG10_P ) /* IVG10 interrupt mask */
  493. #define EVT_IVG11 MK_BMSK_(EVT_IVG11_P ) /* IVG11 interrupt mask */
  494. #define EVT_IVG12 MK_BMSK_(EVT_IVG12_P ) /* IVG12 interrupt mask */
  495. #define EVT_IVG13 MK_BMSK_(EVT_IVG13_P ) /* IVG13 interrupt mask */
  496. #define EVT_IVG14 MK_BMSK_(EVT_IVG14_P ) /* IVG14 interrupt mask */
  497. #define EVT_IVG15 MK_BMSK_(EVT_IVG15_P ) /* IVG15 interrupt mask */
  498. /**************************************************
  499. * DMEM_CONTROL Register
  500. **************************************************/
  501. /* Bit Positions */
  502. #define ENDM_P 0x00 /* (doesn't really exist) Enable
  503. *Data Memory L1
  504. */
  505. #define DMCTL_ENDM_P ENDM_P /* "" (older define) */
  506. #define ENDCPLB_P 0x01 /* Enable DCPLBS */
  507. #define DMCTL_ENDCPLB_P ENDCPLB_P /* "" (older define) */
  508. #define DMC0_P 0x02 /* L1 Data Memory Configure bit 0 */
  509. #define DMCTL_DMC0_P DMC0_P /* "" (older define) */
  510. #define DMC1_P 0x03 /* L1 Data Memory Configure bit 1 */
  511. #define DMCTL_DMC1_P DMC1_P /* "" (older define) */
  512. #define DCBS_P 0x04 /* L1 Data Cache Bank Select */
  513. #define PORT_PREF0_P 0x12 /* DAG0 Port Preference */
  514. #define PORT_PREF1_P 0x13 /* DAG1 Port Preference */
  515. /* Masks */
  516. #define ENDM 0x00000001 /* (doesn't really exist) Enable
  517. * Data Memory L1
  518. */
  519. #define ENDCPLB 0x00000002 /* Enable DCPLB */
  520. #define ASRAM_BSRAM 0x00000000
  521. #define ACACHE_BSRAM 0x00000008
  522. #define ACACHE_BCACHE 0x0000000C
  523. #define DCBS 0x00000010 /* L1 Data Cache Bank Select */
  524. #define PORT_PREF0 0x00001000 /* DAG0 Port Preference */
  525. #define PORT_PREF1 0x00002000 /* DAG1 Port Preference */
  526. /* IMEM_CONTROL Register */
  527. /* Bit Positions */
  528. #define ENIM_P 0x00 /* Enable L1 Code Memory */
  529. #define IMCTL_ENIM_P 0x00 /* "" (older define) */
  530. #define ENICPLB_P 0x01 /* Enable ICPLB */
  531. #define IMCTL_ENICPLB_P 0x01 /* "" (older define) */
  532. #define IMC_P 0x02 /* Enable */
  533. #define IMCTL_IMC_P 0x02 /* Configure L1 code memory as
  534. * cache (0=SRAM)
  535. */
  536. #define ILOC0_P 0x03 /* Lock Way 0 */
  537. #define ILOC1_P 0x04 /* Lock Way 1 */
  538. #define ILOC2_P 0x05 /* Lock Way 2 */
  539. #define ILOC3_P 0x06 /* Lock Way 3 */
  540. #define LRUPRIORST_P 0x0D /* Least Recently Used Replacement
  541. * Priority
  542. */
  543. /* Masks */
  544. #define ENIM 0x00000001 /* Enable L1 Code Memory */
  545. #define ENICPLB 0x00000002 /* Enable ICPLB */
  546. #define IMC 0x00000004 /* Configure L1 code memory as
  547. * cache (0=SRAM)
  548. */
  549. #define ILOC0 0x00000008 /* Lock Way 0 */
  550. #define ILOC1 0x00000010 /* Lock Way 1 */
  551. #define ILOC2 0x00000020 /* Lock Way 2 */
  552. #define ILOC3 0x00000040 /* Lock Way 3 */
  553. #define LRUPRIORST 0x00002000 /* Least Recently Used Replacement
  554. * Priority
  555. */
  556. /* TCNTL Masks */
  557. #define TMPWR 0x00000001 /* Timer Low Power Control,
  558. * 0=low power mode, 1=active state
  559. */
  560. #define TMREN 0x00000002 /* Timer enable, 0=disable, 1=enable */
  561. #define TAUTORLD 0x00000004 /* Timer auto reload */
  562. #define TINT 0x00000008 /* Timer generated interrupt 0=no
  563. * interrupt has been generated,
  564. * 1=interrupt has been generated
  565. * (sticky)
  566. */
  567. /* DCPLB_DATA and ICPLB_DATA Registers */
  568. /* Bit Positions */
  569. #define CPLB_VALID_P 0x00000000 /* 0=invalid entry, 1=valid entry */
  570. #define CPLB_LOCK_P 0x00000001 /* 0=entry may be replaced, 1=entry
  571. * locked
  572. */
  573. #define CPLB_USER_RD_P 0x00000002 /* 0=no read access, 1=read access
  574. * allowed (user mode)
  575. */
  576. /* Masks */
  577. #define CPLB_VALID 0x00000001 /* 0=invalid entry, 1=valid entry */
  578. #define CPLB_LOCK 0x00000002 /* 0=entry may be replaced, 1=entry
  579. * locked
  580. */
  581. #define CPLB_USER_RD 0x00000004 /* 0=no read access, 1=read access
  582. * allowed (user mode)
  583. */
  584. #define PAGE_SIZE_1KB 0x00000000 /* 1 KB page size */
  585. #define PAGE_SIZE_4KB 0x00010000 /* 4 KB page size */
  586. #define PAGE_SIZE_1MB 0x00020000 /* 1 MB page size */
  587. #define PAGE_SIZE_4MB 0x00030000 /* 4 MB page size */
  588. #define CPLB_L1SRAM 0x00000020 /* 0=SRAM mapped in L1, 0=SRAM not
  589. * mapped to L1
  590. */
  591. #define CPLB_PORTPRIO 0x00000200 /* 0=low priority port, 1= high
  592. * priority port
  593. */
  594. #define CPLB_L1_CHBL 0x00001000 /* 0=non-cacheable in L1, 1=cacheable
  595. * in L1
  596. */
  597. /* ICPLB_DATA only */
  598. #define CPLB_LRUPRIO 0x00000100 /* 0=can be replaced by any line,
  599. * 1=priority for non-replacement
  600. */
  601. /* DCPLB_DATA only */
  602. #define CPLB_USER_WR 0x00000008 /* 0=no write access, 0=write
  603. * access allowed (user mode)
  604. */
  605. #define CPLB_SUPV_WR 0x00000010 /* 0=no write access, 0=write
  606. * access allowed (supervisor mode)
  607. */
  608. #define CPLB_DIRTY 0x00000080 /* 1=dirty, 0=clean */
  609. #define CPLB_L1_AOW 0x00008000 /* 0=do not allocate cache lines on
  610. * write-through writes,
  611. * 1= allocate cache lines on
  612. * write-through writes.
  613. */
  614. #define CPLB_WT 0x00004000 /* 0=write-back, 1=write-through */
  615. #define CPLB_ALL_ACCESS CPLB_SUPV_WR | CPLB_USER_RD | CPLB_USER_WR
  616. /* TBUFCTL Masks */
  617. #define TBUFPWR 0x0001
  618. #define TBUFEN 0x0002
  619. #define TBUFOVF 0x0004
  620. #define TBUFCMPLP_SINGLE 0x0008
  621. #define TBUFCMPLP_DOUBLE 0x0010
  622. #define TBUFCMPLP (TBUFCMPLP_SINGLE | TBUFCMPLP_DOUBLE)
  623. /* TBUFSTAT Masks */
  624. #define TBUFCNT 0x001F
  625. /* ITEST_COMMAND and DTEST_COMMAND Registers */
  626. /* Masks */
  627. #define TEST_READ 0x00000000 /* Read Access */
  628. #define TEST_WRITE 0x00000002 /* Write Access */
  629. #define TEST_TAG 0x00000000 /* Access TAG */
  630. #define TEST_DATA 0x00000004 /* Access DATA */
  631. #define TEST_DW0 0x00000000 /* Select Double Word 0 */
  632. #define TEST_DW1 0x00000008 /* Select Double Word 1 */
  633. #define TEST_DW2 0x00000010 /* Select Double Word 2 */
  634. #define TEST_DW3 0x00000018 /* Select Double Word 3 */
  635. #define TEST_MB0 0x00000000 /* Select Mini-Bank 0 */
  636. #define TEST_MB1 0x00010000 /* Select Mini-Bank 1 */
  637. #define TEST_MB2 0x00020000 /* Select Mini-Bank 2 */
  638. #define TEST_MB3 0x00030000 /* Select Mini-Bank 3 */
  639. #define TEST_SET(x) ((x << 5) & 0x03E0) /* Set Index 0->31 */
  640. #define TEST_WAY0 0x00000000 /* Access Way0 */
  641. #define TEST_WAY1 0x04000000 /* Access Way1 */
  642. /* ITEST_COMMAND only */
  643. #define TEST_WAY2 0x08000000 /* Access Way2 */
  644. #define TEST_WAY3 0x0C000000 /* Access Way3 */
  645. /* DTEST_COMMAND only */
  646. #define TEST_BNKSELA 0x00000000 /* Access SuperBank A */
  647. #define TEST_BNKSELB 0x00800000 /* Access SuperBank B */
  648. #endif /* _DEF_LPBLACKFIN_H */