sdrc.h 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475
  1. #ifndef ____ASM_ARCH_SDRC_H
  2. #define ____ASM_ARCH_SDRC_H
  3. /*
  4. * OMAP2/3 SDRC/SMS register definitions
  5. *
  6. * Copyright (C) 2007 Texas Instruments, Inc.
  7. * Copyright (C) 2007 Nokia Corporation
  8. *
  9. * Written by Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <mach/io.h>
  16. /* SDRC register offsets - read/write with sdrc_{read,write}_reg() */
  17. #define SDRC_SYSCONFIG 0x010
  18. #define SDRC_DLLA_CTRL 0x060
  19. #define SDRC_DLLA_STATUS 0x064
  20. #define SDRC_DLLB_CTRL 0x068
  21. #define SDRC_DLLB_STATUS 0x06C
  22. #define SDRC_POWER 0x070
  23. #define SDRC_MR_0 0x084
  24. #define SDRC_RFR_CTRL_0 0x0a4
  25. /*
  26. * These values represent the number of memory clock cycles between
  27. * autorefresh initiation. They assume 1 refresh per 64 ms (JEDEC), 8192
  28. * rows per device, and include a subtraction of a 50 cycle window in the
  29. * event that the autorefresh command is delayed due to other SDRC activity.
  30. * The '| 1' sets the ARE field to send one autorefresh when the autorefresh
  31. * counter reaches 0.
  32. *
  33. * These represent optimal values for common parts, it won't work for all.
  34. * As long as you scale down, most parameters are still work, they just
  35. * become sub-optimal. The RFR value goes in the opposite direction. If you
  36. * don't adjust it down as your clock period increases the refresh interval
  37. * will not be met. Setting all parameters for complete worst case may work,
  38. * but may cut memory performance by 2x. Due to errata the DLLs need to be
  39. * unlocked and their value needs run time calibration. A dynamic call is
  40. * need for that as no single right value exists acorss production samples.
  41. *
  42. * Only the FULL speed values are given. Current code is such that rate
  43. * changes must be made at DPLLoutx2. The actual value adjustment for low
  44. * frequency operation will be handled by omap_set_performance()
  45. *
  46. * By having the boot loader boot up in the fastest L4 speed available likely
  47. * will result in something which you can switch between.
  48. */
  49. #define SDRC_RFR_CTRL_165MHz (0x00044c00 | 1)
  50. #define SDRC_RFR_CTRL_133MHz (0x0003de00 | 1)
  51. #define SDRC_RFR_CTRL_100MHz (0x0002da01 | 1)
  52. #define SDRC_RFR_CTRL_110MHz (0x0002da01 | 1) /* Need to calc */
  53. #define SDRC_RFR_CTRL_BYPASS (0x00005000 | 1) /* Need to calc */
  54. /*
  55. * SMS register access
  56. */
  57. #define OMAP242X_SMS_REGADDR(reg) (void __iomem *)IO_ADDRESS(OMAP2420_SMS_BASE + reg)
  58. #define OMAP243X_SMS_REGADDR(reg) (void __iomem *)IO_ADDRESS(OMAP243X_SMS_BASE + reg)
  59. #define OMAP343X_SMS_REGADDR(reg) (void __iomem *)IO_ADDRESS(OMAP343X_SMS_BASE + reg)
  60. /* SMS register offsets - read/write with sms_{read,write}_reg() */
  61. #define SMS_SYSCONFIG 0x010
  62. /* REVISIT: fill in other SMS registers here */
  63. #endif