mux.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615
  1. /*
  2. * arch/arm/plat-omap/include/mach/mux.h
  3. *
  4. * Table of the Omap register configurations for the FUNC_MUX and
  5. * PULL_DWN combinations.
  6. *
  7. * Copyright (C) 2004 - 2008 Texas Instruments Inc.
  8. * Copyright (C) 2003 - 2008 Nokia Corporation
  9. *
  10. * Written by Tony Lindgren
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  25. *
  26. * NOTE: Please use the following naming style for new pin entries.
  27. * For example, W8_1610_MMC2_DAT0, where:
  28. * - W8 = ball
  29. * - 1610 = 1510 or 1610, none if common for both 1510 and 1610
  30. * - MMC2_DAT0 = function
  31. */
  32. #ifndef __ASM_ARCH_MUX_H
  33. #define __ASM_ARCH_MUX_H
  34. #define PU_PD_SEL_NA 0 /* No pu_pd reg available */
  35. #define PULL_DWN_CTRL_NA 0 /* No pull-down control needed */
  36. #ifdef CONFIG_OMAP_MUX_DEBUG
  37. #define MUX_REG(reg, mode_offset, mode) .mux_reg_name = "FUNC_MUX_CTRL_"#reg, \
  38. .mux_reg = FUNC_MUX_CTRL_##reg, \
  39. .mask_offset = mode_offset, \
  40. .mask = mode,
  41. #define PULL_REG(reg, bit, status) .pull_name = "PULL_DWN_CTRL_"#reg, \
  42. .pull_reg = PULL_DWN_CTRL_##reg, \
  43. .pull_bit = bit, \
  44. .pull_val = status,
  45. #define PU_PD_REG(reg, status) .pu_pd_name = "PU_PD_SEL_"#reg, \
  46. .pu_pd_reg = PU_PD_SEL_##reg, \
  47. .pu_pd_val = status,
  48. #define MUX_REG_730(reg, mode_offset, mode) .mux_reg_name = "OMAP730_IO_CONF_"#reg, \
  49. .mux_reg = OMAP730_IO_CONF_##reg, \
  50. .mask_offset = mode_offset, \
  51. .mask = mode,
  52. #define PULL_REG_730(reg, bit, status) .pull_name = "OMAP730_IO_CONF_"#reg, \
  53. .pull_reg = OMAP730_IO_CONF_##reg, \
  54. .pull_bit = bit, \
  55. .pull_val = status,
  56. #else
  57. #define MUX_REG(reg, mode_offset, mode) .mux_reg = FUNC_MUX_CTRL_##reg, \
  58. .mask_offset = mode_offset, \
  59. .mask = mode,
  60. #define PULL_REG(reg, bit, status) .pull_reg = PULL_DWN_CTRL_##reg, \
  61. .pull_bit = bit, \
  62. .pull_val = status,
  63. #define PU_PD_REG(reg, status) .pu_pd_reg = PU_PD_SEL_##reg, \
  64. .pu_pd_val = status,
  65. #define MUX_REG_730(reg, mode_offset, mode) \
  66. .mux_reg = OMAP730_IO_CONF_##reg, \
  67. .mask_offset = mode_offset, \
  68. .mask = mode,
  69. #define PULL_REG_730(reg, bit, status) .pull_reg = OMAP730_IO_CONF_##reg, \
  70. .pull_bit = bit, \
  71. .pull_val = status,
  72. #endif /* CONFIG_OMAP_MUX_DEBUG */
  73. #define MUX_CFG(desc, mux_reg, mode_offset, mode, \
  74. pull_reg, pull_bit, pull_status, \
  75. pu_pd_reg, pu_pd_status, debug_status) \
  76. { \
  77. .name = desc, \
  78. .debug = debug_status, \
  79. MUX_REG(mux_reg, mode_offset, mode) \
  80. PULL_REG(pull_reg, pull_bit, pull_status) \
  81. PU_PD_REG(pu_pd_reg, pu_pd_status) \
  82. },
  83. /*
  84. * OMAP730 has a slightly different config for the pin mux.
  85. * - config regs are the OMAP730_IO_CONF_x regs (see omap730.h) regs and
  86. * not the FUNC_MUX_CTRL_x regs from hardware.h
  87. * - for pull-up/down, only has one enable bit which is is in the same register
  88. * as mux config
  89. */
  90. #define MUX_CFG_730(desc, mux_reg, mode_offset, mode, \
  91. pull_bit, pull_status, debug_status)\
  92. { \
  93. .name = desc, \
  94. .debug = debug_status, \
  95. MUX_REG_730(mux_reg, mode_offset, mode) \
  96. PULL_REG_730(mux_reg, pull_bit, pull_status) \
  97. PU_PD_REG(NA, 0) \
  98. },
  99. #define MUX_CFG_24XX(desc, reg_offset, mode, \
  100. pull_en, pull_mode, dbg) \
  101. { \
  102. .name = desc, \
  103. .debug = dbg, \
  104. .mux_reg = reg_offset, \
  105. .mask = mode, \
  106. .pull_val = pull_en, \
  107. .pu_pd_val = pull_mode, \
  108. },
  109. #define PULL_DISABLED 0
  110. #define PULL_ENABLED 1
  111. #define PULL_DOWN 0
  112. #define PULL_UP 1
  113. struct pin_config {
  114. char *name;
  115. unsigned char busy;
  116. unsigned char debug;
  117. const char *mux_reg_name;
  118. const unsigned int mux_reg;
  119. const unsigned char mask_offset;
  120. const unsigned char mask;
  121. const char *pull_name;
  122. const unsigned int pull_reg;
  123. const unsigned char pull_val;
  124. const unsigned char pull_bit;
  125. const char *pu_pd_name;
  126. const unsigned int pu_pd_reg;
  127. const unsigned char pu_pd_val;
  128. };
  129. enum omap730_index {
  130. /* OMAP 730 keyboard */
  131. E2_730_KBR0,
  132. J7_730_KBR1,
  133. E1_730_KBR2,
  134. F3_730_KBR3,
  135. D2_730_KBR4,
  136. C2_730_KBC0,
  137. D3_730_KBC1,
  138. E4_730_KBC2,
  139. F4_730_KBC3,
  140. E3_730_KBC4,
  141. /* USB */
  142. AA17_730_USB_DM,
  143. W16_730_USB_PU_EN,
  144. W17_730_USB_VBUSI,
  145. };
  146. enum omap1xxx_index {
  147. /* UART1 (BT_UART_GATING)*/
  148. UART1_TX = 0,
  149. UART1_RTS,
  150. /* UART2 (COM_UART_GATING)*/
  151. UART2_TX,
  152. UART2_RX,
  153. UART2_CTS,
  154. UART2_RTS,
  155. /* UART3 (GIGA_UART_GATING) */
  156. UART3_TX,
  157. UART3_RX,
  158. UART3_CTS,
  159. UART3_RTS,
  160. UART3_CLKREQ,
  161. UART3_BCLK, /* 12MHz clock out */
  162. Y15_1610_UART3_RTS,
  163. /* PWT & PWL */
  164. PWT,
  165. PWL,
  166. /* USB master generic */
  167. R18_USB_VBUS,
  168. R18_1510_USB_GPIO0,
  169. W4_USB_PUEN,
  170. W4_USB_CLKO,
  171. W4_USB_HIGHZ,
  172. W4_GPIO58,
  173. /* USB1 master */
  174. USB1_SUSP,
  175. USB1_SEO,
  176. W13_1610_USB1_SE0,
  177. USB1_TXEN,
  178. USB1_TXD,
  179. USB1_VP,
  180. USB1_VM,
  181. USB1_RCV,
  182. USB1_SPEED,
  183. R13_1610_USB1_SPEED,
  184. R13_1710_USB1_SE0,
  185. /* USB2 master */
  186. USB2_SUSP,
  187. USB2_VP,
  188. USB2_TXEN,
  189. USB2_VM,
  190. USB2_RCV,
  191. USB2_SEO,
  192. USB2_TXD,
  193. /* OMAP-1510 GPIO */
  194. R18_1510_GPIO0,
  195. R19_1510_GPIO1,
  196. M14_1510_GPIO2,
  197. /* OMAP1610 GPIO */
  198. P18_1610_GPIO3,
  199. Y15_1610_GPIO17,
  200. /* OMAP-1710 GPIO */
  201. R18_1710_GPIO0,
  202. V2_1710_GPIO10,
  203. N21_1710_GPIO14,
  204. W15_1710_GPIO40,
  205. /* MPUIO */
  206. MPUIO2,
  207. N15_1610_MPUIO2,
  208. MPUIO4,
  209. MPUIO5,
  210. T20_1610_MPUIO5,
  211. W11_1610_MPUIO6,
  212. V10_1610_MPUIO7,
  213. W11_1610_MPUIO9,
  214. V10_1610_MPUIO10,
  215. W10_1610_MPUIO11,
  216. E20_1610_MPUIO13,
  217. U20_1610_MPUIO14,
  218. E19_1610_MPUIO15,
  219. /* MCBSP2 */
  220. MCBSP2_CLKR,
  221. MCBSP2_CLKX,
  222. MCBSP2_DR,
  223. MCBSP2_DX,
  224. MCBSP2_FSR,
  225. MCBSP2_FSX,
  226. /* MCBSP3 */
  227. MCBSP3_CLKX,
  228. /* Misc ballouts */
  229. BALLOUT_V8_ARMIO3,
  230. N20_HDQ,
  231. /* OMAP-1610 MMC2 */
  232. W8_1610_MMC2_DAT0,
  233. V8_1610_MMC2_DAT1,
  234. W15_1610_MMC2_DAT2,
  235. R10_1610_MMC2_DAT3,
  236. Y10_1610_MMC2_CLK,
  237. Y8_1610_MMC2_CMD,
  238. V9_1610_MMC2_CMDDIR,
  239. V5_1610_MMC2_DATDIR0,
  240. W19_1610_MMC2_DATDIR1,
  241. R18_1610_MMC2_CLKIN,
  242. /* OMAP-1610 External Trace Interface */
  243. M19_1610_ETM_PSTAT0,
  244. L15_1610_ETM_PSTAT1,
  245. L18_1610_ETM_PSTAT2,
  246. L19_1610_ETM_D0,
  247. J19_1610_ETM_D6,
  248. J18_1610_ETM_D7,
  249. /* OMAP16XX GPIO */
  250. P20_1610_GPIO4,
  251. V9_1610_GPIO7,
  252. W8_1610_GPIO9,
  253. N20_1610_GPIO11,
  254. N19_1610_GPIO13,
  255. P10_1610_GPIO22,
  256. V5_1610_GPIO24,
  257. AA20_1610_GPIO_41,
  258. W19_1610_GPIO48,
  259. M7_1610_GPIO62,
  260. V14_16XX_GPIO37,
  261. R9_16XX_GPIO18,
  262. L14_16XX_GPIO49,
  263. /* OMAP-1610 uWire */
  264. V19_1610_UWIRE_SCLK,
  265. U18_1610_UWIRE_SDI,
  266. W21_1610_UWIRE_SDO,
  267. N14_1610_UWIRE_CS0,
  268. P15_1610_UWIRE_CS3,
  269. N15_1610_UWIRE_CS1,
  270. /* OMAP-1610 SPI */
  271. U19_1610_SPIF_SCK,
  272. U18_1610_SPIF_DIN,
  273. P20_1610_SPIF_DIN,
  274. W21_1610_SPIF_DOUT,
  275. R18_1610_SPIF_DOUT,
  276. N14_1610_SPIF_CS0,
  277. N15_1610_SPIF_CS1,
  278. T19_1610_SPIF_CS2,
  279. P15_1610_SPIF_CS3,
  280. /* OMAP-1610 Flash */
  281. L3_1610_FLASH_CS2B_OE,
  282. M8_1610_FLASH_CS2B_WE,
  283. /* First MMC */
  284. MMC_CMD,
  285. MMC_DAT1,
  286. MMC_DAT2,
  287. MMC_DAT0,
  288. MMC_CLK,
  289. MMC_DAT3,
  290. /* OMAP-1710 MMC CMDDIR and DATDIR0 */
  291. M15_1710_MMC_CLKI,
  292. P19_1710_MMC_CMDDIR,
  293. P20_1710_MMC_DATDIR0,
  294. /* OMAP-1610 USB0 alternate pin configuration */
  295. W9_USB0_TXEN,
  296. AA9_USB0_VP,
  297. Y5_USB0_RCV,
  298. R9_USB0_VM,
  299. V6_USB0_TXD,
  300. W5_USB0_SE0,
  301. V9_USB0_SPEED,
  302. V9_USB0_SUSP,
  303. /* USB2 */
  304. W9_USB2_TXEN,
  305. AA9_USB2_VP,
  306. Y5_USB2_RCV,
  307. R9_USB2_VM,
  308. V6_USB2_TXD,
  309. W5_USB2_SE0,
  310. /* 16XX UART */
  311. R13_1610_UART1_TX,
  312. V14_16XX_UART1_RX,
  313. R14_1610_UART1_CTS,
  314. AA15_1610_UART1_RTS,
  315. R9_16XX_UART2_RX,
  316. L14_16XX_UART3_RX,
  317. /* I2C OMAP-1610 */
  318. I2C_SCL,
  319. I2C_SDA,
  320. /* Keypad */
  321. F18_1610_KBC0,
  322. D20_1610_KBC1,
  323. D19_1610_KBC2,
  324. E18_1610_KBC3,
  325. C21_1610_KBC4,
  326. G18_1610_KBR0,
  327. F19_1610_KBR1,
  328. H14_1610_KBR2,
  329. E20_1610_KBR3,
  330. E19_1610_KBR4,
  331. N19_1610_KBR5,
  332. /* Power management */
  333. T20_1610_LOW_PWR,
  334. /* MCLK Settings */
  335. V5_1710_MCLK_ON,
  336. V5_1710_MCLK_OFF,
  337. R10_1610_MCLK_ON,
  338. R10_1610_MCLK_OFF,
  339. /* CompactFlash controller */
  340. P11_1610_CF_CD2,
  341. R11_1610_CF_IOIS16,
  342. V10_1610_CF_IREQ,
  343. W10_1610_CF_RESET,
  344. W11_1610_CF_CD1,
  345. /* parallel camera */
  346. J15_1610_CAM_LCLK,
  347. J18_1610_CAM_D7,
  348. J19_1610_CAM_D6,
  349. J14_1610_CAM_D5,
  350. K18_1610_CAM_D4,
  351. K19_1610_CAM_D3,
  352. K15_1610_CAM_D2,
  353. K14_1610_CAM_D1,
  354. L19_1610_CAM_D0,
  355. L18_1610_CAM_VS,
  356. L15_1610_CAM_HS,
  357. M19_1610_CAM_RSTZ,
  358. Y15_1610_CAM_OUTCLK,
  359. /* serial camera */
  360. H19_1610_CAM_EXCLK,
  361. Y12_1610_CCP_CLKP,
  362. W13_1610_CCP_CLKM,
  363. W14_1610_CCP_DATAP,
  364. Y14_1610_CCP_DATAM,
  365. };
  366. enum omap24xx_index {
  367. /* 24xx I2C */
  368. M19_24XX_I2C1_SCL,
  369. L15_24XX_I2C1_SDA,
  370. J15_24XX_I2C2_SCL,
  371. H19_24XX_I2C2_SDA,
  372. /* 24xx Menelaus interrupt */
  373. W19_24XX_SYS_NIRQ,
  374. /* 24xx clock */
  375. W14_24XX_SYS_CLKOUT,
  376. /* 24xx GPMC chipselects, wait pin monitoring */
  377. E2_GPMC_NCS2,
  378. L2_GPMC_NCS7,
  379. L3_GPMC_WAIT0,
  380. N7_GPMC_WAIT1,
  381. M1_GPMC_WAIT2,
  382. P1_GPMC_WAIT3,
  383. /* 242X McBSP */
  384. Y15_24XX_MCBSP2_CLKX,
  385. R14_24XX_MCBSP2_FSX,
  386. W15_24XX_MCBSP2_DR,
  387. V15_24XX_MCBSP2_DX,
  388. /* 24xx GPIO */
  389. M21_242X_GPIO11,
  390. P21_242X_GPIO12,
  391. AA10_242X_GPIO13,
  392. AA6_242X_GPIO14,
  393. AA4_242X_GPIO15,
  394. Y11_242X_GPIO16,
  395. AA12_242X_GPIO17,
  396. AA8_242X_GPIO58,
  397. Y20_24XX_GPIO60,
  398. W4__24XX_GPIO74,
  399. N15_24XX_GPIO85,
  400. M15_24XX_GPIO92,
  401. P20_24XX_GPIO93,
  402. P18_24XX_GPIO95,
  403. M18_24XX_GPIO96,
  404. L14_24XX_GPIO97,
  405. J15_24XX_GPIO99,
  406. V14_24XX_GPIO117,
  407. P14_24XX_GPIO125,
  408. /* 242x DBG GPIO */
  409. V4_242X_GPIO49,
  410. W2_242X_GPIO50,
  411. U4_242X_GPIO51,
  412. V3_242X_GPIO52,
  413. V2_242X_GPIO53,
  414. V6_242X_GPIO53,
  415. T4_242X_GPIO54,
  416. Y4_242X_GPIO54,
  417. T3_242X_GPIO55,
  418. U2_242X_GPIO56,
  419. /* 24xx external DMA requests */
  420. AA10_242X_DMAREQ0,
  421. AA6_242X_DMAREQ1,
  422. E4_242X_DMAREQ2,
  423. G4_242X_DMAREQ3,
  424. D3_242X_DMAREQ4,
  425. E3_242X_DMAREQ5,
  426. /* UART3 */
  427. K15_24XX_UART3_TX,
  428. K14_24XX_UART3_RX,
  429. /* MMC/SDIO */
  430. G19_24XX_MMC_CLKO,
  431. H18_24XX_MMC_CMD,
  432. F20_24XX_MMC_DAT0,
  433. H14_24XX_MMC_DAT1,
  434. E19_24XX_MMC_DAT2,
  435. D19_24XX_MMC_DAT3,
  436. F19_24XX_MMC_DAT_DIR0,
  437. E20_24XX_MMC_DAT_DIR1,
  438. F18_24XX_MMC_DAT_DIR2,
  439. E18_24XX_MMC_DAT_DIR3,
  440. G18_24XX_MMC_CMD_DIR,
  441. H15_24XX_MMC_CLKI,
  442. /* Full speed USB */
  443. J20_24XX_USB0_PUEN,
  444. J19_24XX_USB0_VP,
  445. K20_24XX_USB0_VM,
  446. J18_24XX_USB0_RCV,
  447. K19_24XX_USB0_TXEN,
  448. J14_24XX_USB0_SE0,
  449. K18_24XX_USB0_DAT,
  450. N14_24XX_USB1_SE0,
  451. W12_24XX_USB1_SE0,
  452. P15_24XX_USB1_DAT,
  453. R13_24XX_USB1_DAT,
  454. W20_24XX_USB1_TXEN,
  455. P13_24XX_USB1_TXEN,
  456. V19_24XX_USB1_RCV,
  457. V12_24XX_USB1_RCV,
  458. AA10_24XX_USB2_SE0,
  459. Y11_24XX_USB2_DAT,
  460. AA12_24XX_USB2_TXEN,
  461. AA6_24XX_USB2_RCV,
  462. AA4_24XX_USB2_TLLSE0,
  463. /* Keypad GPIO*/
  464. T19_24XX_KBR0,
  465. R19_24XX_KBR1,
  466. V18_24XX_KBR2,
  467. M21_24XX_KBR3,
  468. E5__24XX_KBR4,
  469. M18_24XX_KBR5,
  470. R20_24XX_KBC0,
  471. M14_24XX_KBC1,
  472. H19_24XX_KBC2,
  473. V17_24XX_KBC3,
  474. P21_24XX_KBC4,
  475. L14_24XX_KBC5,
  476. N19_24XX_KBC6,
  477. /* 24xx Menelaus Keypad GPIO */
  478. B3__24XX_KBR5,
  479. AA4_24XX_KBC2,
  480. B13_24XX_KBC6,
  481. /* 2430 USB */
  482. AD9_2430_USB0_PUEN,
  483. Y11_2430_USB0_VP,
  484. AD7_2430_USB0_VM,
  485. AE7_2430_USB0_RCV,
  486. AD4_2430_USB0_TXEN,
  487. AF9_2430_USB0_SE0,
  488. AE6_2430_USB0_DAT,
  489. AD24_2430_USB1_SE0,
  490. AB24_2430_USB1_RCV,
  491. Y25_2430_USB1_TXEN,
  492. AA26_2430_USB1_DAT,
  493. /* 2430 HS-USB */
  494. AD9_2430_USB0HS_DATA3,
  495. Y11_2430_USB0HS_DATA4,
  496. AD7_2430_USB0HS_DATA5,
  497. AE7_2430_USB0HS_DATA6,
  498. AD4_2430_USB0HS_DATA2,
  499. AF9_2430_USB0HS_DATA0,
  500. AE6_2430_USB0HS_DATA1,
  501. AE8_2430_USB0HS_CLK,
  502. AD8_2430_USB0HS_DIR,
  503. AE5_2430_USB0HS_STP,
  504. AE9_2430_USB0HS_NXT,
  505. AC7_2430_USB0HS_DATA7,
  506. /* 2430 McBSP */
  507. AC10_2430_MCBSP2_FSX,
  508. AD16_2430_MCBSP2_CLX,
  509. AE13_2430_MCBSP2_DX,
  510. AD13_2430_MCBSP2_DR,
  511. AC10_2430_MCBSP2_FSX_OFF,
  512. AD16_2430_MCBSP2_CLX_OFF,
  513. AE13_2430_MCBSP2_DX_OFF,
  514. AD13_2430_MCBSP2_DR_OFF,
  515. };
  516. struct omap_mux_cfg {
  517. struct pin_config *pins;
  518. unsigned long size;
  519. int (*cfg_reg)(const struct pin_config *cfg);
  520. };
  521. #ifdef CONFIG_OMAP_MUX
  522. /* setup pin muxing in Linux */
  523. extern int omap1_mux_init(void);
  524. extern int omap2_mux_init(void);
  525. extern int omap_mux_register(struct omap_mux_cfg *);
  526. extern int omap_cfg_reg(unsigned long reg_cfg);
  527. #else
  528. /* boot loader does it all (no warnings from CONFIG_OMAP_MUX_WARNINGS) */
  529. static inline int omap1_mux_init(void) { return 0; }
  530. static inline int omap2_mux_init(void) { return 0; }
  531. static inline int omap_cfg_reg(unsigned long reg_cfg) { return 0; }
  532. #endif
  533. #endif