fpga.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197
  1. /*
  2. * arch/arm/plat-omap/include/mach/fpga.h
  3. *
  4. * Interrupt handler for OMAP-1510 FPGA
  5. *
  6. * Copyright (C) 2001 RidgeRun, Inc.
  7. * Author: Greg Lonnon <glonnon@ridgerun.com>
  8. *
  9. * Copyright (C) 2002 MontaVista Software, Inc.
  10. *
  11. * Separated FPGA interrupts from innovator1510.c and cleaned up for 2.6
  12. * Copyright (C) 2004 Nokia Corporation by Tony Lindrgen <tony@atomide.com>
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #ifndef __ASM_ARCH_OMAP_FPGA_H
  19. #define __ASM_ARCH_OMAP_FPGA_H
  20. #if defined(CONFIG_MACH_OMAP_INNOVATOR) && defined(CONFIG_ARCH_OMAP15XX)
  21. extern void omap1510_fpga_init_irq(void);
  22. #else
  23. #define omap1510_fpga_init_irq() (0)
  24. #endif
  25. #define fpga_read(reg) __raw_readb(reg)
  26. #define fpga_write(val, reg) __raw_writeb(val, reg)
  27. /*
  28. * ---------------------------------------------------------------------------
  29. * H2/P2 Debug board FPGA
  30. * ---------------------------------------------------------------------------
  31. */
  32. /* maps in the FPGA registers and the ETHR registers */
  33. #define H2P2_DBG_FPGA_BASE 0xE8000000 /* VA */
  34. #define H2P2_DBG_FPGA_SIZE SZ_4K /* SIZE */
  35. #define H2P2_DBG_FPGA_START 0x04000000 /* PA */
  36. #define H2P2_DBG_FPGA_ETHR_START (H2P2_DBG_FPGA_START + 0x300)
  37. #define H2P2_DBG_FPGA_FPGA_REV (H2P2_DBG_FPGA_BASE + 0x10) /* FPGA Revision */
  38. #define H2P2_DBG_FPGA_BOARD_REV (H2P2_DBG_FPGA_BASE + 0x12) /* Board Revision */
  39. #define H2P2_DBG_FPGA_GPIO (H2P2_DBG_FPGA_BASE + 0x14) /* GPIO outputs */
  40. #define H2P2_DBG_FPGA_LEDS (H2P2_DBG_FPGA_BASE + 0x16) /* LEDs outputs */
  41. #define H2P2_DBG_FPGA_MISC_INPUTS (H2P2_DBG_FPGA_BASE + 0x18) /* Misc inputs */
  42. #define H2P2_DBG_FPGA_LAN_STATUS (H2P2_DBG_FPGA_BASE + 0x1A) /* LAN Status line */
  43. #define H2P2_DBG_FPGA_LAN_RESET (H2P2_DBG_FPGA_BASE + 0x1C) /* LAN Reset line */
  44. /* NOTE: most boards don't have a static mapping for the FPGA ... */
  45. struct h2p2_dbg_fpga {
  46. /* offset 0x00 */
  47. u16 smc91x[8];
  48. /* offset 0x10 */
  49. u16 fpga_rev;
  50. u16 board_rev;
  51. u16 gpio_outputs;
  52. u16 leds;
  53. /* offset 0x18 */
  54. u16 misc_inputs;
  55. u16 lan_status;
  56. u16 lan_reset;
  57. u16 reserved0;
  58. /* offset 0x20 */
  59. u16 ps2_data;
  60. u16 ps2_ctrl;
  61. /* plus also 4 rs232 ports ... */
  62. };
  63. /* LEDs definition on debug board (16 LEDs, all physically green) */
  64. #define H2P2_DBG_FPGA_LED_GREEN (1 << 15)
  65. #define H2P2_DBG_FPGA_LED_AMBER (1 << 14)
  66. #define H2P2_DBG_FPGA_LED_RED (1 << 13)
  67. #define H2P2_DBG_FPGA_LED_BLUE (1 << 12)
  68. /* cpu0 load-meter LEDs */
  69. #define H2P2_DBG_FPGA_LOAD_METER (1 << 0) // A bit of fun on our board ...
  70. #define H2P2_DBG_FPGA_LOAD_METER_SIZE 11
  71. #define H2P2_DBG_FPGA_LOAD_METER_MASK ((1 << H2P2_DBG_FPGA_LOAD_METER_SIZE) - 1)
  72. #define H2P2_DBG_FPGA_P2_LED_TIMER (1 << 0)
  73. #define H2P2_DBG_FPGA_P2_LED_IDLE (1 << 1)
  74. /*
  75. * ---------------------------------------------------------------------------
  76. * OMAP-1510 FPGA
  77. * ---------------------------------------------------------------------------
  78. */
  79. #define OMAP1510_FPGA_BASE 0xE8000000 /* Virtual */
  80. #define OMAP1510_FPGA_SIZE SZ_4K
  81. #define OMAP1510_FPGA_START 0x08000000 /* Physical */
  82. /* Revision */
  83. #define OMAP1510_FPGA_REV_LOW (OMAP1510_FPGA_BASE + 0x0)
  84. #define OMAP1510_FPGA_REV_HIGH (OMAP1510_FPGA_BASE + 0x1)
  85. #define OMAP1510_FPGA_LCD_PANEL_CONTROL (OMAP1510_FPGA_BASE + 0x2)
  86. #define OMAP1510_FPGA_LED_DIGIT (OMAP1510_FPGA_BASE + 0x3)
  87. #define INNOVATOR_FPGA_HID_SPI (OMAP1510_FPGA_BASE + 0x4)
  88. #define OMAP1510_FPGA_POWER (OMAP1510_FPGA_BASE + 0x5)
  89. /* Interrupt status */
  90. #define OMAP1510_FPGA_ISR_LO (OMAP1510_FPGA_BASE + 0x6)
  91. #define OMAP1510_FPGA_ISR_HI (OMAP1510_FPGA_BASE + 0x7)
  92. /* Interrupt mask */
  93. #define OMAP1510_FPGA_IMR_LO (OMAP1510_FPGA_BASE + 0x8)
  94. #define OMAP1510_FPGA_IMR_HI (OMAP1510_FPGA_BASE + 0x9)
  95. /* Reset registers */
  96. #define OMAP1510_FPGA_HOST_RESET (OMAP1510_FPGA_BASE + 0xa)
  97. #define OMAP1510_FPGA_RST (OMAP1510_FPGA_BASE + 0xb)
  98. #define OMAP1510_FPGA_AUDIO (OMAP1510_FPGA_BASE + 0xc)
  99. #define OMAP1510_FPGA_DIP (OMAP1510_FPGA_BASE + 0xe)
  100. #define OMAP1510_FPGA_FPGA_IO (OMAP1510_FPGA_BASE + 0xf)
  101. #define OMAP1510_FPGA_UART1 (OMAP1510_FPGA_BASE + 0x14)
  102. #define OMAP1510_FPGA_UART2 (OMAP1510_FPGA_BASE + 0x15)
  103. #define OMAP1510_FPGA_OMAP1510_STATUS (OMAP1510_FPGA_BASE + 0x16)
  104. #define OMAP1510_FPGA_BOARD_REV (OMAP1510_FPGA_BASE + 0x18)
  105. #define OMAP1510P1_PPT_DATA (OMAP1510_FPGA_BASE + 0x100)
  106. #define OMAP1510P1_PPT_STATUS (OMAP1510_FPGA_BASE + 0x101)
  107. #define OMAP1510P1_PPT_CONTROL (OMAP1510_FPGA_BASE + 0x102)
  108. #define OMAP1510_FPGA_TOUCHSCREEN (OMAP1510_FPGA_BASE + 0x204)
  109. #define INNOVATOR_FPGA_INFO (OMAP1510_FPGA_BASE + 0x205)
  110. #define INNOVATOR_FPGA_LCD_BRIGHT_LO (OMAP1510_FPGA_BASE + 0x206)
  111. #define INNOVATOR_FPGA_LCD_BRIGHT_HI (OMAP1510_FPGA_BASE + 0x207)
  112. #define INNOVATOR_FPGA_LED_GRN_LO (OMAP1510_FPGA_BASE + 0x208)
  113. #define INNOVATOR_FPGA_LED_GRN_HI (OMAP1510_FPGA_BASE + 0x209)
  114. #define INNOVATOR_FPGA_LED_RED_LO (OMAP1510_FPGA_BASE + 0x20a)
  115. #define INNOVATOR_FPGA_LED_RED_HI (OMAP1510_FPGA_BASE + 0x20b)
  116. #define INNOVATOR_FPGA_CAM_USB_CONTROL (OMAP1510_FPGA_BASE + 0x20c)
  117. #define INNOVATOR_FPGA_EXP_CONTROL (OMAP1510_FPGA_BASE + 0x20d)
  118. #define INNOVATOR_FPGA_ISR2 (OMAP1510_FPGA_BASE + 0x20e)
  119. #define INNOVATOR_FPGA_IMR2 (OMAP1510_FPGA_BASE + 0x210)
  120. #define OMAP1510_FPGA_ETHR_START (OMAP1510_FPGA_START + 0x300)
  121. /*
  122. * Power up Giga UART driver, turn on HID clock.
  123. * Turn off BT power, since we're not using it and it
  124. * draws power.
  125. */
  126. #define OMAP1510_FPGA_RESET_VALUE 0x42
  127. #define OMAP1510_FPGA_PCR_IF_PD0 (1 << 7)
  128. #define OMAP1510_FPGA_PCR_COM2_EN (1 << 6)
  129. #define OMAP1510_FPGA_PCR_COM1_EN (1 << 5)
  130. #define OMAP1510_FPGA_PCR_EXP_PD0 (1 << 4)
  131. #define OMAP1510_FPGA_PCR_EXP_PD1 (1 << 3)
  132. #define OMAP1510_FPGA_PCR_48MHZ_CLK (1 << 2)
  133. #define OMAP1510_FPGA_PCR_4MHZ_CLK (1 << 1)
  134. #define OMAP1510_FPGA_PCR_RSRVD_BIT0 (1 << 0)
  135. /*
  136. * Innovator/OMAP1510 FPGA HID register bit definitions
  137. */
  138. #define OMAP1510_FPGA_HID_SCLK (1<<0) /* output */
  139. #define OMAP1510_FPGA_HID_MOSI (1<<1) /* output */
  140. #define OMAP1510_FPGA_HID_nSS (1<<2) /* output 0/1 chip idle/select */
  141. #define OMAP1510_FPGA_HID_nHSUS (1<<3) /* output 0/1 host active/suspended */
  142. #define OMAP1510_FPGA_HID_MISO (1<<4) /* input */
  143. #define OMAP1510_FPGA_HID_ATN (1<<5) /* input 0/1 chip idle/ATN */
  144. #define OMAP1510_FPGA_HID_rsrvd (1<<6)
  145. #define OMAP1510_FPGA_HID_RESETn (1<<7) /* output - 0/1 USAR reset/run */
  146. /* The FPGA IRQ is cascaded through GPIO_13 */
  147. #define OMAP1510_INT_FPGA (IH_GPIO_BASE + 13)
  148. /* IRQ Numbers for interrupts muxed through the FPGA */
  149. #define OMAP1510_INT_FPGA_ATN (OMAP_FPGA_IRQ_BASE + 0)
  150. #define OMAP1510_INT_FPGA_ACK (OMAP_FPGA_IRQ_BASE + 1)
  151. #define OMAP1510_INT_FPGA2 (OMAP_FPGA_IRQ_BASE + 2)
  152. #define OMAP1510_INT_FPGA3 (OMAP_FPGA_IRQ_BASE + 3)
  153. #define OMAP1510_INT_FPGA4 (OMAP_FPGA_IRQ_BASE + 4)
  154. #define OMAP1510_INT_FPGA5 (OMAP_FPGA_IRQ_BASE + 5)
  155. #define OMAP1510_INT_FPGA6 (OMAP_FPGA_IRQ_BASE + 6)
  156. #define OMAP1510_INT_FPGA7 (OMAP_FPGA_IRQ_BASE + 7)
  157. #define OMAP1510_INT_FPGA8 (OMAP_FPGA_IRQ_BASE + 8)
  158. #define OMAP1510_INT_FPGA9 (OMAP_FPGA_IRQ_BASE + 9)
  159. #define OMAP1510_INT_FPGA10 (OMAP_FPGA_IRQ_BASE + 10)
  160. #define OMAP1510_INT_FPGA11 (OMAP_FPGA_IRQ_BASE + 11)
  161. #define OMAP1510_INT_FPGA12 (OMAP_FPGA_IRQ_BASE + 12)
  162. #define OMAP1510_INT_ETHER (OMAP_FPGA_IRQ_BASE + 13)
  163. #define OMAP1510_INT_FPGAUART1 (OMAP_FPGA_IRQ_BASE + 14)
  164. #define OMAP1510_INT_FPGAUART2 (OMAP_FPGA_IRQ_BASE + 15)
  165. #define OMAP1510_INT_FPGA_TS (OMAP_FPGA_IRQ_BASE + 16)
  166. #define OMAP1510_INT_FPGA17 (OMAP_FPGA_IRQ_BASE + 17)
  167. #define OMAP1510_INT_FPGA_CAM (OMAP_FPGA_IRQ_BASE + 18)
  168. #define OMAP1510_INT_FPGA_RTC_A (OMAP_FPGA_IRQ_BASE + 19)
  169. #define OMAP1510_INT_FPGA_RTC_B (OMAP_FPGA_IRQ_BASE + 20)
  170. #define OMAP1510_INT_FPGA_CD (OMAP_FPGA_IRQ_BASE + 21)
  171. #define OMAP1510_INT_FPGA22 (OMAP_FPGA_IRQ_BASE + 22)
  172. #define OMAP1510_INT_FPGA23 (OMAP_FPGA_IRQ_BASE + 23)
  173. #endif