dma.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * arch/arm/plat-omap/include/mach/dma.h
  3. *
  4. * Copyright (C) 2003 Nokia Corporation
  5. * Author: Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #ifndef __ASM_ARCH_DMA_H
  22. #define __ASM_ARCH_DMA_H
  23. /* Hardware registers for omap1 */
  24. #define OMAP1_DMA_BASE (0xfffed800)
  25. #define OMAP1_DMA_GCR 0x400
  26. #define OMAP1_DMA_GSCR 0x404
  27. #define OMAP1_DMA_GRST 0x408
  28. #define OMAP1_DMA_HW_ID 0x442
  29. #define OMAP1_DMA_PCH2_ID 0x444
  30. #define OMAP1_DMA_PCH0_ID 0x446
  31. #define OMAP1_DMA_PCH1_ID 0x448
  32. #define OMAP1_DMA_PCHG_ID 0x44a
  33. #define OMAP1_DMA_PCHD_ID 0x44c
  34. #define OMAP1_DMA_CAPS_0_U 0x44e
  35. #define OMAP1_DMA_CAPS_0_L 0x450
  36. #define OMAP1_DMA_CAPS_1_U 0x452
  37. #define OMAP1_DMA_CAPS_1_L 0x454
  38. #define OMAP1_DMA_CAPS_2 0x456
  39. #define OMAP1_DMA_CAPS_3 0x458
  40. #define OMAP1_DMA_CAPS_4 0x45a
  41. #define OMAP1_DMA_PCH2_SR 0x460
  42. #define OMAP1_DMA_PCH0_SR 0x480
  43. #define OMAP1_DMA_PCH1_SR 0x482
  44. #define OMAP1_DMA_PCHD_SR 0x4c0
  45. /* Hardware registers for omap2 and omap3 */
  46. #define OMAP24XX_DMA4_BASE (L4_24XX_BASE + 0x56000)
  47. #define OMAP34XX_DMA4_BASE (L4_34XX_BASE + 0x56000)
  48. #define OMAP_DMA4_REVISION 0x00
  49. #define OMAP_DMA4_GCR 0x78
  50. #define OMAP_DMA4_IRQSTATUS_L0 0x08
  51. #define OMAP_DMA4_IRQSTATUS_L1 0x0c
  52. #define OMAP_DMA4_IRQSTATUS_L2 0x10
  53. #define OMAP_DMA4_IRQSTATUS_L3 0x14
  54. #define OMAP_DMA4_IRQENABLE_L0 0x18
  55. #define OMAP_DMA4_IRQENABLE_L1 0x1c
  56. #define OMAP_DMA4_IRQENABLE_L2 0x20
  57. #define OMAP_DMA4_IRQENABLE_L3 0x24
  58. #define OMAP_DMA4_SYSSTATUS 0x28
  59. #define OMAP_DMA4_OCP_SYSCONFIG 0x2c
  60. #define OMAP_DMA4_CAPS_0 0x64
  61. #define OMAP_DMA4_CAPS_2 0x6c
  62. #define OMAP_DMA4_CAPS_3 0x70
  63. #define OMAP_DMA4_CAPS_4 0x74
  64. #define OMAP1_LOGICAL_DMA_CH_COUNT 17
  65. #define OMAP_DMA4_LOGICAL_DMA_CH_COUNT 32 /* REVISIT: Is this 32 + 2? */
  66. /* Common channel specific registers for omap1 */
  67. #define OMAP1_DMA_CH_BASE(n) (0x40 * (n) + 0x00)
  68. #define OMAP1_DMA_CSDP(n) (0x40 * (n) + 0x00)
  69. #define OMAP1_DMA_CCR(n) (0x40 * (n) + 0x02)
  70. #define OMAP1_DMA_CICR(n) (0x40 * (n) + 0x04)
  71. #define OMAP1_DMA_CSR(n) (0x40 * (n) + 0x06)
  72. #define OMAP1_DMA_CEN(n) (0x40 * (n) + 0x10)
  73. #define OMAP1_DMA_CFN(n) (0x40 * (n) + 0x12)
  74. #define OMAP1_DMA_CSFI(n) (0x40 * (n) + 0x14)
  75. #define OMAP1_DMA_CSEI(n) (0x40 * (n) + 0x16)
  76. #define OMAP1_DMA_CPC(n) (0x40 * (n) + 0x18) /* 15xx only */
  77. #define OMAP1_DMA_CSAC(n) (0x40 * (n) + 0x18)
  78. #define OMAP1_DMA_CDAC(n) (0x40 * (n) + 0x1a)
  79. #define OMAP1_DMA_CDEI(n) (0x40 * (n) + 0x1c)
  80. #define OMAP1_DMA_CDFI(n) (0x40 * (n) + 0x1e)
  81. #define OMAP1_DMA_CLNK_CTRL(n) (0x40 * (n) + 0x28)
  82. /* Common channel specific registers for omap2 */
  83. #define OMAP_DMA4_CH_BASE(n) (0x60 * (n) + 0x80)
  84. #define OMAP_DMA4_CCR(n) (0x60 * (n) + 0x80)
  85. #define OMAP_DMA4_CLNK_CTRL(n) (0x60 * (n) + 0x84)
  86. #define OMAP_DMA4_CICR(n) (0x60 * (n) + 0x88)
  87. #define OMAP_DMA4_CSR(n) (0x60 * (n) + 0x8c)
  88. #define OMAP_DMA4_CSDP(n) (0x60 * (n) + 0x90)
  89. #define OMAP_DMA4_CEN(n) (0x60 * (n) + 0x94)
  90. #define OMAP_DMA4_CFN(n) (0x60 * (n) + 0x98)
  91. #define OMAP_DMA4_CSEI(n) (0x60 * (n) + 0xa4)
  92. #define OMAP_DMA4_CSFI(n) (0x60 * (n) + 0xa8)
  93. #define OMAP_DMA4_CDEI(n) (0x60 * (n) + 0xac)
  94. #define OMAP_DMA4_CDFI(n) (0x60 * (n) + 0xb0)
  95. #define OMAP_DMA4_CSAC(n) (0x60 * (n) + 0xb4)
  96. #define OMAP_DMA4_CDAC(n) (0x60 * (n) + 0xb8)
  97. /* Channel specific registers only on omap1 */
  98. #define OMAP1_DMA_CSSA_L(n) (0x40 * (n) + 0x08)
  99. #define OMAP1_DMA_CSSA_U(n) (0x40 * (n) + 0x0a)
  100. #define OMAP1_DMA_CDSA_L(n) (0x40 * (n) + 0x0c)
  101. #define OMAP1_DMA_CDSA_U(n) (0x40 * (n) + 0x0e)
  102. #define OMAP1_DMA_COLOR_L(n) (0x40 * (n) + 0x20)
  103. #define OMAP1_DMA_COLOR_U(n) (0x40 * (n) + 0x22)
  104. #define OMAP1_DMA_CCR2(n) (0x40 * (n) + 0x24)
  105. #define OMAP1_DMA_LCH_CTRL(n) (0x40 * (n) + 0x2a) /* not on 15xx */
  106. #define OMAP1_DMA_CCEN(n) 0
  107. #define OMAP1_DMA_CCFN(n) 0
  108. /* Channel specific registers only on omap2 */
  109. #define OMAP_DMA4_CSSA(n) (0x60 * (n) + 0x9c)
  110. #define OMAP_DMA4_CDSA(n) (0x60 * (n) + 0xa0)
  111. #define OMAP_DMA4_CCEN(n) (0x60 * (n) + 0xbc)
  112. #define OMAP_DMA4_CCFN(n) (0x60 * (n) + 0xc0)
  113. #define OMAP_DMA4_COLOR(n) (0x60 * (n) + 0xc4)
  114. /* Dummy defines to keep multi-omap compiles happy */
  115. #define OMAP1_DMA_REVISION 0
  116. #define OMAP1_DMA_IRQSTATUS_L0 0
  117. #define OMAP1_DMA_IRQENABLE_L0 0
  118. #define OMAP1_DMA_OCP_SYSCONFIG 0
  119. #define OMAP_DMA4_HW_ID 0
  120. #define OMAP_DMA4_CAPS_0_L 0
  121. #define OMAP_DMA4_CAPS_0_U 0
  122. #define OMAP_DMA4_CAPS_1_L 0
  123. #define OMAP_DMA4_CAPS_1_U 0
  124. #define OMAP_DMA4_GSCR 0
  125. #define OMAP_DMA4_CPC(n) 0
  126. #define OMAP_DMA4_LCH_CTRL(n) 0
  127. #define OMAP_DMA4_COLOR_L(n) 0
  128. #define OMAP_DMA4_COLOR_U(n) 0
  129. #define OMAP_DMA4_CCR2(n) 0
  130. #define OMAP1_DMA_CSSA(n) 0
  131. #define OMAP1_DMA_CDSA(n) 0
  132. #define OMAP_DMA4_CSSA_L(n) 0
  133. #define OMAP_DMA4_CSSA_U(n) 0
  134. #define OMAP_DMA4_CDSA_L(n) 0
  135. #define OMAP_DMA4_CDSA_U(n) 0
  136. /*----------------------------------------------------------------------------*/
  137. /* DMA channels for omap1 */
  138. #define OMAP_DMA_NO_DEVICE 0
  139. #define OMAP_DMA_MCSI1_TX 1
  140. #define OMAP_DMA_MCSI1_RX 2
  141. #define OMAP_DMA_I2C_RX 3
  142. #define OMAP_DMA_I2C_TX 4
  143. #define OMAP_DMA_EXT_NDMA_REQ 5
  144. #define OMAP_DMA_EXT_NDMA_REQ2 6
  145. #define OMAP_DMA_UWIRE_TX 7
  146. #define OMAP_DMA_MCBSP1_TX 8
  147. #define OMAP_DMA_MCBSP1_RX 9
  148. #define OMAP_DMA_MCBSP3_TX 10
  149. #define OMAP_DMA_MCBSP3_RX 11
  150. #define OMAP_DMA_UART1_TX 12
  151. #define OMAP_DMA_UART1_RX 13
  152. #define OMAP_DMA_UART2_TX 14
  153. #define OMAP_DMA_UART2_RX 15
  154. #define OMAP_DMA_MCBSP2_TX 16
  155. #define OMAP_DMA_MCBSP2_RX 17
  156. #define OMAP_DMA_UART3_TX 18
  157. #define OMAP_DMA_UART3_RX 19
  158. #define OMAP_DMA_CAMERA_IF_RX 20
  159. #define OMAP_DMA_MMC_TX 21
  160. #define OMAP_DMA_MMC_RX 22
  161. #define OMAP_DMA_NAND 23
  162. #define OMAP_DMA_IRQ_LCD_LINE 24
  163. #define OMAP_DMA_MEMORY_STICK 25
  164. #define OMAP_DMA_USB_W2FC_RX0 26
  165. #define OMAP_DMA_USB_W2FC_RX1 27
  166. #define OMAP_DMA_USB_W2FC_RX2 28
  167. #define OMAP_DMA_USB_W2FC_TX0 29
  168. #define OMAP_DMA_USB_W2FC_TX1 30
  169. #define OMAP_DMA_USB_W2FC_TX2 31
  170. /* These are only for 1610 */
  171. #define OMAP_DMA_CRYPTO_DES_IN 32
  172. #define OMAP_DMA_SPI_TX 33
  173. #define OMAP_DMA_SPI_RX 34
  174. #define OMAP_DMA_CRYPTO_HASH 35
  175. #define OMAP_DMA_CCP_ATTN 36
  176. #define OMAP_DMA_CCP_FIFO_NOT_EMPTY 37
  177. #define OMAP_DMA_CMT_APE_TX_CHAN_0 38
  178. #define OMAP_DMA_CMT_APE_RV_CHAN_0 39
  179. #define OMAP_DMA_CMT_APE_TX_CHAN_1 40
  180. #define OMAP_DMA_CMT_APE_RV_CHAN_1 41
  181. #define OMAP_DMA_CMT_APE_TX_CHAN_2 42
  182. #define OMAP_DMA_CMT_APE_RV_CHAN_2 43
  183. #define OMAP_DMA_CMT_APE_TX_CHAN_3 44
  184. #define OMAP_DMA_CMT_APE_RV_CHAN_3 45
  185. #define OMAP_DMA_CMT_APE_TX_CHAN_4 46
  186. #define OMAP_DMA_CMT_APE_RV_CHAN_4 47
  187. #define OMAP_DMA_CMT_APE_TX_CHAN_5 48
  188. #define OMAP_DMA_CMT_APE_RV_CHAN_5 49
  189. #define OMAP_DMA_CMT_APE_TX_CHAN_6 50
  190. #define OMAP_DMA_CMT_APE_RV_CHAN_6 51
  191. #define OMAP_DMA_CMT_APE_TX_CHAN_7 52
  192. #define OMAP_DMA_CMT_APE_RV_CHAN_7 53
  193. #define OMAP_DMA_MMC2_TX 54
  194. #define OMAP_DMA_MMC2_RX 55
  195. #define OMAP_DMA_CRYPTO_DES_OUT 56
  196. /* DMA channels for 24xx */
  197. #define OMAP24XX_DMA_NO_DEVICE 0
  198. #define OMAP24XX_DMA_XTI_DMA 1 /* S_DMA_0 */
  199. #define OMAP24XX_DMA_EXT_DMAREQ0 2 /* S_DMA_1 */
  200. #define OMAP24XX_DMA_EXT_DMAREQ1 3 /* S_DMA_2 */
  201. #define OMAP24XX_DMA_GPMC 4 /* S_DMA_3 */
  202. #define OMAP24XX_DMA_GFX 5 /* S_DMA_4 */
  203. #define OMAP24XX_DMA_DSS 6 /* S_DMA_5 */
  204. #define OMAP242X_DMA_VLYNQ_TX 7 /* S_DMA_6 */
  205. #define OMAP24XX_DMA_EXT_DMAREQ2 7 /* S_DMA_6 */
  206. #define OMAP24XX_DMA_CWT 8 /* S_DMA_7 */
  207. #define OMAP24XX_DMA_AES_TX 9 /* S_DMA_8 */
  208. #define OMAP24XX_DMA_AES_RX 10 /* S_DMA_9 */
  209. #define OMAP24XX_DMA_DES_TX 11 /* S_DMA_10 */
  210. #define OMAP24XX_DMA_DES_RX 12 /* S_DMA_11 */
  211. #define OMAP24XX_DMA_SHA1MD5_RX 13 /* S_DMA_12 */
  212. #define OMAP34XX_DMA_SHA2MD5_RX 13 /* S_DMA_12 */
  213. #define OMAP242X_DMA_EXT_DMAREQ2 14 /* S_DMA_13 */
  214. #define OMAP242X_DMA_EXT_DMAREQ3 15 /* S_DMA_14 */
  215. #define OMAP242X_DMA_EXT_DMAREQ4 16 /* S_DMA_15 */
  216. #define OMAP242X_DMA_EAC_AC_RD 17 /* S_DMA_16 */
  217. #define OMAP242X_DMA_EAC_AC_WR 18 /* S_DMA_17 */
  218. #define OMAP242X_DMA_EAC_MD_UL_RD 19 /* S_DMA_18 */
  219. #define OMAP242X_DMA_EAC_MD_UL_WR 20 /* S_DMA_19 */
  220. #define OMAP242X_DMA_EAC_MD_DL_RD 21 /* S_DMA_20 */
  221. #define OMAP242X_DMA_EAC_MD_DL_WR 22 /* S_DMA_21 */
  222. #define OMAP242X_DMA_EAC_BT_UL_RD 23 /* S_DMA_22 */
  223. #define OMAP242X_DMA_EAC_BT_UL_WR 24 /* S_DMA_23 */
  224. #define OMAP242X_DMA_EAC_BT_DL_RD 25 /* S_DMA_24 */
  225. #define OMAP242X_DMA_EAC_BT_DL_WR 26 /* S_DMA_25 */
  226. #define OMAP243X_DMA_EXT_DMAREQ3 14 /* S_DMA_13 */
  227. #define OMAP24XX_DMA_SPI3_TX0 15 /* S_DMA_14 */
  228. #define OMAP24XX_DMA_SPI3_RX0 16 /* S_DMA_15 */
  229. #define OMAP24XX_DMA_MCBSP3_TX 17 /* S_DMA_16 */
  230. #define OMAP24XX_DMA_MCBSP3_RX 18 /* S_DMA_17 */
  231. #define OMAP24XX_DMA_MCBSP4_TX 19 /* S_DMA_18 */
  232. #define OMAP24XX_DMA_MCBSP4_RX 20 /* S_DMA_19 */
  233. #define OMAP24XX_DMA_MCBSP5_TX 21 /* S_DMA_20 */
  234. #define OMAP24XX_DMA_MCBSP5_RX 22 /* S_DMA_21 */
  235. #define OMAP24XX_DMA_SPI3_TX1 23 /* S_DMA_22 */
  236. #define OMAP24XX_DMA_SPI3_RX1 24 /* S_DMA_23 */
  237. #define OMAP243X_DMA_EXT_DMAREQ4 25 /* S_DMA_24 */
  238. #define OMAP243X_DMA_EXT_DMAREQ5 26 /* S_DMA_25 */
  239. #define OMAP34XX_DMA_I2C3_TX 25 /* S_DMA_24 */
  240. #define OMAP34XX_DMA_I2C3_RX 26 /* S_DMA_25 */
  241. #define OMAP24XX_DMA_I2C1_TX 27 /* S_DMA_26 */
  242. #define OMAP24XX_DMA_I2C1_RX 28 /* S_DMA_27 */
  243. #define OMAP24XX_DMA_I2C2_TX 29 /* S_DMA_28 */
  244. #define OMAP24XX_DMA_I2C2_RX 30 /* S_DMA_29 */
  245. #define OMAP24XX_DMA_MCBSP1_TX 31 /* S_DMA_30 */
  246. #define OMAP24XX_DMA_MCBSP1_RX 32 /* S_DMA_31 */
  247. #define OMAP24XX_DMA_MCBSP2_TX 33 /* S_DMA_32 */
  248. #define OMAP24XX_DMA_MCBSP2_RX 34 /* S_DMA_33 */
  249. #define OMAP24XX_DMA_SPI1_TX0 35 /* S_DMA_34 */
  250. #define OMAP24XX_DMA_SPI1_RX0 36 /* S_DMA_35 */
  251. #define OMAP24XX_DMA_SPI1_TX1 37 /* S_DMA_36 */
  252. #define OMAP24XX_DMA_SPI1_RX1 38 /* S_DMA_37 */
  253. #define OMAP24XX_DMA_SPI1_TX2 39 /* S_DMA_38 */
  254. #define OMAP24XX_DMA_SPI1_RX2 40 /* S_DMA_39 */
  255. #define OMAP24XX_DMA_SPI1_TX3 41 /* S_DMA_40 */
  256. #define OMAP24XX_DMA_SPI1_RX3 42 /* S_DMA_41 */
  257. #define OMAP24XX_DMA_SPI2_TX0 43 /* S_DMA_42 */
  258. #define OMAP24XX_DMA_SPI2_RX0 44 /* S_DMA_43 */
  259. #define OMAP24XX_DMA_SPI2_TX1 45 /* S_DMA_44 */
  260. #define OMAP24XX_DMA_SPI2_RX1 46 /* S_DMA_45 */
  261. #define OMAP24XX_DMA_MMC2_TX 47 /* S_DMA_46 */
  262. #define OMAP24XX_DMA_MMC2_RX 48 /* S_DMA_47 */
  263. #define OMAP24XX_DMA_UART1_TX 49 /* S_DMA_48 */
  264. #define OMAP24XX_DMA_UART1_RX 50 /* S_DMA_49 */
  265. #define OMAP24XX_DMA_UART2_TX 51 /* S_DMA_50 */
  266. #define OMAP24XX_DMA_UART2_RX 52 /* S_DMA_51 */
  267. #define OMAP24XX_DMA_UART3_TX 53 /* S_DMA_52 */
  268. #define OMAP24XX_DMA_UART3_RX 54 /* S_DMA_53 */
  269. #define OMAP24XX_DMA_USB_W2FC_TX0 55 /* S_DMA_54 */
  270. #define OMAP24XX_DMA_USB_W2FC_RX0 56 /* S_DMA_55 */
  271. #define OMAP24XX_DMA_USB_W2FC_TX1 57 /* S_DMA_56 */
  272. #define OMAP24XX_DMA_USB_W2FC_RX1 58 /* S_DMA_57 */
  273. #define OMAP24XX_DMA_USB_W2FC_TX2 59 /* S_DMA_58 */
  274. #define OMAP24XX_DMA_USB_W2FC_RX2 60 /* S_DMA_59 */
  275. #define OMAP24XX_DMA_MMC1_TX 61 /* S_DMA_60 */
  276. #define OMAP24XX_DMA_MMC1_RX 62 /* S_DMA_61 */
  277. #define OMAP24XX_DMA_MS 63 /* S_DMA_62 */
  278. #define OMAP242X_DMA_EXT_DMAREQ5 64 /* S_DMA_63 */
  279. #define OMAP243X_DMA_EXT_DMAREQ6 64 /* S_DMA_63 */
  280. #define OMAP34XX_DMA_EXT_DMAREQ3 64 /* S_DMA_63 */
  281. #define OMAP34XX_DMA_AES2_TX 65 /* S_DMA_64 */
  282. #define OMAP34XX_DMA_AES2_RX 66 /* S_DMA_65 */
  283. #define OMAP34XX_DMA_DES2_TX 67 /* S_DMA_66 */
  284. #define OMAP34XX_DMA_DES2_RX 68 /* S_DMA_67 */
  285. #define OMAP34XX_DMA_SHA1MD5_RX 69 /* S_DMA_68 */
  286. #define OMAP34XX_DMA_SPI4_TX0 70 /* S_DMA_69 */
  287. #define OMAP34XX_DMA_SPI4_RX0 71 /* S_DMA_70 */
  288. #define OMAP34XX_DSS_DMA0 72 /* S_DMA_71 */
  289. #define OMAP34XX_DSS_DMA1 73 /* S_DMA_72 */
  290. #define OMAP34XX_DSS_DMA2 74 /* S_DMA_73 */
  291. #define OMAP34XX_DSS_DMA3 75 /* S_DMA_74 */
  292. #define OMAP34XX_DMA_MMC3_TX 77 /* S_DMA_76 */
  293. #define OMAP34XX_DMA_MMC3_RX 78 /* S_DMA_77 */
  294. #define OMAP34XX_DMA_USIM_TX 79 /* S_DMA_78 */
  295. #define OMAP34XX_DMA_USIM_RX 80 /* S_DMA_79 */
  296. /*----------------------------------------------------------------------------*/
  297. /* Hardware registers for LCD DMA */
  298. #define OMAP1510_DMA_LCD_BASE (0xfffedb00)
  299. #define OMAP1510_DMA_LCD_CTRL (OMAP1510_DMA_LCD_BASE + 0x00)
  300. #define OMAP1510_DMA_LCD_TOP_F1_L (OMAP1510_DMA_LCD_BASE + 0x02)
  301. #define OMAP1510_DMA_LCD_TOP_F1_U (OMAP1510_DMA_LCD_BASE + 0x04)
  302. #define OMAP1510_DMA_LCD_BOT_F1_L (OMAP1510_DMA_LCD_BASE + 0x06)
  303. #define OMAP1510_DMA_LCD_BOT_F1_U (OMAP1510_DMA_LCD_BASE + 0x08)
  304. #define OMAP1610_DMA_LCD_BASE (0xfffee300)
  305. #define OMAP1610_DMA_LCD_CSDP (OMAP1610_DMA_LCD_BASE + 0xc0)
  306. #define OMAP1610_DMA_LCD_CCR (OMAP1610_DMA_LCD_BASE + 0xc2)
  307. #define OMAP1610_DMA_LCD_CTRL (OMAP1610_DMA_LCD_BASE + 0xc4)
  308. #define OMAP1610_DMA_LCD_TOP_B1_L (OMAP1610_DMA_LCD_BASE + 0xc8)
  309. #define OMAP1610_DMA_LCD_TOP_B1_U (OMAP1610_DMA_LCD_BASE + 0xca)
  310. #define OMAP1610_DMA_LCD_BOT_B1_L (OMAP1610_DMA_LCD_BASE + 0xcc)
  311. #define OMAP1610_DMA_LCD_BOT_B1_U (OMAP1610_DMA_LCD_BASE + 0xce)
  312. #define OMAP1610_DMA_LCD_TOP_B2_L (OMAP1610_DMA_LCD_BASE + 0xd0)
  313. #define OMAP1610_DMA_LCD_TOP_B2_U (OMAP1610_DMA_LCD_BASE + 0xd2)
  314. #define OMAP1610_DMA_LCD_BOT_B2_L (OMAP1610_DMA_LCD_BASE + 0xd4)
  315. #define OMAP1610_DMA_LCD_BOT_B2_U (OMAP1610_DMA_LCD_BASE + 0xd6)
  316. #define OMAP1610_DMA_LCD_SRC_EI_B1 (OMAP1610_DMA_LCD_BASE + 0xd8)
  317. #define OMAP1610_DMA_LCD_SRC_FI_B1_L (OMAP1610_DMA_LCD_BASE + 0xda)
  318. #define OMAP1610_DMA_LCD_SRC_EN_B1 (OMAP1610_DMA_LCD_BASE + 0xe0)
  319. #define OMAP1610_DMA_LCD_SRC_FN_B1 (OMAP1610_DMA_LCD_BASE + 0xe4)
  320. #define OMAP1610_DMA_LCD_LCH_CTRL (OMAP1610_DMA_LCD_BASE + 0xea)
  321. #define OMAP1610_DMA_LCD_SRC_FI_B1_U (OMAP1610_DMA_LCD_BASE + 0xf4)
  322. #define OMAP1_DMA_TOUT_IRQ (1 << 0)
  323. #define OMAP_DMA_DROP_IRQ (1 << 1)
  324. #define OMAP_DMA_HALF_IRQ (1 << 2)
  325. #define OMAP_DMA_FRAME_IRQ (1 << 3)
  326. #define OMAP_DMA_LAST_IRQ (1 << 4)
  327. #define OMAP_DMA_BLOCK_IRQ (1 << 5)
  328. #define OMAP1_DMA_SYNC_IRQ (1 << 6)
  329. #define OMAP2_DMA_PKT_IRQ (1 << 7)
  330. #define OMAP2_DMA_TRANS_ERR_IRQ (1 << 8)
  331. #define OMAP2_DMA_SECURE_ERR_IRQ (1 << 9)
  332. #define OMAP2_DMA_SUPERVISOR_ERR_IRQ (1 << 10)
  333. #define OMAP2_DMA_MISALIGNED_ERR_IRQ (1 << 11)
  334. #define OMAP_DMA_DATA_TYPE_S8 0x00
  335. #define OMAP_DMA_DATA_TYPE_S16 0x01
  336. #define OMAP_DMA_DATA_TYPE_S32 0x02
  337. #define OMAP_DMA_SYNC_ELEMENT 0x00
  338. #define OMAP_DMA_SYNC_FRAME 0x01
  339. #define OMAP_DMA_SYNC_BLOCK 0x02
  340. #define OMAP_DMA_SYNC_PACKET 0x03
  341. #define OMAP_DMA_SRC_SYNC 0x01
  342. #define OMAP_DMA_DST_SYNC 0x00
  343. #define OMAP_DMA_PORT_EMIFF 0x00
  344. #define OMAP_DMA_PORT_EMIFS 0x01
  345. #define OMAP_DMA_PORT_OCP_T1 0x02
  346. #define OMAP_DMA_PORT_TIPB 0x03
  347. #define OMAP_DMA_PORT_OCP_T2 0x04
  348. #define OMAP_DMA_PORT_MPUI 0x05
  349. #define OMAP_DMA_AMODE_CONSTANT 0x00
  350. #define OMAP_DMA_AMODE_POST_INC 0x01
  351. #define OMAP_DMA_AMODE_SINGLE_IDX 0x02
  352. #define OMAP_DMA_AMODE_DOUBLE_IDX 0x03
  353. #define DMA_DEFAULT_FIFO_DEPTH 0x10
  354. #define DMA_DEFAULT_ARB_RATE 0x01
  355. /* Pass THREAD_RESERVE ORed with THREAD_FIFO for tparams */
  356. #define DMA_THREAD_RESERVE_NORM (0x00 << 12) /* Def */
  357. #define DMA_THREAD_RESERVE_ONET (0x01 << 12)
  358. #define DMA_THREAD_RESERVE_TWOT (0x02 << 12)
  359. #define DMA_THREAD_RESERVE_THREET (0x03 << 12)
  360. #define DMA_THREAD_FIFO_NONE (0x00 << 14) /* Def */
  361. #define DMA_THREAD_FIFO_75 (0x01 << 14)
  362. #define DMA_THREAD_FIFO_25 (0x02 << 14)
  363. #define DMA_THREAD_FIFO_50 (0x03 << 14)
  364. /* Chaining modes*/
  365. #ifndef CONFIG_ARCH_OMAP1
  366. #define OMAP_DMA_STATIC_CHAIN 0x1
  367. #define OMAP_DMA_DYNAMIC_CHAIN 0x2
  368. #define OMAP_DMA_CHAIN_ACTIVE 0x1
  369. #define OMAP_DMA_CHAIN_INACTIVE 0x0
  370. #endif
  371. #define DMA_CH_PRIO_HIGH 0x1
  372. #define DMA_CH_PRIO_LOW 0x0 /* Def */
  373. /* LCD DMA block numbers */
  374. enum {
  375. OMAP_LCD_DMA_B1_TOP,
  376. OMAP_LCD_DMA_B1_BOTTOM,
  377. OMAP_LCD_DMA_B2_TOP,
  378. OMAP_LCD_DMA_B2_BOTTOM
  379. };
  380. enum omap_dma_burst_mode {
  381. OMAP_DMA_DATA_BURST_DIS = 0,
  382. OMAP_DMA_DATA_BURST_4,
  383. OMAP_DMA_DATA_BURST_8,
  384. OMAP_DMA_DATA_BURST_16,
  385. };
  386. enum end_type {
  387. OMAP_DMA_LITTLE_ENDIAN = 0,
  388. OMAP_DMA_BIG_ENDIAN
  389. };
  390. enum omap_dma_color_mode {
  391. OMAP_DMA_COLOR_DIS = 0,
  392. OMAP_DMA_CONSTANT_FILL,
  393. OMAP_DMA_TRANSPARENT_COPY
  394. };
  395. enum omap_dma_write_mode {
  396. OMAP_DMA_WRITE_NON_POSTED = 0,
  397. OMAP_DMA_WRITE_POSTED,
  398. OMAP_DMA_WRITE_LAST_NON_POSTED
  399. };
  400. enum omap_dma_channel_mode {
  401. OMAP_DMA_LCH_2D = 0,
  402. OMAP_DMA_LCH_G,
  403. OMAP_DMA_LCH_P,
  404. OMAP_DMA_LCH_PD
  405. };
  406. struct omap_dma_channel_params {
  407. int data_type; /* data type 8,16,32 */
  408. int elem_count; /* number of elements in a frame */
  409. int frame_count; /* number of frames in a element */
  410. int src_port; /* Only on OMAP1 REVISIT: Is this needed? */
  411. int src_amode; /* constant, post increment, indexed,
  412. double indexed */
  413. unsigned long src_start; /* source address : physical */
  414. int src_ei; /* source element index */
  415. int src_fi; /* source frame index */
  416. int dst_port; /* Only on OMAP1 REVISIT: Is this needed? */
  417. int dst_amode; /* constant, post increment, indexed,
  418. double indexed */
  419. unsigned long dst_start; /* source address : physical */
  420. int dst_ei; /* source element index */
  421. int dst_fi; /* source frame index */
  422. int trigger; /* trigger attached if the channel is
  423. synchronized */
  424. int sync_mode; /* sycn on element, frame , block or packet */
  425. int src_or_dst_synch; /* source synch(1) or destination synch(0) */
  426. int ie; /* interrupt enabled */
  427. unsigned char read_prio;/* read priority */
  428. unsigned char write_prio;/* write priority */
  429. #ifndef CONFIG_ARCH_OMAP1
  430. enum omap_dma_burst_mode burst_mode; /* Burst mode 4/8/16 words */
  431. #endif
  432. };
  433. extern void omap_set_dma_priority(int lch, int dst_port, int priority);
  434. extern int omap_request_dma(int dev_id, const char *dev_name,
  435. void (*callback)(int lch, u16 ch_status, void *data),
  436. void *data, int *dma_ch);
  437. extern void omap_enable_dma_irq(int ch, u16 irq_bits);
  438. extern void omap_disable_dma_irq(int ch, u16 irq_bits);
  439. extern void omap_free_dma(int ch);
  440. extern void omap_start_dma(int lch);
  441. extern void omap_stop_dma(int lch);
  442. extern void omap_set_dma_transfer_params(int lch, int data_type,
  443. int elem_count, int frame_count,
  444. int sync_mode,
  445. int dma_trigger, int src_or_dst_synch);
  446. extern void omap_set_dma_color_mode(int lch, enum omap_dma_color_mode mode,
  447. u32 color);
  448. extern void omap_set_dma_write_mode(int lch, enum omap_dma_write_mode mode);
  449. extern void omap_set_dma_channel_mode(int lch, enum omap_dma_channel_mode mode);
  450. extern void omap_set_dma_src_params(int lch, int src_port, int src_amode,
  451. unsigned long src_start,
  452. int src_ei, int src_fi);
  453. extern void omap_set_dma_src_index(int lch, int eidx, int fidx);
  454. extern void omap_set_dma_src_data_pack(int lch, int enable);
  455. extern void omap_set_dma_src_burst_mode(int lch,
  456. enum omap_dma_burst_mode burst_mode);
  457. extern void omap_set_dma_dest_params(int lch, int dest_port, int dest_amode,
  458. unsigned long dest_start,
  459. int dst_ei, int dst_fi);
  460. extern void omap_set_dma_dest_index(int lch, int eidx, int fidx);
  461. extern void omap_set_dma_dest_data_pack(int lch, int enable);
  462. extern void omap_set_dma_dest_burst_mode(int lch,
  463. enum omap_dma_burst_mode burst_mode);
  464. extern void omap_set_dma_params(int lch,
  465. struct omap_dma_channel_params *params);
  466. extern void omap_dma_link_lch(int lch_head, int lch_queue);
  467. extern void omap_dma_unlink_lch(int lch_head, int lch_queue);
  468. extern int omap_set_dma_callback(int lch,
  469. void (*callback)(int lch, u16 ch_status, void *data),
  470. void *data);
  471. extern dma_addr_t omap_get_dma_src_pos(int lch);
  472. extern dma_addr_t omap_get_dma_dst_pos(int lch);
  473. extern void omap_clear_dma(int lch);
  474. extern int omap_get_dma_active_status(int lch);
  475. extern int omap_dma_running(void);
  476. extern void omap_dma_set_global_params(int arb_rate, int max_fifo_depth,
  477. int tparams);
  478. extern int omap_dma_set_prio_lch(int lch, unsigned char read_prio,
  479. unsigned char write_prio);
  480. extern void omap_set_dma_dst_endian_type(int lch, enum end_type etype);
  481. extern void omap_set_dma_src_endian_type(int lch, enum end_type etype);
  482. extern int omap_get_dma_index(int lch, int *ei, int *fi);
  483. /* Chaining APIs */
  484. #ifndef CONFIG_ARCH_OMAP1
  485. extern int omap_request_dma_chain(int dev_id, const char *dev_name,
  486. void (*callback) (int chain_id, u16 ch_status,
  487. void *data),
  488. int *chain_id, int no_of_chans,
  489. int chain_mode,
  490. struct omap_dma_channel_params params);
  491. extern int omap_free_dma_chain(int chain_id);
  492. extern int omap_dma_chain_a_transfer(int chain_id, int src_start,
  493. int dest_start, int elem_count,
  494. int frame_count, void *callbk_data);
  495. extern int omap_start_dma_chain_transfers(int chain_id);
  496. extern int omap_stop_dma_chain_transfers(int chain_id);
  497. extern int omap_get_dma_chain_index(int chain_id, int *ei, int *fi);
  498. extern int omap_get_dma_chain_dst_pos(int chain_id);
  499. extern int omap_get_dma_chain_src_pos(int chain_id);
  500. extern int omap_modify_dma_chain_params(int chain_id,
  501. struct omap_dma_channel_params params);
  502. extern int omap_dma_chain_status(int chain_id);
  503. #endif
  504. /* LCD DMA functions */
  505. extern int omap_request_lcd_dma(void (*callback)(u16 status, void *data),
  506. void *data);
  507. extern void omap_free_lcd_dma(void);
  508. extern void omap_setup_lcd_dma(void);
  509. extern void omap_enable_lcd_dma(void);
  510. extern void omap_stop_lcd_dma(void);
  511. extern void omap_set_lcd_dma_ext_controller(int external);
  512. extern void omap_set_lcd_dma_single_transfer(int single);
  513. extern void omap_set_lcd_dma_b1(unsigned long addr, u16 fb_xres, u16 fb_yres,
  514. int data_type);
  515. extern void omap_set_lcd_dma_b1_rotation(int rotate);
  516. extern void omap_set_lcd_dma_b1_vxres(unsigned long vxres);
  517. extern void omap_set_lcd_dma_b1_mirror(int mirror);
  518. extern void omap_set_lcd_dma_b1_scale(unsigned int xscale, unsigned int yscale);
  519. #endif /* __ASM_ARCH_DMA_H */