clock.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162
  1. /*
  2. * arch/arm/plat-omap/include/mach/clock.h
  3. *
  4. * Copyright (C) 2004 - 2005 Nokia corporation
  5. * Written by Tuukka Tikkanen <tuukka.tikkanen@elektrobit.com>
  6. * Based on clocks.h by Tony Lindgren, Gordon McNutt and RidgeRun, Inc
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ARCH_ARM_OMAP_CLOCK_H
  13. #define __ARCH_ARM_OMAP_CLOCK_H
  14. struct module;
  15. struct clk;
  16. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  17. struct clksel_rate {
  18. u8 div;
  19. u32 val;
  20. u8 flags;
  21. };
  22. struct clksel {
  23. struct clk *parent;
  24. const struct clksel_rate *rates;
  25. };
  26. struct dpll_data {
  27. void __iomem *mult_div1_reg;
  28. u32 mult_mask;
  29. u32 div1_mask;
  30. u16 last_rounded_m;
  31. u8 last_rounded_n;
  32. unsigned long last_rounded_rate;
  33. unsigned int rate_tolerance;
  34. u16 max_multiplier;
  35. u8 max_divider;
  36. u32 max_tolerance;
  37. # if defined(CONFIG_ARCH_OMAP3)
  38. u8 modes;
  39. void __iomem *control_reg;
  40. u32 enable_mask;
  41. u8 auto_recal_bit;
  42. u8 recal_en_bit;
  43. u8 recal_st_bit;
  44. void __iomem *autoidle_reg;
  45. u32 autoidle_mask;
  46. void __iomem *idlest_reg;
  47. u8 idlest_bit;
  48. # endif
  49. };
  50. #endif
  51. struct clk {
  52. struct list_head node;
  53. struct module *owner;
  54. const char *name;
  55. int id;
  56. struct clk *parent;
  57. unsigned long rate;
  58. __u32 flags;
  59. void __iomem *enable_reg;
  60. __u8 enable_bit;
  61. __s8 usecount;
  62. void (*recalc)(struct clk *);
  63. int (*set_rate)(struct clk *, unsigned long);
  64. long (*round_rate)(struct clk *, unsigned long);
  65. void (*init)(struct clk *);
  66. int (*enable)(struct clk *);
  67. void (*disable)(struct clk *);
  68. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  69. u8 fixed_div;
  70. void __iomem *clksel_reg;
  71. u32 clksel_mask;
  72. const struct clksel *clksel;
  73. struct dpll_data *dpll_data;
  74. #else
  75. __u8 rate_offset;
  76. __u8 src_offset;
  77. #endif
  78. #if defined(CONFIG_PM_DEBUG) && defined(CONFIG_DEBUG_FS)
  79. struct dentry *dent; /* For visible tree hierarchy */
  80. #endif
  81. };
  82. struct cpufreq_frequency_table;
  83. struct clk_functions {
  84. int (*clk_enable)(struct clk *clk);
  85. void (*clk_disable)(struct clk *clk);
  86. long (*clk_round_rate)(struct clk *clk, unsigned long rate);
  87. int (*clk_set_rate)(struct clk *clk, unsigned long rate);
  88. int (*clk_set_parent)(struct clk *clk, struct clk *parent);
  89. struct clk * (*clk_get_parent)(struct clk *clk);
  90. void (*clk_allow_idle)(struct clk *clk);
  91. void (*clk_deny_idle)(struct clk *clk);
  92. void (*clk_disable_unused)(struct clk *clk);
  93. #ifdef CONFIG_CPU_FREQ
  94. void (*clk_init_cpufreq_table)(struct cpufreq_frequency_table **);
  95. #endif
  96. };
  97. extern unsigned int mpurate;
  98. extern int clk_init(struct clk_functions * custom_clocks);
  99. extern int clk_register(struct clk *clk);
  100. extern void clk_unregister(struct clk *clk);
  101. extern void propagate_rate(struct clk *clk);
  102. extern void recalculate_root_clocks(void);
  103. extern void followparent_recalc(struct clk * clk);
  104. extern void clk_allow_idle(struct clk *clk);
  105. extern void clk_deny_idle(struct clk *clk);
  106. extern int clk_get_usecount(struct clk *clk);
  107. extern void clk_enable_init_clocks(void);
  108. /* Clock flags */
  109. #define RATE_CKCTL (1 << 0) /* Main fixed ratio clocks */
  110. #define RATE_FIXED (1 << 1) /* Fixed clock rate */
  111. #define RATE_PROPAGATES (1 << 2) /* Program children too */
  112. #define VIRTUAL_CLOCK (1 << 3) /* Composite clock from table */
  113. #define ALWAYS_ENABLED (1 << 4) /* Clock cannot be disabled */
  114. #define ENABLE_REG_32BIT (1 << 5) /* Use 32-bit access */
  115. #define VIRTUAL_IO_ADDRESS (1 << 6) /* Clock in virtual address */
  116. #define CLOCK_IDLE_CONTROL (1 << 7)
  117. #define CLOCK_NO_IDLE_PARENT (1 << 8)
  118. #define DELAYED_APP (1 << 9) /* Delay application of clock */
  119. #define CONFIG_PARTICIPANT (1 << 10) /* Fundamental clock */
  120. #define ENABLE_ON_INIT (1 << 11) /* Enable upon framework init */
  121. #define INVERT_ENABLE (1 << 12) /* 0 enables, 1 disables */
  122. /* bits 13-20 are currently free */
  123. #define CLOCK_IN_OMAP310 (1 << 21)
  124. #define CLOCK_IN_OMAP730 (1 << 22)
  125. #define CLOCK_IN_OMAP1510 (1 << 23)
  126. #define CLOCK_IN_OMAP16XX (1 << 24)
  127. #define CLOCK_IN_OMAP242X (1 << 25)
  128. #define CLOCK_IN_OMAP243X (1 << 26)
  129. #define CLOCK_IN_OMAP343X (1 << 27) /* clocks common to all 343X */
  130. #define PARENT_CONTROLS_CLOCK (1 << 28)
  131. #define CLOCK_IN_OMAP3430ES1 (1 << 29) /* 3430ES1 clocks only */
  132. #define CLOCK_IN_OMAP3430ES2 (1 << 30) /* 3430ES2 clocks only */
  133. /* Clksel_rate flags */
  134. #define DEFAULT_RATE (1 << 0)
  135. #define RATE_IN_242X (1 << 1)
  136. #define RATE_IN_243X (1 << 2)
  137. #define RATE_IN_343X (1 << 3) /* rates common to all 343X */
  138. #define RATE_IN_3430ES2 (1 << 4) /* 3430ES2 rates only */
  139. #define RATE_IN_24XX (RATE_IN_242X | RATE_IN_243X)
  140. /* CM_CLKSEL2_PLL.CORE_CLK_SRC options (24XX) */
  141. #define CORE_CLK_SRC_32K 0
  142. #define CORE_CLK_SRC_DPLL 1
  143. #define CORE_CLK_SRC_DPLL_X2 2
  144. #endif