gpio.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/module.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/sysdev.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/io.h>
  20. #include <mach/hardware.h>
  21. #include <asm/irq.h>
  22. #include <mach/irqs.h>
  23. #include <mach/gpio.h>
  24. #include <asm/mach/irq.h>
  25. /*
  26. * OMAP1510 GPIO registers
  27. */
  28. #define OMAP1510_GPIO_BASE (void __iomem *)0xfffce000
  29. #define OMAP1510_GPIO_DATA_INPUT 0x00
  30. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  31. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  32. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  33. #define OMAP1510_GPIO_INT_MASK 0x10
  34. #define OMAP1510_GPIO_INT_STATUS 0x14
  35. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  36. #define OMAP1510_IH_GPIO_BASE 64
  37. /*
  38. * OMAP1610 specific GPIO registers
  39. */
  40. #define OMAP1610_GPIO1_BASE (void __iomem *)0xfffbe400
  41. #define OMAP1610_GPIO2_BASE (void __iomem *)0xfffbec00
  42. #define OMAP1610_GPIO3_BASE (void __iomem *)0xfffbb400
  43. #define OMAP1610_GPIO4_BASE (void __iomem *)0xfffbbc00
  44. #define OMAP1610_GPIO_REVISION 0x0000
  45. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  46. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  47. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  48. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  49. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  50. #define OMAP1610_GPIO_DATAIN 0x002c
  51. #define OMAP1610_GPIO_DATAOUT 0x0030
  52. #define OMAP1610_GPIO_DIRECTION 0x0034
  53. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  54. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  55. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  56. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  57. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  58. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  59. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  60. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  61. /*
  62. * OMAP730 specific GPIO registers
  63. */
  64. #define OMAP730_GPIO1_BASE (void __iomem *)0xfffbc000
  65. #define OMAP730_GPIO2_BASE (void __iomem *)0xfffbc800
  66. #define OMAP730_GPIO3_BASE (void __iomem *)0xfffbd000
  67. #define OMAP730_GPIO4_BASE (void __iomem *)0xfffbd800
  68. #define OMAP730_GPIO5_BASE (void __iomem *)0xfffbe000
  69. #define OMAP730_GPIO6_BASE (void __iomem *)0xfffbe800
  70. #define OMAP730_GPIO_DATA_INPUT 0x00
  71. #define OMAP730_GPIO_DATA_OUTPUT 0x04
  72. #define OMAP730_GPIO_DIR_CONTROL 0x08
  73. #define OMAP730_GPIO_INT_CONTROL 0x0c
  74. #define OMAP730_GPIO_INT_MASK 0x10
  75. #define OMAP730_GPIO_INT_STATUS 0x14
  76. /*
  77. * omap24xx specific GPIO registers
  78. */
  79. #define OMAP242X_GPIO1_BASE (void __iomem *)0x48018000
  80. #define OMAP242X_GPIO2_BASE (void __iomem *)0x4801a000
  81. #define OMAP242X_GPIO3_BASE (void __iomem *)0x4801c000
  82. #define OMAP242X_GPIO4_BASE (void __iomem *)0x4801e000
  83. #define OMAP243X_GPIO1_BASE (void __iomem *)0x4900C000
  84. #define OMAP243X_GPIO2_BASE (void __iomem *)0x4900E000
  85. #define OMAP243X_GPIO3_BASE (void __iomem *)0x49010000
  86. #define OMAP243X_GPIO4_BASE (void __iomem *)0x49012000
  87. #define OMAP243X_GPIO5_BASE (void __iomem *)0x480B6000
  88. #define OMAP24XX_GPIO_REVISION 0x0000
  89. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  90. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  91. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  92. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  93. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  94. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  95. #define OMAP24XX_GPIO_CTRL 0x0030
  96. #define OMAP24XX_GPIO_OE 0x0034
  97. #define OMAP24XX_GPIO_DATAIN 0x0038
  98. #define OMAP24XX_GPIO_DATAOUT 0x003c
  99. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  100. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  101. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  102. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  103. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  104. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  105. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  106. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  107. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  108. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  109. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  110. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  111. /*
  112. * omap34xx specific GPIO registers
  113. */
  114. #define OMAP34XX_GPIO1_BASE (void __iomem *)0x48310000
  115. #define OMAP34XX_GPIO2_BASE (void __iomem *)0x49050000
  116. #define OMAP34XX_GPIO3_BASE (void __iomem *)0x49052000
  117. #define OMAP34XX_GPIO4_BASE (void __iomem *)0x49054000
  118. #define OMAP34XX_GPIO5_BASE (void __iomem *)0x49056000
  119. #define OMAP34XX_GPIO6_BASE (void __iomem *)0x49058000
  120. struct gpio_bank {
  121. void __iomem *base;
  122. u16 irq;
  123. u16 virtual_irq_start;
  124. int method;
  125. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  126. u32 suspend_wakeup;
  127. u32 saved_wakeup;
  128. #endif
  129. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  130. u32 non_wakeup_gpios;
  131. u32 enabled_non_wakeup_gpios;
  132. u32 saved_datain;
  133. u32 saved_fallingdetect;
  134. u32 saved_risingdetect;
  135. #endif
  136. u32 level_mask;
  137. spinlock_t lock;
  138. struct gpio_chip chip;
  139. };
  140. #define METHOD_MPUIO 0
  141. #define METHOD_GPIO_1510 1
  142. #define METHOD_GPIO_1610 2
  143. #define METHOD_GPIO_730 3
  144. #define METHOD_GPIO_24XX 4
  145. #ifdef CONFIG_ARCH_OMAP16XX
  146. static struct gpio_bank gpio_bank_1610[5] = {
  147. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO},
  148. { OMAP1610_GPIO1_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1610 },
  149. { OMAP1610_GPIO2_BASE, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16, METHOD_GPIO_1610 },
  150. { OMAP1610_GPIO3_BASE, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32, METHOD_GPIO_1610 },
  151. { OMAP1610_GPIO4_BASE, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48, METHOD_GPIO_1610 },
  152. };
  153. #endif
  154. #ifdef CONFIG_ARCH_OMAP15XX
  155. static struct gpio_bank gpio_bank_1510[2] = {
  156. { OMAP_MPUIO_BASE, INT_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  157. { OMAP1510_GPIO_BASE, INT_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_1510 }
  158. };
  159. #endif
  160. #ifdef CONFIG_ARCH_OMAP730
  161. static struct gpio_bank gpio_bank_730[7] = {
  162. { OMAP_MPUIO_BASE, INT_730_MPUIO, IH_MPUIO_BASE, METHOD_MPUIO },
  163. { OMAP730_GPIO1_BASE, INT_730_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_730 },
  164. { OMAP730_GPIO2_BASE, INT_730_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_730 },
  165. { OMAP730_GPIO3_BASE, INT_730_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_730 },
  166. { OMAP730_GPIO4_BASE, INT_730_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_730 },
  167. { OMAP730_GPIO5_BASE, INT_730_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_730 },
  168. { OMAP730_GPIO6_BASE, INT_730_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_730 },
  169. };
  170. #endif
  171. #ifdef CONFIG_ARCH_OMAP24XX
  172. static struct gpio_bank gpio_bank_242x[4] = {
  173. { OMAP242X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  174. { OMAP242X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  175. { OMAP242X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  176. { OMAP242X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  177. };
  178. static struct gpio_bank gpio_bank_243x[5] = {
  179. { OMAP243X_GPIO1_BASE, INT_24XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  180. { OMAP243X_GPIO2_BASE, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  181. { OMAP243X_GPIO3_BASE, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  182. { OMAP243X_GPIO4_BASE, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  183. { OMAP243X_GPIO5_BASE, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  184. };
  185. #endif
  186. #ifdef CONFIG_ARCH_OMAP34XX
  187. static struct gpio_bank gpio_bank_34xx[6] = {
  188. { OMAP34XX_GPIO1_BASE, INT_34XX_GPIO_BANK1, IH_GPIO_BASE, METHOD_GPIO_24XX },
  189. { OMAP34XX_GPIO2_BASE, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32, METHOD_GPIO_24XX },
  190. { OMAP34XX_GPIO3_BASE, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64, METHOD_GPIO_24XX },
  191. { OMAP34XX_GPIO4_BASE, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96, METHOD_GPIO_24XX },
  192. { OMAP34XX_GPIO5_BASE, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128, METHOD_GPIO_24XX },
  193. { OMAP34XX_GPIO6_BASE, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160, METHOD_GPIO_24XX },
  194. };
  195. #endif
  196. static struct gpio_bank *gpio_bank;
  197. static int gpio_bank_count;
  198. static inline struct gpio_bank *get_gpio_bank(int gpio)
  199. {
  200. if (cpu_is_omap15xx()) {
  201. if (OMAP_GPIO_IS_MPUIO(gpio))
  202. return &gpio_bank[0];
  203. return &gpio_bank[1];
  204. }
  205. if (cpu_is_omap16xx()) {
  206. if (OMAP_GPIO_IS_MPUIO(gpio))
  207. return &gpio_bank[0];
  208. return &gpio_bank[1 + (gpio >> 4)];
  209. }
  210. if (cpu_is_omap730()) {
  211. if (OMAP_GPIO_IS_MPUIO(gpio))
  212. return &gpio_bank[0];
  213. return &gpio_bank[1 + (gpio >> 5)];
  214. }
  215. if (cpu_is_omap24xx())
  216. return &gpio_bank[gpio >> 5];
  217. if (cpu_is_omap34xx())
  218. return &gpio_bank[gpio >> 5];
  219. }
  220. static inline int get_gpio_index(int gpio)
  221. {
  222. if (cpu_is_omap730())
  223. return gpio & 0x1f;
  224. if (cpu_is_omap24xx())
  225. return gpio & 0x1f;
  226. if (cpu_is_omap34xx())
  227. return gpio & 0x1f;
  228. return gpio & 0x0f;
  229. }
  230. static inline int gpio_valid(int gpio)
  231. {
  232. if (gpio < 0)
  233. return -1;
  234. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  235. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  236. return -1;
  237. return 0;
  238. }
  239. if (cpu_is_omap15xx() && gpio < 16)
  240. return 0;
  241. if ((cpu_is_omap16xx()) && gpio < 64)
  242. return 0;
  243. if (cpu_is_omap730() && gpio < 192)
  244. return 0;
  245. if (cpu_is_omap24xx() && gpio < 128)
  246. return 0;
  247. if (cpu_is_omap34xx() && gpio < 160)
  248. return 0;
  249. return -1;
  250. }
  251. static int check_gpio(int gpio)
  252. {
  253. if (unlikely(gpio_valid(gpio)) < 0) {
  254. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  255. dump_stack();
  256. return -1;
  257. }
  258. return 0;
  259. }
  260. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  261. {
  262. void __iomem *reg = bank->base;
  263. u32 l;
  264. switch (bank->method) {
  265. #ifdef CONFIG_ARCH_OMAP1
  266. case METHOD_MPUIO:
  267. reg += OMAP_MPUIO_IO_CNTL;
  268. break;
  269. #endif
  270. #ifdef CONFIG_ARCH_OMAP15XX
  271. case METHOD_GPIO_1510:
  272. reg += OMAP1510_GPIO_DIR_CONTROL;
  273. break;
  274. #endif
  275. #ifdef CONFIG_ARCH_OMAP16XX
  276. case METHOD_GPIO_1610:
  277. reg += OMAP1610_GPIO_DIRECTION;
  278. break;
  279. #endif
  280. #ifdef CONFIG_ARCH_OMAP730
  281. case METHOD_GPIO_730:
  282. reg += OMAP730_GPIO_DIR_CONTROL;
  283. break;
  284. #endif
  285. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  286. case METHOD_GPIO_24XX:
  287. reg += OMAP24XX_GPIO_OE;
  288. break;
  289. #endif
  290. default:
  291. WARN_ON(1);
  292. return;
  293. }
  294. l = __raw_readl(reg);
  295. if (is_input)
  296. l |= 1 << gpio;
  297. else
  298. l &= ~(1 << gpio);
  299. __raw_writel(l, reg);
  300. }
  301. void omap_set_gpio_direction(int gpio, int is_input)
  302. {
  303. struct gpio_bank *bank;
  304. unsigned long flags;
  305. if (check_gpio(gpio) < 0)
  306. return;
  307. bank = get_gpio_bank(gpio);
  308. spin_lock_irqsave(&bank->lock, flags);
  309. _set_gpio_direction(bank, get_gpio_index(gpio), is_input);
  310. spin_unlock_irqrestore(&bank->lock, flags);
  311. }
  312. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  313. {
  314. void __iomem *reg = bank->base;
  315. u32 l = 0;
  316. switch (bank->method) {
  317. #ifdef CONFIG_ARCH_OMAP1
  318. case METHOD_MPUIO:
  319. reg += OMAP_MPUIO_OUTPUT;
  320. l = __raw_readl(reg);
  321. if (enable)
  322. l |= 1 << gpio;
  323. else
  324. l &= ~(1 << gpio);
  325. break;
  326. #endif
  327. #ifdef CONFIG_ARCH_OMAP15XX
  328. case METHOD_GPIO_1510:
  329. reg += OMAP1510_GPIO_DATA_OUTPUT;
  330. l = __raw_readl(reg);
  331. if (enable)
  332. l |= 1 << gpio;
  333. else
  334. l &= ~(1 << gpio);
  335. break;
  336. #endif
  337. #ifdef CONFIG_ARCH_OMAP16XX
  338. case METHOD_GPIO_1610:
  339. if (enable)
  340. reg += OMAP1610_GPIO_SET_DATAOUT;
  341. else
  342. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  343. l = 1 << gpio;
  344. break;
  345. #endif
  346. #ifdef CONFIG_ARCH_OMAP730
  347. case METHOD_GPIO_730:
  348. reg += OMAP730_GPIO_DATA_OUTPUT;
  349. l = __raw_readl(reg);
  350. if (enable)
  351. l |= 1 << gpio;
  352. else
  353. l &= ~(1 << gpio);
  354. break;
  355. #endif
  356. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  357. case METHOD_GPIO_24XX:
  358. if (enable)
  359. reg += OMAP24XX_GPIO_SETDATAOUT;
  360. else
  361. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  362. l = 1 << gpio;
  363. break;
  364. #endif
  365. default:
  366. WARN_ON(1);
  367. return;
  368. }
  369. __raw_writel(l, reg);
  370. }
  371. void omap_set_gpio_dataout(int gpio, int enable)
  372. {
  373. struct gpio_bank *bank;
  374. unsigned long flags;
  375. if (check_gpio(gpio) < 0)
  376. return;
  377. bank = get_gpio_bank(gpio);
  378. spin_lock_irqsave(&bank->lock, flags);
  379. _set_gpio_dataout(bank, get_gpio_index(gpio), enable);
  380. spin_unlock_irqrestore(&bank->lock, flags);
  381. }
  382. int omap_get_gpio_datain(int gpio)
  383. {
  384. struct gpio_bank *bank;
  385. void __iomem *reg;
  386. if (check_gpio(gpio) < 0)
  387. return -EINVAL;
  388. bank = get_gpio_bank(gpio);
  389. reg = bank->base;
  390. switch (bank->method) {
  391. #ifdef CONFIG_ARCH_OMAP1
  392. case METHOD_MPUIO:
  393. reg += OMAP_MPUIO_INPUT_LATCH;
  394. break;
  395. #endif
  396. #ifdef CONFIG_ARCH_OMAP15XX
  397. case METHOD_GPIO_1510:
  398. reg += OMAP1510_GPIO_DATA_INPUT;
  399. break;
  400. #endif
  401. #ifdef CONFIG_ARCH_OMAP16XX
  402. case METHOD_GPIO_1610:
  403. reg += OMAP1610_GPIO_DATAIN;
  404. break;
  405. #endif
  406. #ifdef CONFIG_ARCH_OMAP730
  407. case METHOD_GPIO_730:
  408. reg += OMAP730_GPIO_DATA_INPUT;
  409. break;
  410. #endif
  411. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  412. case METHOD_GPIO_24XX:
  413. reg += OMAP24XX_GPIO_DATAIN;
  414. break;
  415. #endif
  416. default:
  417. return -EINVAL;
  418. }
  419. return (__raw_readl(reg)
  420. & (1 << get_gpio_index(gpio))) != 0;
  421. }
  422. #define MOD_REG_BIT(reg, bit_mask, set) \
  423. do { \
  424. int l = __raw_readl(base + reg); \
  425. if (set) l |= bit_mask; \
  426. else l &= ~bit_mask; \
  427. __raw_writel(l, base + reg); \
  428. } while(0)
  429. void omap_set_gpio_debounce(int gpio, int enable)
  430. {
  431. struct gpio_bank *bank;
  432. void __iomem *reg;
  433. u32 val, l = 1 << get_gpio_index(gpio);
  434. if (cpu_class_is_omap1())
  435. return;
  436. bank = get_gpio_bank(gpio);
  437. reg = bank->base;
  438. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  439. val = __raw_readl(reg);
  440. if (enable)
  441. val |= l;
  442. else
  443. val &= ~l;
  444. __raw_writel(val, reg);
  445. }
  446. EXPORT_SYMBOL(omap_set_gpio_debounce);
  447. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  448. {
  449. struct gpio_bank *bank;
  450. void __iomem *reg;
  451. if (cpu_class_is_omap1())
  452. return;
  453. bank = get_gpio_bank(gpio);
  454. reg = bank->base;
  455. enc_time &= 0xff;
  456. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  457. __raw_writel(enc_time, reg);
  458. }
  459. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  460. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  461. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  462. int trigger)
  463. {
  464. void __iomem *base = bank->base;
  465. u32 gpio_bit = 1 << gpio;
  466. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  467. trigger & IRQ_TYPE_LEVEL_LOW);
  468. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  469. trigger & IRQ_TYPE_LEVEL_HIGH);
  470. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  471. trigger & IRQ_TYPE_EDGE_RISING);
  472. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  473. trigger & IRQ_TYPE_EDGE_FALLING);
  474. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  475. if (trigger != 0)
  476. __raw_writel(1 << gpio, bank->base
  477. + OMAP24XX_GPIO_SETWKUENA);
  478. else
  479. __raw_writel(1 << gpio, bank->base
  480. + OMAP24XX_GPIO_CLEARWKUENA);
  481. } else {
  482. if (trigger != 0)
  483. bank->enabled_non_wakeup_gpios |= gpio_bit;
  484. else
  485. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  486. }
  487. bank->level_mask =
  488. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  489. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  490. }
  491. #endif
  492. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  493. {
  494. void __iomem *reg = bank->base;
  495. u32 l = 0;
  496. switch (bank->method) {
  497. #ifdef CONFIG_ARCH_OMAP1
  498. case METHOD_MPUIO:
  499. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  500. l = __raw_readl(reg);
  501. if (trigger & IRQ_TYPE_EDGE_RISING)
  502. l |= 1 << gpio;
  503. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  504. l &= ~(1 << gpio);
  505. else
  506. goto bad;
  507. break;
  508. #endif
  509. #ifdef CONFIG_ARCH_OMAP15XX
  510. case METHOD_GPIO_1510:
  511. reg += OMAP1510_GPIO_INT_CONTROL;
  512. l = __raw_readl(reg);
  513. if (trigger & IRQ_TYPE_EDGE_RISING)
  514. l |= 1 << gpio;
  515. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  516. l &= ~(1 << gpio);
  517. else
  518. goto bad;
  519. break;
  520. #endif
  521. #ifdef CONFIG_ARCH_OMAP16XX
  522. case METHOD_GPIO_1610:
  523. if (gpio & 0x08)
  524. reg += OMAP1610_GPIO_EDGE_CTRL2;
  525. else
  526. reg += OMAP1610_GPIO_EDGE_CTRL1;
  527. gpio &= 0x07;
  528. l = __raw_readl(reg);
  529. l &= ~(3 << (gpio << 1));
  530. if (trigger & IRQ_TYPE_EDGE_RISING)
  531. l |= 2 << (gpio << 1);
  532. if (trigger & IRQ_TYPE_EDGE_FALLING)
  533. l |= 1 << (gpio << 1);
  534. if (trigger)
  535. /* Enable wake-up during idle for dynamic tick */
  536. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  537. else
  538. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  539. break;
  540. #endif
  541. #ifdef CONFIG_ARCH_OMAP730
  542. case METHOD_GPIO_730:
  543. reg += OMAP730_GPIO_INT_CONTROL;
  544. l = __raw_readl(reg);
  545. if (trigger & IRQ_TYPE_EDGE_RISING)
  546. l |= 1 << gpio;
  547. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  548. l &= ~(1 << gpio);
  549. else
  550. goto bad;
  551. break;
  552. #endif
  553. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  554. case METHOD_GPIO_24XX:
  555. set_24xx_gpio_triggering(bank, gpio, trigger);
  556. break;
  557. #endif
  558. default:
  559. goto bad;
  560. }
  561. __raw_writel(l, reg);
  562. return 0;
  563. bad:
  564. return -EINVAL;
  565. }
  566. static int gpio_irq_type(unsigned irq, unsigned type)
  567. {
  568. struct gpio_bank *bank;
  569. unsigned gpio;
  570. int retval;
  571. unsigned long flags;
  572. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  573. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  574. else
  575. gpio = irq - IH_GPIO_BASE;
  576. if (check_gpio(gpio) < 0)
  577. return -EINVAL;
  578. if (type & ~IRQ_TYPE_SENSE_MASK)
  579. return -EINVAL;
  580. /* OMAP1 allows only only edge triggering */
  581. if (!cpu_class_is_omap2()
  582. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  583. return -EINVAL;
  584. bank = get_irq_chip_data(irq);
  585. spin_lock_irqsave(&bank->lock, flags);
  586. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  587. if (retval == 0) {
  588. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  589. irq_desc[irq].status |= type;
  590. }
  591. spin_unlock_irqrestore(&bank->lock, flags);
  592. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  593. __set_irq_handler_unlocked(irq, handle_level_irq);
  594. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  595. __set_irq_handler_unlocked(irq, handle_edge_irq);
  596. return retval;
  597. }
  598. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  599. {
  600. void __iomem *reg = bank->base;
  601. switch (bank->method) {
  602. #ifdef CONFIG_ARCH_OMAP1
  603. case METHOD_MPUIO:
  604. /* MPUIO irqstatus is reset by reading the status register,
  605. * so do nothing here */
  606. return;
  607. #endif
  608. #ifdef CONFIG_ARCH_OMAP15XX
  609. case METHOD_GPIO_1510:
  610. reg += OMAP1510_GPIO_INT_STATUS;
  611. break;
  612. #endif
  613. #ifdef CONFIG_ARCH_OMAP16XX
  614. case METHOD_GPIO_1610:
  615. reg += OMAP1610_GPIO_IRQSTATUS1;
  616. break;
  617. #endif
  618. #ifdef CONFIG_ARCH_OMAP730
  619. case METHOD_GPIO_730:
  620. reg += OMAP730_GPIO_INT_STATUS;
  621. break;
  622. #endif
  623. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  624. case METHOD_GPIO_24XX:
  625. reg += OMAP24XX_GPIO_IRQSTATUS1;
  626. break;
  627. #endif
  628. default:
  629. WARN_ON(1);
  630. return;
  631. }
  632. __raw_writel(gpio_mask, reg);
  633. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  634. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  635. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  636. __raw_writel(gpio_mask, bank->base + OMAP24XX_GPIO_IRQSTATUS2);
  637. #endif
  638. }
  639. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  640. {
  641. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  642. }
  643. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  644. {
  645. void __iomem *reg = bank->base;
  646. int inv = 0;
  647. u32 l;
  648. u32 mask;
  649. switch (bank->method) {
  650. #ifdef CONFIG_ARCH_OMAP1
  651. case METHOD_MPUIO:
  652. reg += OMAP_MPUIO_GPIO_MASKIT;
  653. mask = 0xffff;
  654. inv = 1;
  655. break;
  656. #endif
  657. #ifdef CONFIG_ARCH_OMAP15XX
  658. case METHOD_GPIO_1510:
  659. reg += OMAP1510_GPIO_INT_MASK;
  660. mask = 0xffff;
  661. inv = 1;
  662. break;
  663. #endif
  664. #ifdef CONFIG_ARCH_OMAP16XX
  665. case METHOD_GPIO_1610:
  666. reg += OMAP1610_GPIO_IRQENABLE1;
  667. mask = 0xffff;
  668. break;
  669. #endif
  670. #ifdef CONFIG_ARCH_OMAP730
  671. case METHOD_GPIO_730:
  672. reg += OMAP730_GPIO_INT_MASK;
  673. mask = 0xffffffff;
  674. inv = 1;
  675. break;
  676. #endif
  677. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  678. case METHOD_GPIO_24XX:
  679. reg += OMAP24XX_GPIO_IRQENABLE1;
  680. mask = 0xffffffff;
  681. break;
  682. #endif
  683. default:
  684. WARN_ON(1);
  685. return 0;
  686. }
  687. l = __raw_readl(reg);
  688. if (inv)
  689. l = ~l;
  690. l &= mask;
  691. return l;
  692. }
  693. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  694. {
  695. void __iomem *reg = bank->base;
  696. u32 l;
  697. switch (bank->method) {
  698. #ifdef CONFIG_ARCH_OMAP1
  699. case METHOD_MPUIO:
  700. reg += OMAP_MPUIO_GPIO_MASKIT;
  701. l = __raw_readl(reg);
  702. if (enable)
  703. l &= ~(gpio_mask);
  704. else
  705. l |= gpio_mask;
  706. break;
  707. #endif
  708. #ifdef CONFIG_ARCH_OMAP15XX
  709. case METHOD_GPIO_1510:
  710. reg += OMAP1510_GPIO_INT_MASK;
  711. l = __raw_readl(reg);
  712. if (enable)
  713. l &= ~(gpio_mask);
  714. else
  715. l |= gpio_mask;
  716. break;
  717. #endif
  718. #ifdef CONFIG_ARCH_OMAP16XX
  719. case METHOD_GPIO_1610:
  720. if (enable)
  721. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  722. else
  723. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  724. l = gpio_mask;
  725. break;
  726. #endif
  727. #ifdef CONFIG_ARCH_OMAP730
  728. case METHOD_GPIO_730:
  729. reg += OMAP730_GPIO_INT_MASK;
  730. l = __raw_readl(reg);
  731. if (enable)
  732. l &= ~(gpio_mask);
  733. else
  734. l |= gpio_mask;
  735. break;
  736. #endif
  737. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  738. case METHOD_GPIO_24XX:
  739. if (enable)
  740. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  741. else
  742. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  743. l = gpio_mask;
  744. break;
  745. #endif
  746. default:
  747. WARN_ON(1);
  748. return;
  749. }
  750. __raw_writel(l, reg);
  751. }
  752. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  753. {
  754. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  755. }
  756. /*
  757. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  758. * 1510 does not seem to have a wake-up register. If JTAG is connected
  759. * to the target, system will wake up always on GPIO events. While
  760. * system is running all registered GPIO interrupts need to have wake-up
  761. * enabled. When system is suspended, only selected GPIO interrupts need
  762. * to have wake-up enabled.
  763. */
  764. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  765. {
  766. unsigned long flags;
  767. switch (bank->method) {
  768. #ifdef CONFIG_ARCH_OMAP16XX
  769. case METHOD_MPUIO:
  770. case METHOD_GPIO_1610:
  771. spin_lock_irqsave(&bank->lock, flags);
  772. if (enable) {
  773. bank->suspend_wakeup |= (1 << gpio);
  774. enable_irq_wake(bank->irq);
  775. } else {
  776. disable_irq_wake(bank->irq);
  777. bank->suspend_wakeup &= ~(1 << gpio);
  778. }
  779. spin_unlock_irqrestore(&bank->lock, flags);
  780. return 0;
  781. #endif
  782. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  783. case METHOD_GPIO_24XX:
  784. if (bank->non_wakeup_gpios & (1 << gpio)) {
  785. printk(KERN_ERR "Unable to modify wakeup on "
  786. "non-wakeup GPIO%d\n",
  787. (bank - gpio_bank) * 32 + gpio);
  788. return -EINVAL;
  789. }
  790. spin_lock_irqsave(&bank->lock, flags);
  791. if (enable) {
  792. bank->suspend_wakeup |= (1 << gpio);
  793. enable_irq_wake(bank->irq);
  794. } else {
  795. disable_irq_wake(bank->irq);
  796. bank->suspend_wakeup &= ~(1 << gpio);
  797. }
  798. spin_unlock_irqrestore(&bank->lock, flags);
  799. return 0;
  800. #endif
  801. default:
  802. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  803. bank->method);
  804. return -EINVAL;
  805. }
  806. }
  807. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  808. {
  809. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  810. _set_gpio_irqenable(bank, gpio, 0);
  811. _clear_gpio_irqstatus(bank, gpio);
  812. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  813. }
  814. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  815. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  816. {
  817. unsigned int gpio = irq - IH_GPIO_BASE;
  818. struct gpio_bank *bank;
  819. int retval;
  820. if (check_gpio(gpio) < 0)
  821. return -ENODEV;
  822. bank = get_irq_chip_data(irq);
  823. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  824. return retval;
  825. }
  826. int omap_request_gpio(int gpio)
  827. {
  828. struct gpio_bank *bank;
  829. unsigned long flags;
  830. int status;
  831. if (check_gpio(gpio) < 0)
  832. return -EINVAL;
  833. status = gpio_request(gpio, NULL);
  834. if (status < 0)
  835. return status;
  836. bank = get_gpio_bank(gpio);
  837. spin_lock_irqsave(&bank->lock, flags);
  838. /* Set trigger to none. You need to enable the desired trigger with
  839. * request_irq() or set_irq_type().
  840. */
  841. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  842. #ifdef CONFIG_ARCH_OMAP15XX
  843. if (bank->method == METHOD_GPIO_1510) {
  844. void __iomem *reg;
  845. /* Claim the pin for MPU */
  846. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  847. __raw_writel(__raw_readl(reg) | (1 << get_gpio_index(gpio)), reg);
  848. }
  849. #endif
  850. spin_unlock_irqrestore(&bank->lock, flags);
  851. return 0;
  852. }
  853. void omap_free_gpio(int gpio)
  854. {
  855. struct gpio_bank *bank;
  856. unsigned long flags;
  857. if (check_gpio(gpio) < 0)
  858. return;
  859. bank = get_gpio_bank(gpio);
  860. spin_lock_irqsave(&bank->lock, flags);
  861. if (unlikely(!gpiochip_is_requested(&bank->chip,
  862. get_gpio_index(gpio)))) {
  863. spin_unlock_irqrestore(&bank->lock, flags);
  864. printk(KERN_ERR "omap-gpio: GPIO %d wasn't reserved!\n", gpio);
  865. dump_stack();
  866. return;
  867. }
  868. #ifdef CONFIG_ARCH_OMAP16XX
  869. if (bank->method == METHOD_GPIO_1610) {
  870. /* Disable wake-up during idle for dynamic tick */
  871. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  872. __raw_writel(1 << get_gpio_index(gpio), reg);
  873. }
  874. #endif
  875. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  876. if (bank->method == METHOD_GPIO_24XX) {
  877. /* Disable wake-up during idle for dynamic tick */
  878. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  879. __raw_writel(1 << get_gpio_index(gpio), reg);
  880. }
  881. #endif
  882. _reset_gpio(bank, gpio);
  883. spin_unlock_irqrestore(&bank->lock, flags);
  884. gpio_free(gpio);
  885. }
  886. /*
  887. * We need to unmask the GPIO bank interrupt as soon as possible to
  888. * avoid missing GPIO interrupts for other lines in the bank.
  889. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  890. * in the bank to avoid missing nested interrupts for a GPIO line.
  891. * If we wait to unmask individual GPIO lines in the bank after the
  892. * line's interrupt handler has been run, we may miss some nested
  893. * interrupts.
  894. */
  895. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  896. {
  897. void __iomem *isr_reg = NULL;
  898. u32 isr;
  899. unsigned int gpio_irq;
  900. struct gpio_bank *bank;
  901. u32 retrigger = 0;
  902. int unmasked = 0;
  903. desc->chip->ack(irq);
  904. bank = get_irq_data(irq);
  905. #ifdef CONFIG_ARCH_OMAP1
  906. if (bank->method == METHOD_MPUIO)
  907. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  908. #endif
  909. #ifdef CONFIG_ARCH_OMAP15XX
  910. if (bank->method == METHOD_GPIO_1510)
  911. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  912. #endif
  913. #if defined(CONFIG_ARCH_OMAP16XX)
  914. if (bank->method == METHOD_GPIO_1610)
  915. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  916. #endif
  917. #ifdef CONFIG_ARCH_OMAP730
  918. if (bank->method == METHOD_GPIO_730)
  919. isr_reg = bank->base + OMAP730_GPIO_INT_STATUS;
  920. #endif
  921. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  922. if (bank->method == METHOD_GPIO_24XX)
  923. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  924. #endif
  925. while(1) {
  926. u32 isr_saved, level_mask = 0;
  927. u32 enabled;
  928. enabled = _get_gpio_irqbank_mask(bank);
  929. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  930. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  931. isr &= 0x0000ffff;
  932. if (cpu_class_is_omap2()) {
  933. level_mask = bank->level_mask & enabled;
  934. }
  935. /* clear edge sensitive interrupts before handler(s) are
  936. called so that we don't miss any interrupt occurred while
  937. executing them */
  938. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  939. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  940. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  941. /* if there is only edge sensitive GPIO pin interrupts
  942. configured, we could unmask GPIO bank interrupt immediately */
  943. if (!level_mask && !unmasked) {
  944. unmasked = 1;
  945. desc->chip->unmask(irq);
  946. }
  947. isr |= retrigger;
  948. retrigger = 0;
  949. if (!isr)
  950. break;
  951. gpio_irq = bank->virtual_irq_start;
  952. for (; isr != 0; isr >>= 1, gpio_irq++) {
  953. if (!(isr & 1))
  954. continue;
  955. generic_handle_irq(gpio_irq);
  956. }
  957. }
  958. /* if bank has any level sensitive GPIO pin interrupt
  959. configured, we must unmask the bank interrupt only after
  960. handler(s) are executed in order to avoid spurious bank
  961. interrupt */
  962. if (!unmasked)
  963. desc->chip->unmask(irq);
  964. }
  965. static void gpio_irq_shutdown(unsigned int irq)
  966. {
  967. unsigned int gpio = irq - IH_GPIO_BASE;
  968. struct gpio_bank *bank = get_irq_chip_data(irq);
  969. _reset_gpio(bank, gpio);
  970. }
  971. static void gpio_ack_irq(unsigned int irq)
  972. {
  973. unsigned int gpio = irq - IH_GPIO_BASE;
  974. struct gpio_bank *bank = get_irq_chip_data(irq);
  975. _clear_gpio_irqstatus(bank, gpio);
  976. }
  977. static void gpio_mask_irq(unsigned int irq)
  978. {
  979. unsigned int gpio = irq - IH_GPIO_BASE;
  980. struct gpio_bank *bank = get_irq_chip_data(irq);
  981. _set_gpio_irqenable(bank, gpio, 0);
  982. }
  983. static void gpio_unmask_irq(unsigned int irq)
  984. {
  985. unsigned int gpio = irq - IH_GPIO_BASE;
  986. struct gpio_bank *bank = get_irq_chip_data(irq);
  987. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  988. /* For level-triggered GPIOs, the clearing must be done after
  989. * the HW source is cleared, thus after the handler has run */
  990. if (bank->level_mask & irq_mask) {
  991. _set_gpio_irqenable(bank, gpio, 0);
  992. _clear_gpio_irqstatus(bank, gpio);
  993. }
  994. _set_gpio_irqenable(bank, gpio, 1);
  995. }
  996. static struct irq_chip gpio_irq_chip = {
  997. .name = "GPIO",
  998. .shutdown = gpio_irq_shutdown,
  999. .ack = gpio_ack_irq,
  1000. .mask = gpio_mask_irq,
  1001. .unmask = gpio_unmask_irq,
  1002. .set_type = gpio_irq_type,
  1003. .set_wake = gpio_wake_enable,
  1004. };
  1005. /*---------------------------------------------------------------------*/
  1006. #ifdef CONFIG_ARCH_OMAP1
  1007. /* MPUIO uses the always-on 32k clock */
  1008. static void mpuio_ack_irq(unsigned int irq)
  1009. {
  1010. /* The ISR is reset automatically, so do nothing here. */
  1011. }
  1012. static void mpuio_mask_irq(unsigned int irq)
  1013. {
  1014. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1015. struct gpio_bank *bank = get_irq_chip_data(irq);
  1016. _set_gpio_irqenable(bank, gpio, 0);
  1017. }
  1018. static void mpuio_unmask_irq(unsigned int irq)
  1019. {
  1020. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1021. struct gpio_bank *bank = get_irq_chip_data(irq);
  1022. _set_gpio_irqenable(bank, gpio, 1);
  1023. }
  1024. static struct irq_chip mpuio_irq_chip = {
  1025. .name = "MPUIO",
  1026. .ack = mpuio_ack_irq,
  1027. .mask = mpuio_mask_irq,
  1028. .unmask = mpuio_unmask_irq,
  1029. .set_type = gpio_irq_type,
  1030. #ifdef CONFIG_ARCH_OMAP16XX
  1031. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1032. .set_wake = gpio_wake_enable,
  1033. #endif
  1034. };
  1035. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1036. #ifdef CONFIG_ARCH_OMAP16XX
  1037. #include <linux/platform_device.h>
  1038. static int omap_mpuio_suspend_late(struct platform_device *pdev, pm_message_t mesg)
  1039. {
  1040. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1041. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1042. unsigned long flags;
  1043. spin_lock_irqsave(&bank->lock, flags);
  1044. bank->saved_wakeup = __raw_readl(mask_reg);
  1045. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1046. spin_unlock_irqrestore(&bank->lock, flags);
  1047. return 0;
  1048. }
  1049. static int omap_mpuio_resume_early(struct platform_device *pdev)
  1050. {
  1051. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1052. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1053. unsigned long flags;
  1054. spin_lock_irqsave(&bank->lock, flags);
  1055. __raw_writel(bank->saved_wakeup, mask_reg);
  1056. spin_unlock_irqrestore(&bank->lock, flags);
  1057. return 0;
  1058. }
  1059. /* use platform_driver for this, now that there's no longer any
  1060. * point to sys_device (other than not disturbing old code).
  1061. */
  1062. static struct platform_driver omap_mpuio_driver = {
  1063. .suspend_late = omap_mpuio_suspend_late,
  1064. .resume_early = omap_mpuio_resume_early,
  1065. .driver = {
  1066. .name = "mpuio",
  1067. },
  1068. };
  1069. static struct platform_device omap_mpuio_device = {
  1070. .name = "mpuio",
  1071. .id = -1,
  1072. .dev = {
  1073. .driver = &omap_mpuio_driver.driver,
  1074. }
  1075. /* could list the /proc/iomem resources */
  1076. };
  1077. static inline void mpuio_init(void)
  1078. {
  1079. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1080. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1081. (void) platform_device_register(&omap_mpuio_device);
  1082. }
  1083. #else
  1084. static inline void mpuio_init(void) {}
  1085. #endif /* 16xx */
  1086. #else
  1087. extern struct irq_chip mpuio_irq_chip;
  1088. #define bank_is_mpuio(bank) 0
  1089. static inline void mpuio_init(void) {}
  1090. #endif
  1091. /*---------------------------------------------------------------------*/
  1092. /* REVISIT these are stupid implementations! replace by ones that
  1093. * don't switch on METHOD_* and which mostly avoid spinlocks
  1094. */
  1095. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1096. {
  1097. struct gpio_bank *bank;
  1098. unsigned long flags;
  1099. bank = container_of(chip, struct gpio_bank, chip);
  1100. spin_lock_irqsave(&bank->lock, flags);
  1101. _set_gpio_direction(bank, offset, 1);
  1102. spin_unlock_irqrestore(&bank->lock, flags);
  1103. return 0;
  1104. }
  1105. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1106. {
  1107. return omap_get_gpio_datain(chip->base + offset);
  1108. }
  1109. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1110. {
  1111. struct gpio_bank *bank;
  1112. unsigned long flags;
  1113. bank = container_of(chip, struct gpio_bank, chip);
  1114. spin_lock_irqsave(&bank->lock, flags);
  1115. _set_gpio_dataout(bank, offset, value);
  1116. _set_gpio_direction(bank, offset, 0);
  1117. spin_unlock_irqrestore(&bank->lock, flags);
  1118. return 0;
  1119. }
  1120. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1121. {
  1122. struct gpio_bank *bank;
  1123. unsigned long flags;
  1124. bank = container_of(chip, struct gpio_bank, chip);
  1125. spin_lock_irqsave(&bank->lock, flags);
  1126. _set_gpio_dataout(bank, offset, value);
  1127. spin_unlock_irqrestore(&bank->lock, flags);
  1128. }
  1129. /*---------------------------------------------------------------------*/
  1130. static int initialized;
  1131. #if !defined(CONFIG_ARCH_OMAP3)
  1132. static struct clk * gpio_ick;
  1133. #endif
  1134. #if defined(CONFIG_ARCH_OMAP2)
  1135. static struct clk * gpio_fck;
  1136. #endif
  1137. #if defined(CONFIG_ARCH_OMAP2430)
  1138. static struct clk * gpio5_ick;
  1139. static struct clk * gpio5_fck;
  1140. #endif
  1141. #if defined(CONFIG_ARCH_OMAP3)
  1142. static struct clk *gpio_fclks[OMAP34XX_NR_GPIOS];
  1143. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1144. #endif
  1145. /* This lock class tells lockdep that GPIO irqs are in a different
  1146. * category than their parents, so it won't report false recursion.
  1147. */
  1148. static struct lock_class_key gpio_lock_class;
  1149. static int __init _omap_gpio_init(void)
  1150. {
  1151. int i;
  1152. int gpio = 0;
  1153. struct gpio_bank *bank;
  1154. #if defined(CONFIG_ARCH_OMAP3)
  1155. char clk_name[11];
  1156. #endif
  1157. initialized = 1;
  1158. #if defined(CONFIG_ARCH_OMAP1)
  1159. if (cpu_is_omap15xx()) {
  1160. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1161. if (IS_ERR(gpio_ick))
  1162. printk("Could not get arm_gpio_ck\n");
  1163. else
  1164. clk_enable(gpio_ick);
  1165. }
  1166. #endif
  1167. #if defined(CONFIG_ARCH_OMAP2)
  1168. if (cpu_class_is_omap2()) {
  1169. gpio_ick = clk_get(NULL, "gpios_ick");
  1170. if (IS_ERR(gpio_ick))
  1171. printk("Could not get gpios_ick\n");
  1172. else
  1173. clk_enable(gpio_ick);
  1174. gpio_fck = clk_get(NULL, "gpios_fck");
  1175. if (IS_ERR(gpio_fck))
  1176. printk("Could not get gpios_fck\n");
  1177. else
  1178. clk_enable(gpio_fck);
  1179. /*
  1180. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1181. */
  1182. #if defined(CONFIG_ARCH_OMAP2430)
  1183. if (cpu_is_omap2430()) {
  1184. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1185. if (IS_ERR(gpio5_ick))
  1186. printk("Could not get gpio5_ick\n");
  1187. else
  1188. clk_enable(gpio5_ick);
  1189. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1190. if (IS_ERR(gpio5_fck))
  1191. printk("Could not get gpio5_fck\n");
  1192. else
  1193. clk_enable(gpio5_fck);
  1194. }
  1195. #endif
  1196. }
  1197. #endif
  1198. #if defined(CONFIG_ARCH_OMAP3)
  1199. if (cpu_is_omap34xx()) {
  1200. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1201. sprintf(clk_name, "gpio%d_ick", i + 1);
  1202. gpio_iclks[i] = clk_get(NULL, clk_name);
  1203. if (IS_ERR(gpio_iclks[i]))
  1204. printk(KERN_ERR "Could not get %s\n", clk_name);
  1205. else
  1206. clk_enable(gpio_iclks[i]);
  1207. sprintf(clk_name, "gpio%d_fck", i + 1);
  1208. gpio_fclks[i] = clk_get(NULL, clk_name);
  1209. if (IS_ERR(gpio_fclks[i]))
  1210. printk(KERN_ERR "Could not get %s\n", clk_name);
  1211. else
  1212. clk_enable(gpio_fclks[i]);
  1213. }
  1214. }
  1215. #endif
  1216. #ifdef CONFIG_ARCH_OMAP15XX
  1217. if (cpu_is_omap15xx()) {
  1218. printk(KERN_INFO "OMAP1510 GPIO hardware\n");
  1219. gpio_bank_count = 2;
  1220. gpio_bank = gpio_bank_1510;
  1221. }
  1222. #endif
  1223. #if defined(CONFIG_ARCH_OMAP16XX)
  1224. if (cpu_is_omap16xx()) {
  1225. u32 rev;
  1226. gpio_bank_count = 5;
  1227. gpio_bank = gpio_bank_1610;
  1228. rev = omap_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1229. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1230. (rev >> 4) & 0x0f, rev & 0x0f);
  1231. }
  1232. #endif
  1233. #ifdef CONFIG_ARCH_OMAP730
  1234. if (cpu_is_omap730()) {
  1235. printk(KERN_INFO "OMAP730 GPIO hardware\n");
  1236. gpio_bank_count = 7;
  1237. gpio_bank = gpio_bank_730;
  1238. }
  1239. #endif
  1240. #ifdef CONFIG_ARCH_OMAP24XX
  1241. if (cpu_is_omap242x()) {
  1242. int rev;
  1243. gpio_bank_count = 4;
  1244. gpio_bank = gpio_bank_242x;
  1245. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1246. printk(KERN_INFO "OMAP242x GPIO hardware version %d.%d\n",
  1247. (rev >> 4) & 0x0f, rev & 0x0f);
  1248. }
  1249. if (cpu_is_omap243x()) {
  1250. int rev;
  1251. gpio_bank_count = 5;
  1252. gpio_bank = gpio_bank_243x;
  1253. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1254. printk(KERN_INFO "OMAP243x GPIO hardware version %d.%d\n",
  1255. (rev >> 4) & 0x0f, rev & 0x0f);
  1256. }
  1257. #endif
  1258. #ifdef CONFIG_ARCH_OMAP34XX
  1259. if (cpu_is_omap34xx()) {
  1260. int rev;
  1261. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1262. gpio_bank = gpio_bank_34xx;
  1263. rev = omap_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1264. printk(KERN_INFO "OMAP34xx GPIO hardware version %d.%d\n",
  1265. (rev >> 4) & 0x0f, rev & 0x0f);
  1266. }
  1267. #endif
  1268. for (i = 0; i < gpio_bank_count; i++) {
  1269. int j, gpio_count = 16;
  1270. bank = &gpio_bank[i];
  1271. bank->base = IO_ADDRESS(bank->base);
  1272. spin_lock_init(&bank->lock);
  1273. if (bank_is_mpuio(bank))
  1274. omap_writew(0xFFFF, OMAP_MPUIO_BASE + OMAP_MPUIO_GPIO_MASKIT);
  1275. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1276. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1277. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1278. }
  1279. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1280. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1281. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1282. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1283. }
  1284. if (cpu_is_omap730() && bank->method == METHOD_GPIO_730) {
  1285. __raw_writel(0xffffffff, bank->base + OMAP730_GPIO_INT_MASK);
  1286. __raw_writel(0x00000000, bank->base + OMAP730_GPIO_INT_STATUS);
  1287. gpio_count = 32; /* 730 has 32-bit GPIOs */
  1288. }
  1289. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1290. if (bank->method == METHOD_GPIO_24XX) {
  1291. static const u32 non_wakeup_gpios[] = {
  1292. 0xe203ffc0, 0x08700040
  1293. };
  1294. __raw_writel(0x00000000, bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1295. __raw_writel(0xffffffff, bank->base + OMAP24XX_GPIO_IRQSTATUS1);
  1296. __raw_writew(0x0015, bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1297. /* Initialize interface clock ungated, module enabled */
  1298. __raw_writel(0, bank->base + OMAP24XX_GPIO_CTRL);
  1299. if (i < ARRAY_SIZE(non_wakeup_gpios))
  1300. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1301. gpio_count = 32;
  1302. }
  1303. #endif
  1304. /* REVISIT eventually switch from OMAP-specific gpio structs
  1305. * over to the generic ones
  1306. */
  1307. bank->chip.direction_input = gpio_input;
  1308. bank->chip.get = gpio_get;
  1309. bank->chip.direction_output = gpio_output;
  1310. bank->chip.set = gpio_set;
  1311. if (bank_is_mpuio(bank)) {
  1312. bank->chip.label = "mpuio";
  1313. #ifdef CONFIG_ARCH_OMAP16XX
  1314. bank->chip.dev = &omap_mpuio_device.dev;
  1315. #endif
  1316. bank->chip.base = OMAP_MPUIO(0);
  1317. } else {
  1318. bank->chip.label = "gpio";
  1319. bank->chip.base = gpio;
  1320. gpio += gpio_count;
  1321. }
  1322. bank->chip.ngpio = gpio_count;
  1323. gpiochip_add(&bank->chip);
  1324. for (j = bank->virtual_irq_start;
  1325. j < bank->virtual_irq_start + gpio_count; j++) {
  1326. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1327. set_irq_chip_data(j, bank);
  1328. if (bank_is_mpuio(bank))
  1329. set_irq_chip(j, &mpuio_irq_chip);
  1330. else
  1331. set_irq_chip(j, &gpio_irq_chip);
  1332. set_irq_handler(j, handle_simple_irq);
  1333. set_irq_flags(j, IRQF_VALID);
  1334. }
  1335. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1336. set_irq_data(bank->irq, bank);
  1337. }
  1338. /* Enable system clock for GPIO module.
  1339. * The CAM_CLK_CTRL *is* really the right place. */
  1340. if (cpu_is_omap16xx())
  1341. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1342. /* Enable autoidle for the OCP interface */
  1343. if (cpu_is_omap24xx())
  1344. omap_writel(1 << 0, 0x48019010);
  1345. if (cpu_is_omap34xx())
  1346. omap_writel(1 << 0, 0x48306814);
  1347. return 0;
  1348. }
  1349. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1350. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1351. {
  1352. int i;
  1353. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1354. return 0;
  1355. for (i = 0; i < gpio_bank_count; i++) {
  1356. struct gpio_bank *bank = &gpio_bank[i];
  1357. void __iomem *wake_status;
  1358. void __iomem *wake_clear;
  1359. void __iomem *wake_set;
  1360. unsigned long flags;
  1361. switch (bank->method) {
  1362. #ifdef CONFIG_ARCH_OMAP16XX
  1363. case METHOD_GPIO_1610:
  1364. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1365. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1366. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1367. break;
  1368. #endif
  1369. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1370. case METHOD_GPIO_24XX:
  1371. wake_status = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1372. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1373. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1374. break;
  1375. #endif
  1376. default:
  1377. continue;
  1378. }
  1379. spin_lock_irqsave(&bank->lock, flags);
  1380. bank->saved_wakeup = __raw_readl(wake_status);
  1381. __raw_writel(0xffffffff, wake_clear);
  1382. __raw_writel(bank->suspend_wakeup, wake_set);
  1383. spin_unlock_irqrestore(&bank->lock, flags);
  1384. }
  1385. return 0;
  1386. }
  1387. static int omap_gpio_resume(struct sys_device *dev)
  1388. {
  1389. int i;
  1390. if (!cpu_is_omap24xx() && !cpu_is_omap16xx())
  1391. return 0;
  1392. for (i = 0; i < gpio_bank_count; i++) {
  1393. struct gpio_bank *bank = &gpio_bank[i];
  1394. void __iomem *wake_clear;
  1395. void __iomem *wake_set;
  1396. unsigned long flags;
  1397. switch (bank->method) {
  1398. #ifdef CONFIG_ARCH_OMAP16XX
  1399. case METHOD_GPIO_1610:
  1400. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1401. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1402. break;
  1403. #endif
  1404. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1405. case METHOD_GPIO_24XX:
  1406. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1407. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1408. break;
  1409. #endif
  1410. default:
  1411. continue;
  1412. }
  1413. spin_lock_irqsave(&bank->lock, flags);
  1414. __raw_writel(0xffffffff, wake_clear);
  1415. __raw_writel(bank->saved_wakeup, wake_set);
  1416. spin_unlock_irqrestore(&bank->lock, flags);
  1417. }
  1418. return 0;
  1419. }
  1420. static struct sysdev_class omap_gpio_sysclass = {
  1421. .name = "gpio",
  1422. .suspend = omap_gpio_suspend,
  1423. .resume = omap_gpio_resume,
  1424. };
  1425. static struct sys_device omap_gpio_device = {
  1426. .id = 0,
  1427. .cls = &omap_gpio_sysclass,
  1428. };
  1429. #endif
  1430. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1431. static int workaround_enabled;
  1432. void omap2_gpio_prepare_for_retention(void)
  1433. {
  1434. int i, c = 0;
  1435. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1436. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1437. for (i = 0; i < gpio_bank_count; i++) {
  1438. struct gpio_bank *bank = &gpio_bank[i];
  1439. u32 l1, l2;
  1440. if (!(bank->enabled_non_wakeup_gpios))
  1441. continue;
  1442. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1443. bank->saved_datain = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1444. l1 = __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1445. l2 = __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1446. #endif
  1447. bank->saved_fallingdetect = l1;
  1448. bank->saved_risingdetect = l2;
  1449. l1 &= ~bank->enabled_non_wakeup_gpios;
  1450. l2 &= ~bank->enabled_non_wakeup_gpios;
  1451. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1452. __raw_writel(l1, bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1453. __raw_writel(l2, bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1454. #endif
  1455. c++;
  1456. }
  1457. if (!c) {
  1458. workaround_enabled = 0;
  1459. return;
  1460. }
  1461. workaround_enabled = 1;
  1462. }
  1463. void omap2_gpio_resume_after_retention(void)
  1464. {
  1465. int i;
  1466. if (!workaround_enabled)
  1467. return;
  1468. for (i = 0; i < gpio_bank_count; i++) {
  1469. struct gpio_bank *bank = &gpio_bank[i];
  1470. u32 l;
  1471. if (!(bank->enabled_non_wakeup_gpios))
  1472. continue;
  1473. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1474. __raw_writel(bank->saved_fallingdetect,
  1475. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1476. __raw_writel(bank->saved_risingdetect,
  1477. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1478. #endif
  1479. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1480. * state. If so, generate an IRQ by software. This is
  1481. * horribly racy, but it's the best we can do to work around
  1482. * this silicon bug. */
  1483. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1484. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1485. #endif
  1486. l ^= bank->saved_datain;
  1487. l &= bank->non_wakeup_gpios;
  1488. if (l) {
  1489. u32 old0, old1;
  1490. #if defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1491. old0 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1492. old1 = __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1493. __raw_writel(old0 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1494. __raw_writel(old1 | l, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1495. __raw_writel(old0, bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1496. __raw_writel(old1, bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1497. #endif
  1498. }
  1499. }
  1500. }
  1501. #endif
  1502. /*
  1503. * This may get called early from board specific init
  1504. * for boards that have interrupts routed via FPGA.
  1505. */
  1506. int __init omap_gpio_init(void)
  1507. {
  1508. if (!initialized)
  1509. return _omap_gpio_init();
  1510. else
  1511. return 0;
  1512. }
  1513. static int __init omap_gpio_sysinit(void)
  1514. {
  1515. int ret = 0;
  1516. if (!initialized)
  1517. ret = _omap_gpio_init();
  1518. mpuio_init();
  1519. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP24XX) || defined(CONFIG_ARCH_OMAP34XX)
  1520. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  1521. if (ret == 0) {
  1522. ret = sysdev_class_register(&omap_gpio_sysclass);
  1523. if (ret == 0)
  1524. ret = sysdev_register(&omap_gpio_device);
  1525. }
  1526. }
  1527. #endif
  1528. return ret;
  1529. }
  1530. EXPORT_SYMBOL(omap_request_gpio);
  1531. EXPORT_SYMBOL(omap_free_gpio);
  1532. EXPORT_SYMBOL(omap_set_gpio_direction);
  1533. EXPORT_SYMBOL(omap_set_gpio_dataout);
  1534. EXPORT_SYMBOL(omap_get_gpio_datain);
  1535. arch_initcall(omap_gpio_sysinit);
  1536. #ifdef CONFIG_DEBUG_FS
  1537. #include <linux/debugfs.h>
  1538. #include <linux/seq_file.h>
  1539. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1540. {
  1541. void __iomem *reg = bank->base;
  1542. switch (bank->method) {
  1543. case METHOD_MPUIO:
  1544. reg += OMAP_MPUIO_IO_CNTL;
  1545. break;
  1546. case METHOD_GPIO_1510:
  1547. reg += OMAP1510_GPIO_DIR_CONTROL;
  1548. break;
  1549. case METHOD_GPIO_1610:
  1550. reg += OMAP1610_GPIO_DIRECTION;
  1551. break;
  1552. case METHOD_GPIO_730:
  1553. reg += OMAP730_GPIO_DIR_CONTROL;
  1554. break;
  1555. case METHOD_GPIO_24XX:
  1556. reg += OMAP24XX_GPIO_OE;
  1557. break;
  1558. }
  1559. return __raw_readl(reg) & mask;
  1560. }
  1561. static int dbg_gpio_show(struct seq_file *s, void *unused)
  1562. {
  1563. unsigned i, j, gpio;
  1564. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  1565. struct gpio_bank *bank = gpio_bank + i;
  1566. unsigned bankwidth = 16;
  1567. u32 mask = 1;
  1568. if (bank_is_mpuio(bank))
  1569. gpio = OMAP_MPUIO(0);
  1570. else if (cpu_class_is_omap2() || cpu_is_omap730())
  1571. bankwidth = 32;
  1572. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  1573. unsigned irq, value, is_in, irqstat;
  1574. const char *label;
  1575. label = gpiochip_is_requested(&bank->chip, j);
  1576. if (!label)
  1577. continue;
  1578. irq = bank->virtual_irq_start + j;
  1579. value = omap_get_gpio_datain(gpio);
  1580. is_in = gpio_is_input(bank, mask);
  1581. if (bank_is_mpuio(bank))
  1582. seq_printf(s, "MPUIO %2d ", j);
  1583. else
  1584. seq_printf(s, "GPIO %3d ", gpio);
  1585. seq_printf(s, "(%10s): %s %s",
  1586. label,
  1587. is_in ? "in " : "out",
  1588. value ? "hi" : "lo");
  1589. /* FIXME for at least omap2, show pullup/pulldown state */
  1590. irqstat = irq_desc[irq].status;
  1591. if (is_in && ((bank->suspend_wakeup & mask)
  1592. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  1593. char *trigger = NULL;
  1594. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  1595. case IRQ_TYPE_EDGE_FALLING:
  1596. trigger = "falling";
  1597. break;
  1598. case IRQ_TYPE_EDGE_RISING:
  1599. trigger = "rising";
  1600. break;
  1601. case IRQ_TYPE_EDGE_BOTH:
  1602. trigger = "bothedge";
  1603. break;
  1604. case IRQ_TYPE_LEVEL_LOW:
  1605. trigger = "low";
  1606. break;
  1607. case IRQ_TYPE_LEVEL_HIGH:
  1608. trigger = "high";
  1609. break;
  1610. case IRQ_TYPE_NONE:
  1611. trigger = "(?)";
  1612. break;
  1613. }
  1614. seq_printf(s, ", irq-%d %-8s%s",
  1615. irq, trigger,
  1616. (bank->suspend_wakeup & mask)
  1617. ? " wakeup" : "");
  1618. }
  1619. seq_printf(s, "\n");
  1620. }
  1621. if (bank_is_mpuio(bank)) {
  1622. seq_printf(s, "\n");
  1623. gpio = 0;
  1624. }
  1625. }
  1626. return 0;
  1627. }
  1628. static int dbg_gpio_open(struct inode *inode, struct file *file)
  1629. {
  1630. return single_open(file, dbg_gpio_show, &inode->i_private);
  1631. }
  1632. static const struct file_operations debug_fops = {
  1633. .open = dbg_gpio_open,
  1634. .read = seq_read,
  1635. .llseek = seq_lseek,
  1636. .release = single_release,
  1637. };
  1638. static int __init omap_gpio_debuginit(void)
  1639. {
  1640. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  1641. NULL, NULL, &debug_fops);
  1642. return 0;
  1643. }
  1644. late_initcall(omap_gpio_debuginit);
  1645. #endif