dmtimer.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709
  1. /*
  2. * linux/arch/arm/plat-omap/dmtimer.c
  3. *
  4. * OMAP Dual-Mode Timers
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * OMAP2 support by Juha Yrjola
  8. * API improvements and OMAP2 clock framework support by Timo Teras
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. *
  15. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  16. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  17. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  18. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  19. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  20. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  21. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  22. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  23. *
  24. * You should have received a copy of the GNU General Public License along
  25. * with this program; if not, write to the Free Software Foundation, Inc.,
  26. * 675 Mass Ave, Cambridge, MA 02139, USA.
  27. */
  28. #include <linux/init.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/errno.h>
  31. #include <linux/list.h>
  32. #include <linux/clk.h>
  33. #include <linux/delay.h>
  34. #include <linux/io.h>
  35. #include <mach/hardware.h>
  36. #include <mach/dmtimer.h>
  37. #include <mach/irqs.h>
  38. /* register offsets */
  39. #define _OMAP_TIMER_ID_OFFSET 0x00
  40. #define _OMAP_TIMER_OCP_CFG_OFFSET 0x10
  41. #define _OMAP_TIMER_SYS_STAT_OFFSET 0x14
  42. #define _OMAP_TIMER_STAT_OFFSET 0x18
  43. #define _OMAP_TIMER_INT_EN_OFFSET 0x1c
  44. #define _OMAP_TIMER_WAKEUP_EN_OFFSET 0x20
  45. #define _OMAP_TIMER_CTRL_OFFSET 0x24
  46. #define OMAP_TIMER_CTRL_GPOCFG (1 << 14)
  47. #define OMAP_TIMER_CTRL_CAPTMODE (1 << 13)
  48. #define OMAP_TIMER_CTRL_PT (1 << 12)
  49. #define OMAP_TIMER_CTRL_TCM_LOWTOHIGH (0x1 << 8)
  50. #define OMAP_TIMER_CTRL_TCM_HIGHTOLOW (0x2 << 8)
  51. #define OMAP_TIMER_CTRL_TCM_BOTHEDGES (0x3 << 8)
  52. #define OMAP_TIMER_CTRL_SCPWM (1 << 7)
  53. #define OMAP_TIMER_CTRL_CE (1 << 6) /* compare enable */
  54. #define OMAP_TIMER_CTRL_PRE (1 << 5) /* prescaler enable */
  55. #define OMAP_TIMER_CTRL_PTV_SHIFT 2 /* prescaler value shift */
  56. #define OMAP_TIMER_CTRL_POSTED (1 << 2)
  57. #define OMAP_TIMER_CTRL_AR (1 << 1) /* auto-reload enable */
  58. #define OMAP_TIMER_CTRL_ST (1 << 0) /* start timer */
  59. #define _OMAP_TIMER_COUNTER_OFFSET 0x28
  60. #define _OMAP_TIMER_LOAD_OFFSET 0x2c
  61. #define _OMAP_TIMER_TRIGGER_OFFSET 0x30
  62. #define _OMAP_TIMER_WRITE_PEND_OFFSET 0x34
  63. #define WP_NONE 0 /* no write pending bit */
  64. #define WP_TCLR (1 << 0)
  65. #define WP_TCRR (1 << 1)
  66. #define WP_TLDR (1 << 2)
  67. #define WP_TTGR (1 << 3)
  68. #define WP_TMAR (1 << 4)
  69. #define WP_TPIR (1 << 5)
  70. #define WP_TNIR (1 << 6)
  71. #define WP_TCVR (1 << 7)
  72. #define WP_TOCR (1 << 8)
  73. #define WP_TOWR (1 << 9)
  74. #define _OMAP_TIMER_MATCH_OFFSET 0x38
  75. #define _OMAP_TIMER_CAPTURE_OFFSET 0x3c
  76. #define _OMAP_TIMER_IF_CTRL_OFFSET 0x40
  77. #define _OMAP_TIMER_CAPTURE2_OFFSET 0x44 /* TCAR2, 34xx only */
  78. #define _OMAP_TIMER_TICK_POS_OFFSET 0x48 /* TPIR, 34xx only */
  79. #define _OMAP_TIMER_TICK_NEG_OFFSET 0x4c /* TNIR, 34xx only */
  80. #define _OMAP_TIMER_TICK_COUNT_OFFSET 0x50 /* TCVR, 34xx only */
  81. #define _OMAP_TIMER_TICK_INT_MASK_SET_OFFSET 0x54 /* TOCR, 34xx only */
  82. #define _OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET 0x58 /* TOWR, 34xx only */
  83. /* register offsets with the write pending bit encoded */
  84. #define WPSHIFT 16
  85. #define OMAP_TIMER_ID_REG (_OMAP_TIMER_ID_OFFSET \
  86. | (WP_NONE << WPSHIFT))
  87. #define OMAP_TIMER_OCP_CFG_REG (_OMAP_TIMER_OCP_CFG_OFFSET \
  88. | (WP_NONE << WPSHIFT))
  89. #define OMAP_TIMER_SYS_STAT_REG (_OMAP_TIMER_SYS_STAT_OFFSET \
  90. | (WP_NONE << WPSHIFT))
  91. #define OMAP_TIMER_STAT_REG (_OMAP_TIMER_STAT_OFFSET \
  92. | (WP_NONE << WPSHIFT))
  93. #define OMAP_TIMER_INT_EN_REG (_OMAP_TIMER_INT_EN_OFFSET \
  94. | (WP_NONE << WPSHIFT))
  95. #define OMAP_TIMER_WAKEUP_EN_REG (_OMAP_TIMER_WAKEUP_EN_OFFSET \
  96. | (WP_NONE << WPSHIFT))
  97. #define OMAP_TIMER_CTRL_REG (_OMAP_TIMER_CTRL_OFFSET \
  98. | (WP_TCLR << WPSHIFT))
  99. #define OMAP_TIMER_COUNTER_REG (_OMAP_TIMER_COUNTER_OFFSET \
  100. | (WP_TCRR << WPSHIFT))
  101. #define OMAP_TIMER_LOAD_REG (_OMAP_TIMER_LOAD_OFFSET \
  102. | (WP_TLDR << WPSHIFT))
  103. #define OMAP_TIMER_TRIGGER_REG (_OMAP_TIMER_TRIGGER_OFFSET \
  104. | (WP_TTGR << WPSHIFT))
  105. #define OMAP_TIMER_WRITE_PEND_REG (_OMAP_TIMER_WRITE_PEND_OFFSET \
  106. | (WP_NONE << WPSHIFT))
  107. #define OMAP_TIMER_MATCH_REG (_OMAP_TIMER_MATCH_OFFSET \
  108. | (WP_TMAR << WPSHIFT))
  109. #define OMAP_TIMER_CAPTURE_REG (_OMAP_TIMER_CAPTURE_OFFSET \
  110. | (WP_NONE << WPSHIFT))
  111. #define OMAP_TIMER_IF_CTRL_REG (_OMAP_TIMER_IF_CTRL_OFFSET \
  112. | (WP_NONE << WPSHIFT))
  113. #define OMAP_TIMER_CAPTURE2_REG (_OMAP_TIMER_CAPTURE2_OFFSET \
  114. | (WP_NONE << WPSHIFT))
  115. #define OMAP_TIMER_TICK_POS_REG (_OMAP_TIMER_TICK_POS_OFFSET \
  116. | (WP_TPIR << WPSHIFT))
  117. #define OMAP_TIMER_TICK_NEG_REG (_OMAP_TIMER_TICK_NEG_OFFSET \
  118. | (WP_TNIR << WPSHIFT))
  119. #define OMAP_TIMER_TICK_COUNT_REG (_OMAP_TIMER_TICK_COUNT_OFFSET \
  120. | (WP_TCVR << WPSHIFT))
  121. #define OMAP_TIMER_TICK_INT_MASK_SET_REG \
  122. (_OMAP_TIMER_TICK_INT_MASK_SET_OFFSET | (WP_TOCR << WPSHIFT))
  123. #define OMAP_TIMER_TICK_INT_MASK_COUNT_REG \
  124. (_OMAP_TIMER_TICK_INT_MASK_COUNT_OFFSET | (WP_TOWR << WPSHIFT))
  125. struct omap_dm_timer {
  126. unsigned long phys_base;
  127. int irq;
  128. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  129. struct clk *iclk, *fclk;
  130. #endif
  131. void __iomem *io_base;
  132. unsigned reserved:1;
  133. unsigned enabled:1;
  134. unsigned posted:1;
  135. };
  136. #ifdef CONFIG_ARCH_OMAP1
  137. #define omap_dm_clk_enable(x)
  138. #define omap_dm_clk_disable(x)
  139. #define omap2_dm_timers NULL
  140. #define omap2_dm_source_names NULL
  141. #define omap2_dm_source_clocks NULL
  142. #define omap3_dm_timers NULL
  143. #define omap3_dm_source_names NULL
  144. #define omap3_dm_source_clocks NULL
  145. static struct omap_dm_timer omap1_dm_timers[] = {
  146. { .phys_base = 0xfffb1400, .irq = INT_1610_GPTIMER1 },
  147. { .phys_base = 0xfffb1c00, .irq = INT_1610_GPTIMER2 },
  148. { .phys_base = 0xfffb2400, .irq = INT_1610_GPTIMER3 },
  149. { .phys_base = 0xfffb2c00, .irq = INT_1610_GPTIMER4 },
  150. { .phys_base = 0xfffb3400, .irq = INT_1610_GPTIMER5 },
  151. { .phys_base = 0xfffb3c00, .irq = INT_1610_GPTIMER6 },
  152. { .phys_base = 0xfffb7400, .irq = INT_1610_GPTIMER7 },
  153. { .phys_base = 0xfffbd400, .irq = INT_1610_GPTIMER8 },
  154. };
  155. static const int dm_timer_count = ARRAY_SIZE(omap1_dm_timers);
  156. #elif defined(CONFIG_ARCH_OMAP2)
  157. #define omap_dm_clk_enable(x) clk_enable(x)
  158. #define omap_dm_clk_disable(x) clk_disable(x)
  159. #define omap1_dm_timers NULL
  160. #define omap3_dm_timers NULL
  161. #define omap3_dm_source_names NULL
  162. #define omap3_dm_source_clocks NULL
  163. static struct omap_dm_timer omap2_dm_timers[] = {
  164. { .phys_base = 0x48028000, .irq = INT_24XX_GPTIMER1 },
  165. { .phys_base = 0x4802a000, .irq = INT_24XX_GPTIMER2 },
  166. { .phys_base = 0x48078000, .irq = INT_24XX_GPTIMER3 },
  167. { .phys_base = 0x4807a000, .irq = INT_24XX_GPTIMER4 },
  168. { .phys_base = 0x4807c000, .irq = INT_24XX_GPTIMER5 },
  169. { .phys_base = 0x4807e000, .irq = INT_24XX_GPTIMER6 },
  170. { .phys_base = 0x48080000, .irq = INT_24XX_GPTIMER7 },
  171. { .phys_base = 0x48082000, .irq = INT_24XX_GPTIMER8 },
  172. { .phys_base = 0x48084000, .irq = INT_24XX_GPTIMER9 },
  173. { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
  174. { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
  175. { .phys_base = 0x4808a000, .irq = INT_24XX_GPTIMER12 },
  176. };
  177. static const char *omap2_dm_source_names[] __initdata = {
  178. "sys_ck",
  179. "func_32k_ck",
  180. "alt_ck",
  181. NULL
  182. };
  183. static struct clk **omap2_dm_source_clocks[3];
  184. static const int dm_timer_count = ARRAY_SIZE(omap2_dm_timers);
  185. #elif defined(CONFIG_ARCH_OMAP3)
  186. #define omap_dm_clk_enable(x) clk_enable(x)
  187. #define omap_dm_clk_disable(x) clk_disable(x)
  188. #define omap1_dm_timers NULL
  189. #define omap2_dm_timers NULL
  190. #define omap2_dm_source_names NULL
  191. #define omap2_dm_source_clocks NULL
  192. static struct omap_dm_timer omap3_dm_timers[] = {
  193. { .phys_base = 0x48318000, .irq = INT_24XX_GPTIMER1 },
  194. { .phys_base = 0x49032000, .irq = INT_24XX_GPTIMER2 },
  195. { .phys_base = 0x49034000, .irq = INT_24XX_GPTIMER3 },
  196. { .phys_base = 0x49036000, .irq = INT_24XX_GPTIMER4 },
  197. { .phys_base = 0x49038000, .irq = INT_24XX_GPTIMER5 },
  198. { .phys_base = 0x4903A000, .irq = INT_24XX_GPTIMER6 },
  199. { .phys_base = 0x4903C000, .irq = INT_24XX_GPTIMER7 },
  200. { .phys_base = 0x4903E000, .irq = INT_24XX_GPTIMER8 },
  201. { .phys_base = 0x49040000, .irq = INT_24XX_GPTIMER9 },
  202. { .phys_base = 0x48086000, .irq = INT_24XX_GPTIMER10 },
  203. { .phys_base = 0x48088000, .irq = INT_24XX_GPTIMER11 },
  204. { .phys_base = 0x48304000, .irq = INT_24XX_GPTIMER12 },
  205. };
  206. static const char *omap3_dm_source_names[] __initdata = {
  207. "sys_ck",
  208. "omap_32k_fck",
  209. NULL
  210. };
  211. static struct clk **omap3_dm_source_clocks[2];
  212. static const int dm_timer_count = ARRAY_SIZE(omap3_dm_timers);
  213. #else
  214. #error OMAP architecture not supported!
  215. #endif
  216. static struct omap_dm_timer *dm_timers;
  217. static char **dm_source_names;
  218. static struct clk **dm_source_clocks;
  219. static spinlock_t dm_timer_lock;
  220. /*
  221. * Reads timer registers in posted and non-posted mode. The posted mode bit
  222. * is encoded in reg. Note that in posted mode write pending bit must be
  223. * checked. Otherwise a read of a non completed write will produce an error.
  224. */
  225. static inline u32 omap_dm_timer_read_reg(struct omap_dm_timer *timer, u32 reg)
  226. {
  227. if (timer->posted)
  228. while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff))
  229. & (reg >> WPSHIFT))
  230. cpu_relax();
  231. return readl(timer->io_base + (reg & 0xff));
  232. }
  233. /*
  234. * Writes timer registers in posted and non-posted mode. The posted mode bit
  235. * is encoded in reg. Note that in posted mode the write pending bit must be
  236. * checked. Otherwise a write on a register which has a pending write will be
  237. * lost.
  238. */
  239. static void omap_dm_timer_write_reg(struct omap_dm_timer *timer, u32 reg,
  240. u32 value)
  241. {
  242. if (timer->posted)
  243. while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff))
  244. & (reg >> WPSHIFT))
  245. cpu_relax();
  246. writel(value, timer->io_base + (reg & 0xff));
  247. }
  248. static void omap_dm_timer_wait_for_reset(struct omap_dm_timer *timer)
  249. {
  250. int c;
  251. c = 0;
  252. while (!(omap_dm_timer_read_reg(timer, OMAP_TIMER_SYS_STAT_REG) & 1)) {
  253. c++;
  254. if (c > 100000) {
  255. printk(KERN_ERR "Timer failed to reset\n");
  256. return;
  257. }
  258. }
  259. }
  260. static void omap_dm_timer_reset(struct omap_dm_timer *timer)
  261. {
  262. u32 l;
  263. if (!cpu_class_is_omap2() || timer != &dm_timers[0]) {
  264. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG, 0x06);
  265. omap_dm_timer_wait_for_reset(timer);
  266. }
  267. omap_dm_timer_set_source(timer, OMAP_TIMER_SRC_32_KHZ);
  268. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_OCP_CFG_REG);
  269. l |= 0x02 << 3; /* Set to smart-idle mode */
  270. l |= 0x2 << 8; /* Set clock activity to perserve f-clock on idle */
  271. /*
  272. * Enable wake-up only for GPT1 on OMAP2 CPUs.
  273. * FIXME: All timers should have wake-up enabled and clear
  274. * PRCM status.
  275. */
  276. if (cpu_class_is_omap2() && (timer == &dm_timers[0]))
  277. l |= 1 << 2;
  278. omap_dm_timer_write_reg(timer, OMAP_TIMER_OCP_CFG_REG, l);
  279. /* Match hardware reset default of posted mode */
  280. omap_dm_timer_write_reg(timer, OMAP_TIMER_IF_CTRL_REG,
  281. OMAP_TIMER_CTRL_POSTED);
  282. timer->posted = 1;
  283. }
  284. static void omap_dm_timer_prepare(struct omap_dm_timer *timer)
  285. {
  286. omap_dm_timer_enable(timer);
  287. omap_dm_timer_reset(timer);
  288. }
  289. struct omap_dm_timer *omap_dm_timer_request(void)
  290. {
  291. struct omap_dm_timer *timer = NULL;
  292. unsigned long flags;
  293. int i;
  294. spin_lock_irqsave(&dm_timer_lock, flags);
  295. for (i = 0; i < dm_timer_count; i++) {
  296. if (dm_timers[i].reserved)
  297. continue;
  298. timer = &dm_timers[i];
  299. timer->reserved = 1;
  300. break;
  301. }
  302. spin_unlock_irqrestore(&dm_timer_lock, flags);
  303. if (timer != NULL)
  304. omap_dm_timer_prepare(timer);
  305. return timer;
  306. }
  307. struct omap_dm_timer *omap_dm_timer_request_specific(int id)
  308. {
  309. struct omap_dm_timer *timer;
  310. unsigned long flags;
  311. spin_lock_irqsave(&dm_timer_lock, flags);
  312. if (id <= 0 || id > dm_timer_count || dm_timers[id-1].reserved) {
  313. spin_unlock_irqrestore(&dm_timer_lock, flags);
  314. printk("BUG: warning at %s:%d/%s(): unable to get timer %d\n",
  315. __FILE__, __LINE__, __func__, id);
  316. dump_stack();
  317. return NULL;
  318. }
  319. timer = &dm_timers[id-1];
  320. timer->reserved = 1;
  321. spin_unlock_irqrestore(&dm_timer_lock, flags);
  322. omap_dm_timer_prepare(timer);
  323. return timer;
  324. }
  325. void omap_dm_timer_free(struct omap_dm_timer *timer)
  326. {
  327. omap_dm_timer_enable(timer);
  328. omap_dm_timer_reset(timer);
  329. omap_dm_timer_disable(timer);
  330. WARN_ON(!timer->reserved);
  331. timer->reserved = 0;
  332. }
  333. void omap_dm_timer_enable(struct omap_dm_timer *timer)
  334. {
  335. if (timer->enabled)
  336. return;
  337. omap_dm_clk_enable(timer->fclk);
  338. omap_dm_clk_enable(timer->iclk);
  339. timer->enabled = 1;
  340. }
  341. void omap_dm_timer_disable(struct omap_dm_timer *timer)
  342. {
  343. if (!timer->enabled)
  344. return;
  345. omap_dm_clk_disable(timer->iclk);
  346. omap_dm_clk_disable(timer->fclk);
  347. timer->enabled = 0;
  348. }
  349. int omap_dm_timer_get_irq(struct omap_dm_timer *timer)
  350. {
  351. return timer->irq;
  352. }
  353. #if defined(CONFIG_ARCH_OMAP1)
  354. /**
  355. * omap_dm_timer_modify_idlect_mask - Check if any running timers use ARMXOR
  356. * @inputmask: current value of idlect mask
  357. */
  358. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  359. {
  360. int i;
  361. /* If ARMXOR cannot be idled this function call is unnecessary */
  362. if (!(inputmask & (1 << 1)))
  363. return inputmask;
  364. /* If any active timer is using ARMXOR return modified mask */
  365. for (i = 0; i < dm_timer_count; i++) {
  366. u32 l;
  367. l = omap_dm_timer_read_reg(&dm_timers[i], OMAP_TIMER_CTRL_REG);
  368. if (l & OMAP_TIMER_CTRL_ST) {
  369. if (((omap_readl(MOD_CONF_CTRL_1) >> (i * 2)) & 0x03) == 0)
  370. inputmask &= ~(1 << 1);
  371. else
  372. inputmask &= ~(1 << 2);
  373. }
  374. }
  375. return inputmask;
  376. }
  377. #elif defined(CONFIG_ARCH_OMAP2) || defined (CONFIG_ARCH_OMAP3)
  378. struct clk *omap_dm_timer_get_fclk(struct omap_dm_timer *timer)
  379. {
  380. return timer->fclk;
  381. }
  382. __u32 omap_dm_timer_modify_idlect_mask(__u32 inputmask)
  383. {
  384. BUG();
  385. return 0;
  386. }
  387. #endif
  388. void omap_dm_timer_trigger(struct omap_dm_timer *timer)
  389. {
  390. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  391. }
  392. void omap_dm_timer_start(struct omap_dm_timer *timer)
  393. {
  394. u32 l;
  395. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  396. if (!(l & OMAP_TIMER_CTRL_ST)) {
  397. l |= OMAP_TIMER_CTRL_ST;
  398. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  399. }
  400. }
  401. void omap_dm_timer_stop(struct omap_dm_timer *timer)
  402. {
  403. u32 l;
  404. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  405. if (l & OMAP_TIMER_CTRL_ST) {
  406. l &= ~0x1;
  407. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  408. }
  409. }
  410. #ifdef CONFIG_ARCH_OMAP1
  411. void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  412. {
  413. int n = (timer - dm_timers) << 1;
  414. u32 l;
  415. l = omap_readl(MOD_CONF_CTRL_1) & ~(0x03 << n);
  416. l |= source << n;
  417. omap_writel(l, MOD_CONF_CTRL_1);
  418. }
  419. #else
  420. void omap_dm_timer_set_source(struct omap_dm_timer *timer, int source)
  421. {
  422. if (source < 0 || source >= 3)
  423. return;
  424. clk_disable(timer->fclk);
  425. clk_set_parent(timer->fclk, dm_source_clocks[source]);
  426. clk_enable(timer->fclk);
  427. /* When the functional clock disappears, too quick writes seem to
  428. * cause an abort. */
  429. __delay(150000);
  430. }
  431. #endif
  432. void omap_dm_timer_set_load(struct omap_dm_timer *timer, int autoreload,
  433. unsigned int load)
  434. {
  435. u32 l;
  436. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  437. if (autoreload)
  438. l |= OMAP_TIMER_CTRL_AR;
  439. else
  440. l &= ~OMAP_TIMER_CTRL_AR;
  441. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  442. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  443. /* REVISIT: hw feature, ttgr overtaking tldr? */
  444. while (readl(timer->io_base + (OMAP_TIMER_WRITE_PEND_REG & 0xff)))
  445. cpu_relax();
  446. omap_dm_timer_write_reg(timer, OMAP_TIMER_TRIGGER_REG, 0);
  447. }
  448. /* Optimized set_load which removes costly spin wait in timer_start */
  449. void omap_dm_timer_set_load_start(struct omap_dm_timer *timer, int autoreload,
  450. unsigned int load)
  451. {
  452. u32 l;
  453. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  454. if (autoreload)
  455. l |= OMAP_TIMER_CTRL_AR;
  456. else
  457. l &= ~OMAP_TIMER_CTRL_AR;
  458. l |= OMAP_TIMER_CTRL_ST;
  459. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, load);
  460. omap_dm_timer_write_reg(timer, OMAP_TIMER_LOAD_REG, load);
  461. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  462. }
  463. void omap_dm_timer_set_match(struct omap_dm_timer *timer, int enable,
  464. unsigned int match)
  465. {
  466. u32 l;
  467. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  468. if (enable)
  469. l |= OMAP_TIMER_CTRL_CE;
  470. else
  471. l &= ~OMAP_TIMER_CTRL_CE;
  472. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  473. omap_dm_timer_write_reg(timer, OMAP_TIMER_MATCH_REG, match);
  474. }
  475. void omap_dm_timer_set_pwm(struct omap_dm_timer *timer, int def_on,
  476. int toggle, int trigger)
  477. {
  478. u32 l;
  479. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  480. l &= ~(OMAP_TIMER_CTRL_GPOCFG | OMAP_TIMER_CTRL_SCPWM |
  481. OMAP_TIMER_CTRL_PT | (0x03 << 10));
  482. if (def_on)
  483. l |= OMAP_TIMER_CTRL_SCPWM;
  484. if (toggle)
  485. l |= OMAP_TIMER_CTRL_PT;
  486. l |= trigger << 10;
  487. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  488. }
  489. void omap_dm_timer_set_prescaler(struct omap_dm_timer *timer, int prescaler)
  490. {
  491. u32 l;
  492. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG);
  493. l &= ~(OMAP_TIMER_CTRL_PRE | (0x07 << 2));
  494. if (prescaler >= 0x00 && prescaler <= 0x07) {
  495. l |= OMAP_TIMER_CTRL_PRE;
  496. l |= prescaler << 2;
  497. }
  498. omap_dm_timer_write_reg(timer, OMAP_TIMER_CTRL_REG, l);
  499. }
  500. void omap_dm_timer_set_int_enable(struct omap_dm_timer *timer,
  501. unsigned int value)
  502. {
  503. omap_dm_timer_write_reg(timer, OMAP_TIMER_INT_EN_REG, value);
  504. omap_dm_timer_write_reg(timer, OMAP_TIMER_WAKEUP_EN_REG, value);
  505. }
  506. unsigned int omap_dm_timer_read_status(struct omap_dm_timer *timer)
  507. {
  508. unsigned int l;
  509. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_STAT_REG);
  510. return l;
  511. }
  512. void omap_dm_timer_write_status(struct omap_dm_timer *timer, unsigned int value)
  513. {
  514. omap_dm_timer_write_reg(timer, OMAP_TIMER_STAT_REG, value);
  515. }
  516. unsigned int omap_dm_timer_read_counter(struct omap_dm_timer *timer)
  517. {
  518. unsigned int l;
  519. l = omap_dm_timer_read_reg(timer, OMAP_TIMER_COUNTER_REG);
  520. return l;
  521. }
  522. void omap_dm_timer_write_counter(struct omap_dm_timer *timer, unsigned int value)
  523. {
  524. omap_dm_timer_write_reg(timer, OMAP_TIMER_COUNTER_REG, value);
  525. }
  526. int omap_dm_timers_active(void)
  527. {
  528. int i;
  529. for (i = 0; i < dm_timer_count; i++) {
  530. struct omap_dm_timer *timer;
  531. timer = &dm_timers[i];
  532. if (!timer->enabled)
  533. continue;
  534. if (omap_dm_timer_read_reg(timer, OMAP_TIMER_CTRL_REG) &
  535. OMAP_TIMER_CTRL_ST) {
  536. return 1;
  537. }
  538. }
  539. return 0;
  540. }
  541. int __init omap_dm_timer_init(void)
  542. {
  543. struct omap_dm_timer *timer;
  544. int i;
  545. if (!(cpu_is_omap16xx() || cpu_class_is_omap2()))
  546. return -ENODEV;
  547. spin_lock_init(&dm_timer_lock);
  548. if (cpu_class_is_omap1())
  549. dm_timers = omap1_dm_timers;
  550. else if (cpu_is_omap24xx()) {
  551. dm_timers = omap2_dm_timers;
  552. dm_source_names = (char **)omap2_dm_source_names;
  553. dm_source_clocks = (struct clk **)omap2_dm_source_clocks;
  554. } else if (cpu_is_omap34xx()) {
  555. dm_timers = omap3_dm_timers;
  556. dm_source_names = (char **)omap3_dm_source_names;
  557. dm_source_clocks = (struct clk **)omap3_dm_source_clocks;
  558. }
  559. if (cpu_class_is_omap2())
  560. for (i = 0; dm_source_names[i] != NULL; i++)
  561. dm_source_clocks[i] = clk_get(NULL, dm_source_names[i]);
  562. if (cpu_is_omap243x())
  563. dm_timers[0].phys_base = 0x49018000;
  564. for (i = 0; i < dm_timer_count; i++) {
  565. timer = &dm_timers[i];
  566. timer->io_base = (void __iomem *)io_p2v(timer->phys_base);
  567. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  568. if (cpu_class_is_omap2()) {
  569. char clk_name[16];
  570. sprintf(clk_name, "gpt%d_ick", i + 1);
  571. timer->iclk = clk_get(NULL, clk_name);
  572. sprintf(clk_name, "gpt%d_fck", i + 1);
  573. timer->fclk = clk_get(NULL, clk_name);
  574. }
  575. #endif
  576. }
  577. return 0;
  578. }