op_model_v7.h 2.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /**
  2. * op_model_v7.h
  3. * ARM v7 (Cortex A8) Event Monitor Driver
  4. *
  5. * Copyright 2008 Jean Pihet <jpihet@mvista.com>
  6. * Copyright 2004 ARM SMP Development Team
  7. * Copyright 2000-2004 Deepak Saxena <dsaxena@mvista.com>
  8. * Copyright 2000-2004 MontaVista Software Inc
  9. * Copyright 2004 Dave Jiang <dave.jiang@intel.com>
  10. * Copyright 2004 Intel Corporation
  11. * Copyright 2004 Zwane Mwaikambo <zwane@arm.linux.org.uk>
  12. * Copyright 2004 Oprofile Authors
  13. *
  14. * Read the file COPYING
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #ifndef OP_MODEL_V7_H
  21. #define OP_MODEL_V7_H
  22. /*
  23. * Per-CPU PMNC: config reg
  24. */
  25. #define PMNC_E (1 << 0) /* Enable all counters */
  26. #define PMNC_P (1 << 1) /* Reset all counters */
  27. #define PMNC_C (1 << 2) /* Cycle counter reset */
  28. #define PMNC_D (1 << 3) /* CCNT counts every 64th cpu cycle */
  29. #define PMNC_X (1 << 4) /* Export to ETM */
  30. #define PMNC_DP (1 << 5) /* Disable CCNT if non-invasive debug*/
  31. #define PMNC_MASK 0x3f /* Mask for writable bits */
  32. /*
  33. * Available counters
  34. */
  35. #define CCNT 0
  36. #define CNT0 1
  37. #define CNT1 2
  38. #define CNT2 3
  39. #define CNT3 4
  40. #define CNTMAX 5
  41. #define CPU_COUNTER(cpu, counter) ((cpu) * CNTMAX + (counter))
  42. /*
  43. * CNTENS: counters enable reg
  44. */
  45. #define CNTENS_P0 (1 << 0)
  46. #define CNTENS_P1 (1 << 1)
  47. #define CNTENS_P2 (1 << 2)
  48. #define CNTENS_P3 (1 << 3)
  49. #define CNTENS_C (1 << 31)
  50. #define CNTENS_MASK 0x8000000f /* Mask for writable bits */
  51. /*
  52. * CNTENC: counters disable reg
  53. */
  54. #define CNTENC_P0 (1 << 0)
  55. #define CNTENC_P1 (1 << 1)
  56. #define CNTENC_P2 (1 << 2)
  57. #define CNTENC_P3 (1 << 3)
  58. #define CNTENC_C (1 << 31)
  59. #define CNTENC_MASK 0x8000000f /* Mask for writable bits */
  60. /*
  61. * INTENS: counters overflow interrupt enable reg
  62. */
  63. #define INTENS_P0 (1 << 0)
  64. #define INTENS_P1 (1 << 1)
  65. #define INTENS_P2 (1 << 2)
  66. #define INTENS_P3 (1 << 3)
  67. #define INTENS_C (1 << 31)
  68. #define INTENS_MASK 0x8000000f /* Mask for writable bits */
  69. /*
  70. * EVTSEL: Event selection reg
  71. */
  72. #define EVTSEL_MASK 0x7f /* Mask for writable bits */
  73. /*
  74. * SELECT: Counter selection reg
  75. */
  76. #define SELECT_MASK 0x1f /* Mask for writable bits */
  77. /*
  78. * FLAG: counters overflow flag status reg
  79. */
  80. #define FLAG_P0 (1 << 0)
  81. #define FLAG_P1 (1 << 1)
  82. #define FLAG_P2 (1 << 2)
  83. #define FLAG_P3 (1 << 3)
  84. #define FLAG_C (1 << 31)
  85. #define FLAG_MASK 0x8000000f /* Mask for writable bits */
  86. int armv7_setup_pmu(void);
  87. int armv7_start_pmu(void);
  88. int armv7_stop_pmu(void);
  89. int armv7_request_interrupts(int *, int);
  90. void armv7_release_interrupts(int *, int);
  91. #endif