proc-arm946.S 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426
  1. /*
  2. * linux/arch/arm/mm/arm946.S: utility functions for ARM946E-S
  3. *
  4. * Copyright (C) 2004-2006 Hyok S. Choi (hyok.choi@samsung.com)
  5. *
  6. * (Many of cache codes are from proc-arm926.S)
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. */
  13. #include <linux/linkage.h>
  14. #include <linux/init.h>
  15. #include <asm/assembler.h>
  16. #include <asm/hwcap.h>
  17. #include <asm/pgtable-hwdef.h>
  18. #include <asm/pgtable.h>
  19. #include <asm/ptrace.h>
  20. #include "proc-macros.S"
  21. /*
  22. * ARM946E-S is synthesizable to have 0KB to 1MB sized D-Cache,
  23. * comprising 256 lines of 32 bytes (8 words).
  24. */
  25. #define CACHE_DSIZE (CONFIG_CPU_DCACHE_SIZE) /* typically 8KB. */
  26. #define CACHE_DLINESIZE 32 /* fixed */
  27. #define CACHE_DSEGMENTS 4 /* fixed */
  28. #define CACHE_DENTRIES (CACHE_DSIZE / CACHE_DSEGMENTS / CACHE_DLINESIZE)
  29. #define CACHE_DLIMIT (CACHE_DSIZE * 4) /* benchmark needed */
  30. .text
  31. /*
  32. * cpu_arm946_proc_init()
  33. * cpu_arm946_switch_mm()
  34. *
  35. * These are not required.
  36. */
  37. ENTRY(cpu_arm946_proc_init)
  38. ENTRY(cpu_arm946_switch_mm)
  39. mov pc, lr
  40. /*
  41. * cpu_arm946_proc_fin()
  42. */
  43. ENTRY(cpu_arm946_proc_fin)
  44. stmfd sp!, {lr}
  45. mov ip, #PSR_F_BIT | PSR_I_BIT | SVC_MODE
  46. msr cpsr_c, ip
  47. bl arm946_flush_kern_cache_all
  48. mrc p15, 0, r0, c1, c0, 0 @ ctrl register
  49. bic r0, r0, #0x00001000 @ i-cache
  50. bic r0, r0, #0x00000004 @ d-cache
  51. mcr p15, 0, r0, c1, c0, 0 @ disable caches
  52. ldmfd sp!, {pc}
  53. /*
  54. * cpu_arm946_reset(loc)
  55. * Params : r0 = address to jump to
  56. * Notes : This sets up everything for a reset
  57. */
  58. ENTRY(cpu_arm946_reset)
  59. mov ip, #0
  60. mcr p15, 0, ip, c7, c5, 0 @ flush I cache
  61. mcr p15, 0, ip, c7, c6, 0 @ flush D cache
  62. mcr p15, 0, ip, c7, c10, 4 @ drain WB
  63. mrc p15, 0, ip, c1, c0, 0 @ ctrl register
  64. bic ip, ip, #0x00000005 @ .............c.p
  65. bic ip, ip, #0x00001000 @ i-cache
  66. mcr p15, 0, ip, c1, c0, 0 @ ctrl register
  67. mov pc, r0
  68. /*
  69. * cpu_arm946_do_idle()
  70. */
  71. .align 5
  72. ENTRY(cpu_arm946_do_idle)
  73. mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
  74. mov pc, lr
  75. /*
  76. * flush_user_cache_all()
  77. */
  78. ENTRY(arm946_flush_user_cache_all)
  79. /* FALLTHROUGH */
  80. /*
  81. * flush_kern_cache_all()
  82. *
  83. * Clean and invalidate the entire cache.
  84. */
  85. ENTRY(arm946_flush_kern_cache_all)
  86. mov r2, #VM_EXEC
  87. mov ip, #0
  88. __flush_whole_cache:
  89. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  90. mcr p15, 0, ip, c7, c6, 0 @ flush D cache
  91. #else
  92. mov r1, #(CACHE_DSEGMENTS - 1) << 29 @ 4 segments
  93. 1: orr r3, r1, #(CACHE_DENTRIES - 1) << 4 @ n entries
  94. 2: mcr p15, 0, r3, c7, c14, 2 @ clean/flush D index
  95. subs r3, r3, #1 << 4
  96. bcs 2b @ entries n to 0
  97. subs r1, r1, #1 << 29
  98. bcs 1b @ segments 3 to 0
  99. #endif
  100. tst r2, #VM_EXEC
  101. mcrne p15, 0, ip, c7, c5, 0 @ flush I cache
  102. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  103. mov pc, lr
  104. /*
  105. * flush_user_cache_range(start, end, flags)
  106. *
  107. * Clean and invalidate a range of cache entries in the
  108. * specified address range.
  109. *
  110. * - start - start address (inclusive)
  111. * - end - end address (exclusive)
  112. * - flags - vm_flags describing address space
  113. * (same as arm926)
  114. */
  115. ENTRY(arm946_flush_user_cache_range)
  116. mov ip, #0
  117. sub r3, r1, r0 @ calculate total size
  118. cmp r3, #CACHE_DLIMIT
  119. bhs __flush_whole_cache
  120. 1: tst r2, #VM_EXEC
  121. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  122. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  123. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  124. add r0, r0, #CACHE_DLINESIZE
  125. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  126. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  127. add r0, r0, #CACHE_DLINESIZE
  128. #else
  129. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  130. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  131. add r0, r0, #CACHE_DLINESIZE
  132. mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
  133. mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
  134. add r0, r0, #CACHE_DLINESIZE
  135. #endif
  136. cmp r0, r1
  137. blo 1b
  138. tst r2, #VM_EXEC
  139. mcrne p15, 0, ip, c7, c10, 4 @ drain WB
  140. mov pc, lr
  141. /*
  142. * coherent_kern_range(start, end)
  143. *
  144. * Ensure coherency between the Icache and the Dcache in the
  145. * region described by start, end. If you have non-snooping
  146. * Harvard caches, you need to implement this function.
  147. *
  148. * - start - virtual start address
  149. * - end - virtual end address
  150. */
  151. ENTRY(arm946_coherent_kern_range)
  152. /* FALLTHROUGH */
  153. /*
  154. * coherent_user_range(start, end)
  155. *
  156. * Ensure coherency between the Icache and the Dcache in the
  157. * region described by start, end. If you have non-snooping
  158. * Harvard caches, you need to implement this function.
  159. *
  160. * - start - virtual start address
  161. * - end - virtual end address
  162. * (same as arm926)
  163. */
  164. ENTRY(arm946_coherent_user_range)
  165. bic r0, r0, #CACHE_DLINESIZE - 1
  166. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  167. mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
  168. add r0, r0, #CACHE_DLINESIZE
  169. cmp r0, r1
  170. blo 1b
  171. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  172. mov pc, lr
  173. /*
  174. * flush_kern_dcache_page(void *page)
  175. *
  176. * Ensure no D cache aliasing occurs, either with itself or
  177. * the I cache
  178. *
  179. * - addr - page aligned address
  180. * (same as arm926)
  181. */
  182. ENTRY(arm946_flush_kern_dcache_page)
  183. add r1, r0, #PAGE_SZ
  184. 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  185. add r0, r0, #CACHE_DLINESIZE
  186. cmp r0, r1
  187. blo 1b
  188. mov r0, #0
  189. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  190. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  191. mov pc, lr
  192. /*
  193. * dma_inv_range(start, end)
  194. *
  195. * Invalidate (discard) the specified virtual address range.
  196. * May not write back any entries. If 'start' or 'end'
  197. * are not cache line aligned, those lines must be written
  198. * back.
  199. *
  200. * - start - virtual start address
  201. * - end - virtual end address
  202. * (same as arm926)
  203. */
  204. ENTRY(arm946_dma_inv_range)
  205. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  206. tst r0, #CACHE_DLINESIZE - 1
  207. mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
  208. tst r1, #CACHE_DLINESIZE - 1
  209. mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
  210. #endif
  211. bic r0, r0, #CACHE_DLINESIZE - 1
  212. 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  213. add r0, r0, #CACHE_DLINESIZE
  214. cmp r0, r1
  215. blo 1b
  216. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  217. mov pc, lr
  218. /*
  219. * dma_clean_range(start, end)
  220. *
  221. * Clean the specified virtual address range.
  222. *
  223. * - start - virtual start address
  224. * - end - virtual end address
  225. *
  226. * (same as arm926)
  227. */
  228. ENTRY(arm946_dma_clean_range)
  229. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  230. bic r0, r0, #CACHE_DLINESIZE - 1
  231. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  232. add r0, r0, #CACHE_DLINESIZE
  233. cmp r0, r1
  234. blo 1b
  235. #endif
  236. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  237. mov pc, lr
  238. /*
  239. * dma_flush_range(start, end)
  240. *
  241. * Clean and invalidate the specified virtual address range.
  242. *
  243. * - start - virtual start address
  244. * - end - virtual end address
  245. *
  246. * (same as arm926)
  247. */
  248. ENTRY(arm946_dma_flush_range)
  249. bic r0, r0, #CACHE_DLINESIZE - 1
  250. 1:
  251. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  252. mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
  253. #else
  254. mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
  255. #endif
  256. add r0, r0, #CACHE_DLINESIZE
  257. cmp r0, r1
  258. blo 1b
  259. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  260. mov pc, lr
  261. ENTRY(arm946_cache_fns)
  262. .long arm946_flush_kern_cache_all
  263. .long arm946_flush_user_cache_all
  264. .long arm946_flush_user_cache_range
  265. .long arm946_coherent_kern_range
  266. .long arm946_coherent_user_range
  267. .long arm946_flush_kern_dcache_page
  268. .long arm946_dma_inv_range
  269. .long arm946_dma_clean_range
  270. .long arm946_dma_flush_range
  271. ENTRY(cpu_arm946_dcache_clean_area)
  272. #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
  273. 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
  274. add r0, r0, #CACHE_DLINESIZE
  275. subs r1, r1, #CACHE_DLINESIZE
  276. bhi 1b
  277. #endif
  278. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  279. mov pc, lr
  280. __INIT
  281. .type __arm946_setup, #function
  282. __arm946_setup:
  283. mov r0, #0
  284. mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
  285. mcr p15, 0, r0, c7, c6, 0 @ invalidate D cache
  286. mcr p15, 0, r0, c7, c10, 4 @ drain WB
  287. mcr p15, 0, r0, c6, c3, 0 @ disable memory region 3~7
  288. mcr p15, 0, r0, c6, c4, 0
  289. mcr p15, 0, r0, c6, c5, 0
  290. mcr p15, 0, r0, c6, c6, 0
  291. mcr p15, 0, r0, c6, c7, 0
  292. mov r0, #0x0000003F @ base = 0, size = 4GB
  293. mcr p15, 0, r0, c6, c0, 0 @ set region 0, default
  294. ldr r0, =(CONFIG_DRAM_BASE & 0xFFFFF000) @ base[31:12] of RAM
  295. ldr r1, =(CONFIG_DRAM_SIZE >> 12) @ size of RAM (must be >= 4KB)
  296. mov r2, #10 @ 11 is the minimum (4KB)
  297. 1: add r2, r2, #1 @ area size *= 2
  298. mov r1, r1, lsr #1
  299. bne 1b @ count not zero r-shift
  300. orr r0, r0, r2, lsl #1 @ the region register value
  301. orr r0, r0, #1 @ set enable bit
  302. mcr p15, 0, r0, c6, c1, 0 @ set region 1, RAM
  303. ldr r0, =(CONFIG_FLASH_MEM_BASE & 0xFFFFF000) @ base[31:12] of FLASH
  304. ldr r1, =(CONFIG_FLASH_SIZE >> 12) @ size of FLASH (must be >= 4KB)
  305. mov r2, #10 @ 11 is the minimum (4KB)
  306. 1: add r2, r2, #1 @ area size *= 2
  307. mov r1, r1, lsr #1
  308. bne 1b @ count not zero r-shift
  309. orr r0, r0, r2, lsl #1 @ the region register value
  310. orr r0, r0, #1 @ set enable bit
  311. mcr p15, 0, r0, c6, c2, 0 @ set region 2, ROM/FLASH
  312. mov r0, #0x06
  313. mcr p15, 0, r0, c2, c0, 0 @ region 1,2 d-cacheable
  314. mcr p15, 0, r0, c2, c0, 1 @ region 1,2 i-cacheable
  315. #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
  316. mov r0, #0x00 @ disable whole write buffer
  317. #else
  318. mov r0, #0x02 @ region 1 write bufferred
  319. #endif
  320. mcr p15, 0, r0, c3, c0, 0
  321. /*
  322. * Access Permission Settings for future permission control by PU.
  323. *
  324. * priv. user
  325. * region 0 (whole) rw -- : b0001
  326. * region 1 (RAM) rw rw : b0011
  327. * region 2 (FLASH) rw r- : b0010
  328. * region 3~7 (none) -- -- : b0000
  329. */
  330. mov r0, #0x00000031
  331. orr r0, r0, #0x00000200
  332. mcr p15, 0, r0, c5, c0, 2 @ set data access permission
  333. mcr p15, 0, r0, c5, c0, 3 @ set inst. access permission
  334. mrc p15, 0, r0, c1, c0 @ get control register
  335. orr r0, r0, #0x00001000 @ I-cache
  336. orr r0, r0, #0x00000005 @ MPU/D-cache
  337. #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
  338. orr r0, r0, #0x00004000 @ .1.. .... .... ....
  339. #endif
  340. mov pc, lr
  341. .size __arm946_setup, . - __arm946_setup
  342. __INITDATA
  343. /*
  344. * Purpose : Function pointers used to access above functions - all calls
  345. * come through these
  346. */
  347. .type arm946_processor_functions, #object
  348. ENTRY(arm946_processor_functions)
  349. .word nommu_early_abort
  350. .word pabort_noifar
  351. .word cpu_arm946_proc_init
  352. .word cpu_arm946_proc_fin
  353. .word cpu_arm946_reset
  354. .word cpu_arm946_do_idle
  355. .word cpu_arm946_dcache_clean_area
  356. .word cpu_arm946_switch_mm
  357. .word 0 @ cpu_*_set_pte
  358. .size arm946_processor_functions, . - arm946_processor_functions
  359. .section ".rodata"
  360. .type cpu_arch_name, #object
  361. cpu_arch_name:
  362. .asciz "armv5te"
  363. .size cpu_arch_name, . - cpu_arch_name
  364. .type cpu_elf_name, #object
  365. cpu_elf_name:
  366. .asciz "v5t"
  367. .size cpu_elf_name, . - cpu_elf_name
  368. .type cpu_arm946_name, #object
  369. cpu_arm946_name:
  370. .ascii "ARM946E-S"
  371. .size cpu_arm946_name, . - cpu_arm946_name
  372. .align
  373. .section ".proc.info.init", #alloc, #execinstr
  374. .type __arm946_proc_info,#object
  375. __arm946_proc_info:
  376. .long 0x41009460
  377. .long 0xff00fff0
  378. .long 0
  379. b __arm946_setup
  380. .long cpu_arch_name
  381. .long cpu_elf_name
  382. .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
  383. .long cpu_arm946_name
  384. .long arm946_processor_functions
  385. .long 0
  386. .long 0
  387. .long arm940_cache_fns
  388. .size __arm946_proc_info, . - __arm946_proc_info