cache-v7.S 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263
  1. /*
  2. * linux/arch/arm/mm/cache-v7.S
  3. *
  4. * Copyright (C) 2001 Deep Blue Solutions Ltd.
  5. * Copyright (C) 2005 ARM Ltd.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This is the "shell" of the ARMv7 processor support.
  12. */
  13. #include <linux/linkage.h>
  14. #include <linux/init.h>
  15. #include <asm/assembler.h>
  16. #include "proc-macros.S"
  17. /*
  18. * v7_flush_dcache_all()
  19. *
  20. * Flush the whole D-cache.
  21. *
  22. * Corrupted registers: r0-r5, r7, r9-r11
  23. *
  24. * - mm - mm_struct describing address space
  25. */
  26. ENTRY(v7_flush_dcache_all)
  27. mrc p15, 1, r0, c0, c0, 1 @ read clidr
  28. ands r3, r0, #0x7000000 @ extract loc from clidr
  29. mov r3, r3, lsr #23 @ left align loc bit field
  30. beq finished @ if loc is 0, then no need to clean
  31. mov r10, #0 @ start clean at cache level 0
  32. loop1:
  33. add r2, r10, r10, lsr #1 @ work out 3x current cache level
  34. mov r1, r0, lsr r2 @ extract cache type bits from clidr
  35. and r1, r1, #7 @ mask of the bits for current cache only
  36. cmp r1, #2 @ see what cache we have at this level
  37. blt skip @ skip if no cache, or just i-cache
  38. mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
  39. isb @ isb to sych the new cssr&csidr
  40. mrc p15, 1, r1, c0, c0, 0 @ read the new csidr
  41. and r2, r1, #7 @ extract the length of the cache lines
  42. add r2, r2, #4 @ add 4 (line length offset)
  43. ldr r4, =0x3ff
  44. ands r4, r4, r1, lsr #3 @ find maximum number on the way size
  45. clz r5, r4 @ find bit position of way size increment
  46. ldr r7, =0x7fff
  47. ands r7, r7, r1, lsr #13 @ extract max number of the index size
  48. loop2:
  49. mov r9, r4 @ create working copy of max way size
  50. loop3:
  51. orr r11, r10, r9, lsl r5 @ factor way and cache number into r11
  52. orr r11, r11, r7, lsl r2 @ factor index number into r11
  53. mcr p15, 0, r11, c7, c14, 2 @ clean & invalidate by set/way
  54. subs r9, r9, #1 @ decrement the way
  55. bge loop3
  56. subs r7, r7, #1 @ decrement the index
  57. bge loop2
  58. skip:
  59. add r10, r10, #2 @ increment cache number
  60. cmp r3, r10
  61. bgt loop1
  62. finished:
  63. mov r10, #0 @ swith back to cache level 0
  64. mcr p15, 2, r10, c0, c0, 0 @ select current cache level in cssr
  65. isb
  66. mov pc, lr
  67. ENDPROC(v7_flush_dcache_all)
  68. /*
  69. * v7_flush_cache_all()
  70. *
  71. * Flush the entire cache system.
  72. * The data cache flush is now achieved using atomic clean / invalidates
  73. * working outwards from L1 cache. This is done using Set/Way based cache
  74. * maintainance instructions.
  75. * The instruction cache can still be invalidated back to the point of
  76. * unification in a single instruction.
  77. *
  78. */
  79. ENTRY(v7_flush_kern_cache_all)
  80. stmfd sp!, {r4-r5, r7, r9-r11, lr}
  81. bl v7_flush_dcache_all
  82. mov r0, #0
  83. mcr p15, 0, r0, c7, c5, 0 @ I+BTB cache invalidate
  84. ldmfd sp!, {r4-r5, r7, r9-r11, lr}
  85. mov pc, lr
  86. ENDPROC(v7_flush_kern_cache_all)
  87. /*
  88. * v7_flush_cache_all()
  89. *
  90. * Flush all TLB entries in a particular address space
  91. *
  92. * - mm - mm_struct describing address space
  93. */
  94. ENTRY(v7_flush_user_cache_all)
  95. /*FALLTHROUGH*/
  96. /*
  97. * v7_flush_cache_range(start, end, flags)
  98. *
  99. * Flush a range of TLB entries in the specified address space.
  100. *
  101. * - start - start address (may not be aligned)
  102. * - end - end address (exclusive, may not be aligned)
  103. * - flags - vm_area_struct flags describing address space
  104. *
  105. * It is assumed that:
  106. * - we have a VIPT cache.
  107. */
  108. ENTRY(v7_flush_user_cache_range)
  109. mov pc, lr
  110. ENDPROC(v7_flush_user_cache_all)
  111. ENDPROC(v7_flush_user_cache_range)
  112. /*
  113. * v7_coherent_kern_range(start,end)
  114. *
  115. * Ensure that the I and D caches are coherent within specified
  116. * region. This is typically used when code has been written to
  117. * a memory region, and will be executed.
  118. *
  119. * - start - virtual start address of region
  120. * - end - virtual end address of region
  121. *
  122. * It is assumed that:
  123. * - the Icache does not read data from the write buffer
  124. */
  125. ENTRY(v7_coherent_kern_range)
  126. /* FALLTHROUGH */
  127. /*
  128. * v7_coherent_user_range(start,end)
  129. *
  130. * Ensure that the I and D caches are coherent within specified
  131. * region. This is typically used when code has been written to
  132. * a memory region, and will be executed.
  133. *
  134. * - start - virtual start address of region
  135. * - end - virtual end address of region
  136. *
  137. * It is assumed that:
  138. * - the Icache does not read data from the write buffer
  139. */
  140. ENTRY(v7_coherent_user_range)
  141. dcache_line_size r2, r3
  142. sub r3, r2, #1
  143. bic r0, r0, r3
  144. 1: mcr p15, 0, r0, c7, c11, 1 @ clean D line to the point of unification
  145. dsb
  146. mcr p15, 0, r0, c7, c5, 1 @ invalidate I line
  147. add r0, r0, r2
  148. cmp r0, r1
  149. blo 1b
  150. mov r0, #0
  151. mcr p15, 0, r0, c7, c5, 6 @ invalidate BTB
  152. dsb
  153. isb
  154. mov pc, lr
  155. ENDPROC(v7_coherent_kern_range)
  156. ENDPROC(v7_coherent_user_range)
  157. /*
  158. * v7_flush_kern_dcache_page(kaddr)
  159. *
  160. * Ensure that the data held in the page kaddr is written back
  161. * to the page in question.
  162. *
  163. * - kaddr - kernel address (guaranteed to be page aligned)
  164. */
  165. ENTRY(v7_flush_kern_dcache_page)
  166. dcache_line_size r2, r3
  167. add r1, r0, #PAGE_SZ
  168. 1:
  169. mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D line / unified line
  170. add r0, r0, r2
  171. cmp r0, r1
  172. blo 1b
  173. dsb
  174. mov pc, lr
  175. ENDPROC(v7_flush_kern_dcache_page)
  176. /*
  177. * v7_dma_inv_range(start,end)
  178. *
  179. * Invalidate the data cache within the specified region; we will
  180. * be performing a DMA operation in this region and we want to
  181. * purge old data in the cache.
  182. *
  183. * - start - virtual start address of region
  184. * - end - virtual end address of region
  185. */
  186. ENTRY(v7_dma_inv_range)
  187. dcache_line_size r2, r3
  188. sub r3, r2, #1
  189. tst r0, r3
  190. bic r0, r0, r3
  191. mcrne p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
  192. tst r1, r3
  193. bic r1, r1, r3
  194. mcrne p15, 0, r1, c7, c14, 1 @ clean & invalidate D / U line
  195. 1:
  196. mcr p15, 0, r0, c7, c6, 1 @ invalidate D / U line
  197. add r0, r0, r2
  198. cmp r0, r1
  199. blo 1b
  200. dsb
  201. mov pc, lr
  202. ENDPROC(v7_dma_inv_range)
  203. /*
  204. * v7_dma_clean_range(start,end)
  205. * - start - virtual start address of region
  206. * - end - virtual end address of region
  207. */
  208. ENTRY(v7_dma_clean_range)
  209. dcache_line_size r2, r3
  210. sub r3, r2, #1
  211. bic r0, r0, r3
  212. 1:
  213. mcr p15, 0, r0, c7, c10, 1 @ clean D / U line
  214. add r0, r0, r2
  215. cmp r0, r1
  216. blo 1b
  217. dsb
  218. mov pc, lr
  219. ENDPROC(v7_dma_clean_range)
  220. /*
  221. * v7_dma_flush_range(start,end)
  222. * - start - virtual start address of region
  223. * - end - virtual end address of region
  224. */
  225. ENTRY(v7_dma_flush_range)
  226. dcache_line_size r2, r3
  227. sub r3, r2, #1
  228. bic r0, r0, r3
  229. 1:
  230. mcr p15, 0, r0, c7, c14, 1 @ clean & invalidate D / U line
  231. add r0, r0, r2
  232. cmp r0, r1
  233. blo 1b
  234. dsb
  235. mov pc, lr
  236. ENDPROC(v7_dma_flush_range)
  237. __INITDATA
  238. .type v7_cache_fns, #object
  239. ENTRY(v7_cache_fns)
  240. .long v7_flush_kern_cache_all
  241. .long v7_flush_user_cache_all
  242. .long v7_flush_user_cache_range
  243. .long v7_coherent_kern_range
  244. .long v7_coherent_user_range
  245. .long v7_flush_kern_dcache_page
  246. .long v7_dma_inv_range
  247. .long v7_dma_clean_range
  248. .long v7_dma_flush_range
  249. .size v7_cache_fns, . - v7_cache_fns