mach-osiris.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417
  1. /* linux/arch/arm/mach-s3c2440/mach-osiris.c
  2. *
  3. * Copyright (c) 2005,2008 Simtec Electronics
  4. * http://armlinux.simtec.co.uk/
  5. * Ben Dooks <ben@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/types.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/list.h>
  15. #include <linux/timer.h>
  16. #include <linux/init.h>
  17. #include <linux/device.h>
  18. #include <linux/sysdev.h>
  19. #include <linux/serial_core.h>
  20. #include <linux/clk.h>
  21. #include <linux/i2c.h>
  22. #include <linux/io.h>
  23. #include <asm/mach/arch.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/mach/irq.h>
  26. #include <mach/osiris-map.h>
  27. #include <mach/osiris-cpld.h>
  28. #include <mach/hardware.h>
  29. #include <asm/irq.h>
  30. #include <asm/mach-types.h>
  31. #include <asm/plat-s3c/regs-serial.h>
  32. #include <mach/regs-gpio.h>
  33. #include <mach/regs-mem.h>
  34. #include <mach/regs-lcd.h>
  35. #include <asm/plat-s3c/nand.h>
  36. #include <linux/mtd/mtd.h>
  37. #include <linux/mtd/nand.h>
  38. #include <linux/mtd/nand_ecc.h>
  39. #include <linux/mtd/partitions.h>
  40. #include <asm/plat-s3c24xx/clock.h>
  41. #include <asm/plat-s3c24xx/devs.h>
  42. #include <asm/plat-s3c24xx/cpu.h>
  43. /* onboard perihperal map */
  44. static struct map_desc osiris_iodesc[] __initdata = {
  45. /* ISA IO areas (may be over-written later) */
  46. {
  47. .virtual = (u32)S3C24XX_VA_ISA_BYTE,
  48. .pfn = __phys_to_pfn(S3C2410_CS5),
  49. .length = SZ_16M,
  50. .type = MT_DEVICE,
  51. }, {
  52. .virtual = (u32)S3C24XX_VA_ISA_WORD,
  53. .pfn = __phys_to_pfn(S3C2410_CS5),
  54. .length = SZ_16M,
  55. .type = MT_DEVICE,
  56. },
  57. /* CPLD control registers */
  58. {
  59. .virtual = (u32)OSIRIS_VA_CTRL0,
  60. .pfn = __phys_to_pfn(OSIRIS_PA_CTRL0),
  61. .length = SZ_16K,
  62. .type = MT_DEVICE,
  63. }, {
  64. .virtual = (u32)OSIRIS_VA_CTRL1,
  65. .pfn = __phys_to_pfn(OSIRIS_PA_CTRL1),
  66. .length = SZ_16K,
  67. .type = MT_DEVICE,
  68. }, {
  69. .virtual = (u32)OSIRIS_VA_CTRL2,
  70. .pfn = __phys_to_pfn(OSIRIS_PA_CTRL2),
  71. .length = SZ_16K,
  72. .type = MT_DEVICE,
  73. }, {
  74. .virtual = (u32)OSIRIS_VA_IDREG,
  75. .pfn = __phys_to_pfn(OSIRIS_PA_IDREG),
  76. .length = SZ_16K,
  77. .type = MT_DEVICE,
  78. },
  79. };
  80. #define UCON S3C2410_UCON_DEFAULT | S3C2410_UCON_UCLK
  81. #define ULCON S3C2410_LCON_CS8 | S3C2410_LCON_PNONE | S3C2410_LCON_STOPB
  82. #define UFCON S3C2410_UFCON_RXTRIG8 | S3C2410_UFCON_FIFOMODE
  83. static struct s3c24xx_uart_clksrc osiris_serial_clocks[] = {
  84. [0] = {
  85. .name = "uclk",
  86. .divisor = 1,
  87. .min_baud = 0,
  88. .max_baud = 0,
  89. },
  90. [1] = {
  91. .name = "pclk",
  92. .divisor = 1,
  93. .min_baud = 0,
  94. .max_baud = 0,
  95. }
  96. };
  97. static struct s3c2410_uartcfg osiris_uartcfgs[] __initdata = {
  98. [0] = {
  99. .hwport = 0,
  100. .flags = 0,
  101. .ucon = UCON,
  102. .ulcon = ULCON,
  103. .ufcon = UFCON,
  104. .clocks = osiris_serial_clocks,
  105. .clocks_size = ARRAY_SIZE(osiris_serial_clocks),
  106. },
  107. [1] = {
  108. .hwport = 1,
  109. .flags = 0,
  110. .ucon = UCON,
  111. .ulcon = ULCON,
  112. .ufcon = UFCON,
  113. .clocks = osiris_serial_clocks,
  114. .clocks_size = ARRAY_SIZE(osiris_serial_clocks),
  115. },
  116. [2] = {
  117. .hwport = 2,
  118. .flags = 0,
  119. .ucon = UCON,
  120. .ulcon = ULCON,
  121. .ufcon = UFCON,
  122. .clocks = osiris_serial_clocks,
  123. .clocks_size = ARRAY_SIZE(osiris_serial_clocks),
  124. }
  125. };
  126. /* NAND Flash on Osiris board */
  127. static int external_map[] = { 2 };
  128. static int chip0_map[] = { 0 };
  129. static int chip1_map[] = { 1 };
  130. static struct mtd_partition osiris_default_nand_part[] = {
  131. [0] = {
  132. .name = "Boot Agent",
  133. .size = SZ_16K,
  134. .offset = 0,
  135. },
  136. [1] = {
  137. .name = "/boot",
  138. .size = SZ_4M - SZ_16K,
  139. .offset = SZ_16K,
  140. },
  141. [2] = {
  142. .name = "user1",
  143. .offset = SZ_4M,
  144. .size = SZ_32M - SZ_4M,
  145. },
  146. [3] = {
  147. .name = "user2",
  148. .offset = SZ_32M,
  149. .size = MTDPART_SIZ_FULL,
  150. }
  151. };
  152. static struct mtd_partition osiris_default_nand_part_large[] = {
  153. [0] = {
  154. .name = "Boot Agent",
  155. .size = SZ_128K,
  156. .offset = 0,
  157. },
  158. [1] = {
  159. .name = "/boot",
  160. .size = SZ_4M - SZ_128K,
  161. .offset = SZ_128K,
  162. },
  163. [2] = {
  164. .name = "user1",
  165. .offset = SZ_4M,
  166. .size = SZ_32M - SZ_4M,
  167. },
  168. [3] = {
  169. .name = "user2",
  170. .offset = SZ_32M,
  171. .size = MTDPART_SIZ_FULL,
  172. }
  173. };
  174. /* the Osiris has 3 selectable slots for nand-flash, the two
  175. * on-board chip areas, as well as the external slot.
  176. *
  177. * Note, there is no current hot-plug support for the External
  178. * socket.
  179. */
  180. static struct s3c2410_nand_set osiris_nand_sets[] = {
  181. [1] = {
  182. .name = "External",
  183. .nr_chips = 1,
  184. .nr_map = external_map,
  185. .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
  186. .partitions = osiris_default_nand_part,
  187. },
  188. [0] = {
  189. .name = "chip0",
  190. .nr_chips = 1,
  191. .nr_map = chip0_map,
  192. .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
  193. .partitions = osiris_default_nand_part,
  194. },
  195. [2] = {
  196. .name = "chip1",
  197. .nr_chips = 1,
  198. .nr_map = chip1_map,
  199. .nr_partitions = ARRAY_SIZE(osiris_default_nand_part),
  200. .partitions = osiris_default_nand_part,
  201. },
  202. };
  203. static void osiris_nand_select(struct s3c2410_nand_set *set, int slot)
  204. {
  205. unsigned int tmp;
  206. slot = set->nr_map[slot] & 3;
  207. pr_debug("osiris_nand: selecting slot %d (set %p,%p)\n",
  208. slot, set, set->nr_map);
  209. tmp = __raw_readb(OSIRIS_VA_CTRL0);
  210. tmp &= ~OSIRIS_CTRL0_NANDSEL;
  211. tmp |= slot;
  212. pr_debug("osiris_nand: ctrl0 now %02x\n", tmp);
  213. __raw_writeb(tmp, OSIRIS_VA_CTRL0);
  214. }
  215. static struct s3c2410_platform_nand osiris_nand_info = {
  216. .tacls = 25,
  217. .twrph0 = 60,
  218. .twrph1 = 60,
  219. .nr_sets = ARRAY_SIZE(osiris_nand_sets),
  220. .sets = osiris_nand_sets,
  221. .select_chip = osiris_nand_select,
  222. };
  223. /* PCMCIA control and configuration */
  224. static struct resource osiris_pcmcia_resource[] = {
  225. [0] = {
  226. .start = 0x0f000000,
  227. .end = 0x0f100000,
  228. .flags = IORESOURCE_MEM,
  229. },
  230. [1] = {
  231. .start = 0x0c000000,
  232. .end = 0x0c100000,
  233. .flags = IORESOURCE_MEM,
  234. }
  235. };
  236. static struct platform_device osiris_pcmcia = {
  237. .name = "osiris-pcmcia",
  238. .id = -1,
  239. .num_resources = ARRAY_SIZE(osiris_pcmcia_resource),
  240. .resource = osiris_pcmcia_resource,
  241. };
  242. /* Osiris power management device */
  243. #ifdef CONFIG_PM
  244. static unsigned char pm_osiris_ctrl0;
  245. static int osiris_pm_suspend(struct sys_device *sd, pm_message_t state)
  246. {
  247. unsigned int tmp;
  248. pm_osiris_ctrl0 = __raw_readb(OSIRIS_VA_CTRL0);
  249. tmp = pm_osiris_ctrl0 & ~OSIRIS_CTRL0_NANDSEL;
  250. /* ensure correct NAND slot is selected on resume */
  251. if ((pm_osiris_ctrl0 & OSIRIS_CTRL0_BOOT_INT) == 0)
  252. tmp |= 2;
  253. __raw_writeb(tmp, OSIRIS_VA_CTRL0);
  254. /* ensure that an nRESET is not generated on resume. */
  255. s3c2410_gpio_setpin(S3C2410_GPA21, 1);
  256. s3c2410_gpio_cfgpin(S3C2410_GPA21, S3C2410_GPA21_OUT);
  257. return 0;
  258. }
  259. static int osiris_pm_resume(struct sys_device *sd)
  260. {
  261. if (pm_osiris_ctrl0 & OSIRIS_CTRL0_FIX8)
  262. __raw_writeb(OSIRIS_CTRL1_FIX8, OSIRIS_VA_CTRL1);
  263. __raw_writeb(pm_osiris_ctrl0, OSIRIS_VA_CTRL0);
  264. s3c2410_gpio_cfgpin(S3C2410_GPA21, S3C2410_GPA21_nRSTOUT);
  265. return 0;
  266. }
  267. #else
  268. #define osiris_pm_suspend NULL
  269. #define osiris_pm_resume NULL
  270. #endif
  271. static struct sysdev_class osiris_pm_sysclass = {
  272. .name = "mach-osiris",
  273. .suspend = osiris_pm_suspend,
  274. .resume = osiris_pm_resume,
  275. };
  276. static struct sys_device osiris_pm_sysdev = {
  277. .cls = &osiris_pm_sysclass,
  278. };
  279. /* I2C devices fitted. */
  280. static struct i2c_board_info osiris_i2c_devs[] __initdata = {
  281. {
  282. I2C_BOARD_INFO("tps65011", 0x48),
  283. .irq = IRQ_EINT20,
  284. },
  285. };
  286. /* Standard Osiris devices */
  287. static struct platform_device *osiris_devices[] __initdata = {
  288. &s3c_device_i2c,
  289. &s3c_device_wdt,
  290. &s3c_device_nand,
  291. &osiris_pcmcia,
  292. };
  293. static struct clk *osiris_clocks[] __initdata = {
  294. &s3c24xx_dclk0,
  295. &s3c24xx_dclk1,
  296. &s3c24xx_clkout0,
  297. &s3c24xx_clkout1,
  298. &s3c24xx_uclk,
  299. };
  300. static void __init osiris_map_io(void)
  301. {
  302. unsigned long flags;
  303. /* initialise the clocks */
  304. s3c24xx_dclk0.parent = &clk_upll;
  305. s3c24xx_dclk0.rate = 12*1000*1000;
  306. s3c24xx_dclk1.parent = &clk_upll;
  307. s3c24xx_dclk1.rate = 24*1000*1000;
  308. s3c24xx_clkout0.parent = &s3c24xx_dclk0;
  309. s3c24xx_clkout1.parent = &s3c24xx_dclk1;
  310. s3c24xx_uclk.parent = &s3c24xx_clkout1;
  311. s3c24xx_register_clocks(osiris_clocks, ARRAY_SIZE(osiris_clocks));
  312. s3c_device_nand.dev.platform_data = &osiris_nand_info;
  313. s3c24xx_init_io(osiris_iodesc, ARRAY_SIZE(osiris_iodesc));
  314. s3c24xx_init_clocks(0);
  315. s3c24xx_init_uarts(osiris_uartcfgs, ARRAY_SIZE(osiris_uartcfgs));
  316. /* check for the newer revision boards with large page nand */
  317. if ((__raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK) >= 4) {
  318. printk(KERN_INFO "OSIRIS-B detected (revision %d)\n",
  319. __raw_readb(OSIRIS_VA_IDREG) & OSIRIS_ID_REVMASK);
  320. osiris_nand_sets[0].partitions = osiris_default_nand_part_large;
  321. osiris_nand_sets[0].nr_partitions = ARRAY_SIZE(osiris_default_nand_part_large);
  322. } else {
  323. /* write-protect line to the NAND */
  324. s3c2410_gpio_setpin(S3C2410_GPA0, 1);
  325. }
  326. /* fix bus configuration (nBE settings wrong on ABLE pre v2.20) */
  327. local_irq_save(flags);
  328. __raw_writel(__raw_readl(S3C2410_BWSCON) | S3C2410_BWSCON_ST1 | S3C2410_BWSCON_ST2 | S3C2410_BWSCON_ST3 | S3C2410_BWSCON_ST4 | S3C2410_BWSCON_ST5, S3C2410_BWSCON);
  329. local_irq_restore(flags);
  330. }
  331. static void __init osiris_init(void)
  332. {
  333. sysdev_class_register(&osiris_pm_sysclass);
  334. sysdev_register(&osiris_pm_sysdev);
  335. i2c_register_board_info(0, osiris_i2c_devs,
  336. ARRAY_SIZE(osiris_i2c_devs));
  337. platform_add_devices(osiris_devices, ARRAY_SIZE(osiris_devices));
  338. };
  339. MACHINE_START(OSIRIS, "Simtec-OSIRIS")
  340. /* Maintainer: Ben Dooks <ben@simtec.co.uk> */
  341. .phys_io = S3C2410_PA_UART,
  342. .io_pg_offst = (((u32)S3C24XX_VA_UART) >> 18) & 0xfffc,
  343. .boot_params = S3C2410_SDRAM_PA + 0x100,
  344. .map_io = osiris_map_io,
  345. .init_machine = osiris_init,
  346. .init_irq = s3c24xx_init_irq,
  347. .init_machine = osiris_init,
  348. .timer = &s3c24xx_timer,
  349. MACHINE_END