s3c2412.c 5.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220
  1. /* linux/arch/arm/mach-s3c2412/s3c2412.c
  2. *
  3. * Copyright (c) 2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * http://armlinux.simtec.co.uk/.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/types.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/list.h>
  16. #include <linux/timer.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/io.h>
  23. #include <asm/mach/arch.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/mach/irq.h>
  26. #include <mach/hardware.h>
  27. #include <asm/proc-fns.h>
  28. #include <asm/irq.h>
  29. #include <mach/reset.h>
  30. #include <mach/idle.h>
  31. #include <mach/regs-clock.h>
  32. #include <asm/plat-s3c/regs-serial.h>
  33. #include <mach/regs-power.h>
  34. #include <mach/regs-gpio.h>
  35. #include <mach/regs-gpioj.h>
  36. #include <mach/regs-dsc.h>
  37. #include <asm/plat-s3c24xx/regs-spi.h>
  38. #include <mach/regs-s3c2412.h>
  39. #include <asm/plat-s3c24xx/s3c2412.h>
  40. #include <asm/plat-s3c24xx/cpu.h>
  41. #include <asm/plat-s3c24xx/devs.h>
  42. #include <asm/plat-s3c24xx/clock.h>
  43. #include <asm/plat-s3c24xx/pm.h>
  44. #ifndef CONFIG_CPU_S3C2412_ONLY
  45. void __iomem *s3c24xx_va_gpio2 = S3C24XX_VA_GPIO;
  46. static inline void s3c2412_init_gpio2(void)
  47. {
  48. s3c24xx_va_gpio2 = S3C24XX_VA_GPIO + 0x10;
  49. }
  50. #else
  51. #define s3c2412_init_gpio2() do { } while(0)
  52. #endif
  53. /* Initial IO mappings */
  54. static struct map_desc s3c2412_iodesc[] __initdata = {
  55. IODESC_ENT(CLKPWR),
  56. IODESC_ENT(TIMER),
  57. IODESC_ENT(WATCHDOG),
  58. };
  59. /* uart registration process */
  60. void __init s3c2412_init_uarts(struct s3c2410_uartcfg *cfg, int no)
  61. {
  62. s3c24xx_init_uartdevs("s3c2412-uart", s3c2410_uart_resources, cfg, no);
  63. /* rename devices that are s3c2412/s3c2413 specific */
  64. s3c_device_sdi.name = "s3c2412-sdi";
  65. s3c_device_lcd.name = "s3c2412-lcd";
  66. s3c_device_nand.name = "s3c2412-nand";
  67. /* alter IRQ of SDI controller */
  68. s3c_device_sdi.resource[1].start = IRQ_S3C2412_SDI;
  69. s3c_device_sdi.resource[1].end = IRQ_S3C2412_SDI;
  70. /* spi channel related changes, s3c2412/13 specific */
  71. s3c_device_spi0.name = "s3c2412-spi";
  72. s3c_device_spi0.resource[0].end = S3C24XX_PA_SPI + 0x24;
  73. s3c_device_spi1.name = "s3c2412-spi";
  74. s3c_device_spi1.resource[0].start = S3C24XX_PA_SPI + S3C2412_SPI1;
  75. s3c_device_spi1.resource[0].end = S3C24XX_PA_SPI + S3C2412_SPI1 + 0x24;
  76. }
  77. /* s3c2412_idle
  78. *
  79. * use the standard idle call by ensuring the idle mode
  80. * in power config, then issuing the idle co-processor
  81. * instruction
  82. */
  83. static void s3c2412_idle(void)
  84. {
  85. unsigned long tmp;
  86. /* ensure our idle mode is to go to idle */
  87. tmp = __raw_readl(S3C2412_PWRCFG);
  88. tmp &= ~S3C2412_PWRCFG_STANDBYWFI_MASK;
  89. tmp |= S3C2412_PWRCFG_STANDBYWFI_IDLE;
  90. __raw_writel(tmp, S3C2412_PWRCFG);
  91. cpu_do_idle();
  92. }
  93. static void s3c2412_hard_reset(void)
  94. {
  95. /* errata "Watch-dog/Software Reset Problem" specifies that
  96. * this reset must be done with the SYSCLK sourced from
  97. * EXTCLK instead of FOUT to avoid a glitch in the reset
  98. * mechanism.
  99. *
  100. * See the watchdog section of the S3C2412 manual for more
  101. * information on this fix.
  102. */
  103. __raw_writel(0x00, S3C2412_CLKSRC);
  104. __raw_writel(S3C2412_SWRST_RESET, S3C2412_SWRST);
  105. mdelay(1);
  106. }
  107. /* s3c2412_map_io
  108. *
  109. * register the standard cpu IO areas, and any passed in from the
  110. * machine specific initialisation.
  111. */
  112. void __init s3c2412_map_io(struct map_desc *mach_desc, int mach_size)
  113. {
  114. /* move base of IO */
  115. s3c2412_init_gpio2();
  116. /* set our idle function */
  117. s3c24xx_idle = s3c2412_idle;
  118. /* set custom reset hook */
  119. s3c24xx_reset_hook = s3c2412_hard_reset;
  120. /* register our io-tables */
  121. iotable_init(s3c2412_iodesc, ARRAY_SIZE(s3c2412_iodesc));
  122. iotable_init(mach_desc, mach_size);
  123. }
  124. void __init s3c2412_init_clocks(int xtal)
  125. {
  126. unsigned long tmp;
  127. unsigned long fclk;
  128. unsigned long hclk;
  129. unsigned long pclk;
  130. /* now we've got our machine bits initialised, work out what
  131. * clocks we've got */
  132. fclk = s3c2410_get_pll(__raw_readl(S3C2410_MPLLCON), xtal*2);
  133. clk_mpll.rate = fclk;
  134. tmp = __raw_readl(S3C2410_CLKDIVN);
  135. /* work out clock scalings */
  136. hclk = fclk / ((tmp & S3C2412_CLKDIVN_HDIVN_MASK) + 1);
  137. hclk /= ((tmp & S3C2412_CLKDIVN_ARMDIVN) ? 2 : 1);
  138. pclk = hclk / ((tmp & S3C2412_CLKDIVN_PDIVN) ? 2 : 1);
  139. /* print brieft summary of clocks, etc */
  140. printk("S3C2412: core %ld.%03ld MHz, memory %ld.%03ld MHz, peripheral %ld.%03ld MHz\n",
  141. print_mhz(fclk), print_mhz(hclk), print_mhz(pclk));
  142. /* initialise the clocks here, to allow other things like the
  143. * console to use them
  144. */
  145. s3c24xx_setup_clocks(xtal, fclk, hclk, pclk);
  146. s3c2412_baseclk_add();
  147. }
  148. /* need to register class before we actually register the device, and
  149. * we also need to ensure that it has been initialised before any of the
  150. * drivers even try to use it (even if not on an s3c2412 based system)
  151. * as a driver which may support both 2410 and 2440 may try and use it.
  152. */
  153. struct sysdev_class s3c2412_sysclass = {
  154. .name = "s3c2412-core",
  155. };
  156. static int __init s3c2412_core_init(void)
  157. {
  158. return sysdev_class_register(&s3c2412_sysclass);
  159. }
  160. core_initcall(s3c2412_core_init);
  161. static struct sys_device s3c2412_sysdev = {
  162. .cls = &s3c2412_sysclass,
  163. };
  164. int __init s3c2412_init(void)
  165. {
  166. printk("S3C2412: Initialising architecture\n");
  167. return sysdev_register(&s3c2412_sysdev);
  168. }