rd88f5181l-ge-setup.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. /*
  2. * arch/arm/mach-orion5x/rd88f5181l-ge-setup.c
  3. *
  4. * Marvell Orion-VoIP GE Reference Design Setup
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/pci.h>
  14. #include <linux/irq.h>
  15. #include <linux/mtd/physmap.h>
  16. #include <linux/mv643xx_eth.h>
  17. #include <linux/ethtool.h>
  18. #include <linux/i2c.h>
  19. #include <asm/mach-types.h>
  20. #include <asm/gpio.h>
  21. #include <asm/leds.h>
  22. #include <asm/mach/arch.h>
  23. #include <asm/mach/pci.h>
  24. #include <mach/orion5x.h>
  25. #include "common.h"
  26. #include "mpp.h"
  27. /*****************************************************************************
  28. * RD-88F5181L GE Info
  29. ****************************************************************************/
  30. /*
  31. * 16M NOR flash Device bus boot chip select
  32. */
  33. #define RD88F5181L_GE_NOR_BOOT_BASE 0xff000000
  34. #define RD88F5181L_GE_NOR_BOOT_SIZE SZ_16M
  35. /*****************************************************************************
  36. * 16M NOR Flash on Device bus Boot chip select
  37. ****************************************************************************/
  38. static struct physmap_flash_data rd88f5181l_ge_nor_boot_flash_data = {
  39. .width = 1,
  40. };
  41. static struct resource rd88f5181l_ge_nor_boot_flash_resource = {
  42. .flags = IORESOURCE_MEM,
  43. .start = RD88F5181L_GE_NOR_BOOT_BASE,
  44. .end = RD88F5181L_GE_NOR_BOOT_BASE +
  45. RD88F5181L_GE_NOR_BOOT_SIZE - 1,
  46. };
  47. static struct platform_device rd88f5181l_ge_nor_boot_flash = {
  48. .name = "physmap-flash",
  49. .id = 0,
  50. .dev = {
  51. .platform_data = &rd88f5181l_ge_nor_boot_flash_data,
  52. },
  53. .num_resources = 1,
  54. .resource = &rd88f5181l_ge_nor_boot_flash_resource,
  55. };
  56. /*****************************************************************************
  57. * General Setup
  58. ****************************************************************************/
  59. static struct orion5x_mpp_mode rd88f5181l_ge_mpp_modes[] __initdata = {
  60. { 0, MPP_GPIO }, /* LED1 */
  61. { 1, MPP_GPIO }, /* LED5 */
  62. { 2, MPP_GPIO }, /* LED4 */
  63. { 3, MPP_GPIO }, /* LED3 */
  64. { 4, MPP_GPIO }, /* PCI_intA */
  65. { 5, MPP_GPIO }, /* RTC interrupt */
  66. { 6, MPP_PCI_CLK }, /* CPU PCI refclk */
  67. { 7, MPP_PCI_CLK }, /* PCI/PCIe refclk */
  68. { 8, MPP_GPIO }, /* 88e6131 interrupt */
  69. { 9, MPP_GPIO }, /* GE_RXERR */
  70. { 10, MPP_GPIO }, /* PCI_intB */
  71. { 11, MPP_GPIO }, /* LED2 */
  72. { 12, MPP_GIGE }, /* GE_TXD[4] */
  73. { 13, MPP_GIGE }, /* GE_TXD[5] */
  74. { 14, MPP_GIGE }, /* GE_TXD[6] */
  75. { 15, MPP_GIGE }, /* GE_TXD[7] */
  76. { 16, MPP_GIGE }, /* GE_RXD[4] */
  77. { 17, MPP_GIGE }, /* GE_RXD[5] */
  78. { 18, MPP_GIGE }, /* GE_RXD[6] */
  79. { 19, MPP_GIGE }, /* GE_RXD[7] */
  80. { -1 },
  81. };
  82. static struct mv643xx_eth_platform_data rd88f5181l_ge_eth_data = {
  83. .phy_addr = MV643XX_ETH_PHY_NONE,
  84. .speed = SPEED_1000,
  85. .duplex = DUPLEX_FULL,
  86. };
  87. static struct i2c_board_info __initdata rd88f5181l_ge_i2c_rtc = {
  88. I2C_BOARD_INFO("ds1338", 0x68),
  89. };
  90. static void __init rd88f5181l_ge_init(void)
  91. {
  92. /*
  93. * Setup basic Orion functions. Need to be called early.
  94. */
  95. orion5x_init();
  96. orion5x_mpp_conf(rd88f5181l_ge_mpp_modes);
  97. /*
  98. * Configure peripherals.
  99. */
  100. orion5x_ehci0_init();
  101. orion5x_eth_init(&rd88f5181l_ge_eth_data);
  102. orion5x_i2c_init();
  103. orion5x_uart0_init();
  104. orion5x_setup_dev_boot_win(RD88F5181L_GE_NOR_BOOT_BASE,
  105. RD88F5181L_GE_NOR_BOOT_SIZE);
  106. platform_device_register(&rd88f5181l_ge_nor_boot_flash);
  107. i2c_register_board_info(0, &rd88f5181l_ge_i2c_rtc, 1);
  108. }
  109. static int __init
  110. rd88f5181l_ge_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  111. {
  112. int irq;
  113. /*
  114. * Check for devices with hard-wired IRQs.
  115. */
  116. irq = orion5x_pci_map_irq(dev, slot, pin);
  117. if (irq != -1)
  118. return irq;
  119. /*
  120. * Cardbus slot.
  121. */
  122. if (pin == 1)
  123. return gpio_to_irq(4);
  124. else
  125. return gpio_to_irq(10);
  126. }
  127. static struct hw_pci rd88f5181l_ge_pci __initdata = {
  128. .nr_controllers = 2,
  129. .swizzle = pci_std_swizzle,
  130. .setup = orion5x_pci_sys_setup,
  131. .scan = orion5x_pci_sys_scan_bus,
  132. .map_irq = rd88f5181l_ge_pci_map_irq,
  133. };
  134. static int __init rd88f5181l_ge_pci_init(void)
  135. {
  136. if (machine_is_rd88f5181l_ge()) {
  137. orion5x_pci_set_cardbus_mode();
  138. pci_common_init(&rd88f5181l_ge_pci);
  139. }
  140. return 0;
  141. }
  142. subsys_initcall(rd88f5181l_ge_pci_init);
  143. MACHINE_START(RD88F5181L_GE, "Marvell Orion-VoIP GE Reference Design")
  144. /* Maintainer: Lennert Buytenhek <buytenh@marvell.com> */
  145. .phys_io = ORION5X_REGS_PHYS_BASE,
  146. .io_pg_offst = ((ORION5X_REGS_VIRT_BASE) >> 18) & 0xFFFC,
  147. .boot_params = 0x00000100,
  148. .init_machine = rd88f5181l_ge_init,
  149. .map_io = orion5x_map_io,
  150. .init_irq = orion5x_init_irq,
  151. .timer = &orion5x_timer,
  152. .fixup = tag_fixup_mem32,
  153. MACHINE_END