pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. /*
  2. * arch/arm/mach-orion5x/pci.c
  3. *
  4. * PCI and PCIe functions for Marvell Orion System On Chip
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/pci.h>
  14. #include <linux/mbus.h>
  15. #include <asm/mach/pci.h>
  16. #include <plat/pcie.h>
  17. #include "common.h"
  18. /*****************************************************************************
  19. * Orion has one PCIe controller and one PCI controller.
  20. *
  21. * Note1: The local PCIe bus number is '0'. The local PCI bus number
  22. * follows the scanned PCIe bridged busses, if any.
  23. *
  24. * Note2: It is possible for PCI/PCIe agents to access many subsystem's
  25. * space, by configuring BARs and Address Decode Windows, e.g. flashes on
  26. * device bus, Orion registers, etc. However this code only enable the
  27. * access to DDR banks.
  28. ****************************************************************************/
  29. /*****************************************************************************
  30. * PCIe controller
  31. ****************************************************************************/
  32. #define PCIE_BASE ((void __iomem *)ORION5X_PCIE_VIRT_BASE)
  33. void __init orion5x_pcie_id(u32 *dev, u32 *rev)
  34. {
  35. *dev = orion_pcie_dev_id(PCIE_BASE);
  36. *rev = orion_pcie_rev(PCIE_BASE);
  37. }
  38. static int pcie_valid_config(int bus, int dev)
  39. {
  40. /*
  41. * Don't go out when trying to access --
  42. * 1. nonexisting device on local bus
  43. * 2. where there's no device connected (no link)
  44. */
  45. if (bus == 0 && dev == 0)
  46. return 1;
  47. if (!orion_pcie_link_up(PCIE_BASE))
  48. return 0;
  49. if (bus == 0 && dev != 1)
  50. return 0;
  51. return 1;
  52. }
  53. /*
  54. * PCIe config cycles are done by programming the PCIE_CONF_ADDR register
  55. * and then reading the PCIE_CONF_DATA register. Need to make sure these
  56. * transactions are atomic.
  57. */
  58. static DEFINE_SPINLOCK(orion5x_pcie_lock);
  59. static int pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
  60. int size, u32 *val)
  61. {
  62. unsigned long flags;
  63. int ret;
  64. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  65. *val = 0xffffffff;
  66. return PCIBIOS_DEVICE_NOT_FOUND;
  67. }
  68. spin_lock_irqsave(&orion5x_pcie_lock, flags);
  69. ret = orion_pcie_rd_conf(PCIE_BASE, bus, devfn, where, size, val);
  70. spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
  71. return ret;
  72. }
  73. static int pcie_rd_conf_wa(struct pci_bus *bus, u32 devfn,
  74. int where, int size, u32 *val)
  75. {
  76. int ret;
  77. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0) {
  78. *val = 0xffffffff;
  79. return PCIBIOS_DEVICE_NOT_FOUND;
  80. }
  81. /*
  82. * We only support access to the non-extended configuration
  83. * space when using the WA access method (or we would have to
  84. * sacrifice 256M of CPU virtual address space.)
  85. */
  86. if (where >= 0x100) {
  87. *val = 0xffffffff;
  88. return PCIBIOS_DEVICE_NOT_FOUND;
  89. }
  90. ret = orion_pcie_rd_conf_wa((void __iomem *)ORION5X_PCIE_WA_VIRT_BASE,
  91. bus, devfn, where, size, val);
  92. return ret;
  93. }
  94. static int pcie_wr_conf(struct pci_bus *bus, u32 devfn,
  95. int where, int size, u32 val)
  96. {
  97. unsigned long flags;
  98. int ret;
  99. if (pcie_valid_config(bus->number, PCI_SLOT(devfn)) == 0)
  100. return PCIBIOS_DEVICE_NOT_FOUND;
  101. spin_lock_irqsave(&orion5x_pcie_lock, flags);
  102. ret = orion_pcie_wr_conf(PCIE_BASE, bus, devfn, where, size, val);
  103. spin_unlock_irqrestore(&orion5x_pcie_lock, flags);
  104. return ret;
  105. }
  106. static struct pci_ops pcie_ops = {
  107. .read = pcie_rd_conf,
  108. .write = pcie_wr_conf,
  109. };
  110. static int __init pcie_setup(struct pci_sys_data *sys)
  111. {
  112. struct resource *res;
  113. int dev;
  114. /*
  115. * Generic PCIe unit setup.
  116. */
  117. orion_pcie_setup(PCIE_BASE, &orion5x_mbus_dram_info);
  118. /*
  119. * Check whether to apply Orion-1/Orion-NAS PCIe config
  120. * read transaction workaround.
  121. */
  122. dev = orion_pcie_dev_id(PCIE_BASE);
  123. if (dev == MV88F5181_DEV_ID || dev == MV88F5182_DEV_ID) {
  124. printk(KERN_NOTICE "Applying Orion-1/Orion-NAS PCIe config "
  125. "read transaction workaround\n");
  126. orion5x_setup_pcie_wa_win(ORION5X_PCIE_WA_PHYS_BASE,
  127. ORION5X_PCIE_WA_SIZE);
  128. pcie_ops.read = pcie_rd_conf_wa;
  129. }
  130. /*
  131. * Request resources.
  132. */
  133. res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  134. if (!res)
  135. panic("pcie_setup unable to alloc resources");
  136. /*
  137. * IORESOURCE_IO
  138. */
  139. res[0].name = "PCIe I/O Space";
  140. res[0].flags = IORESOURCE_IO;
  141. res[0].start = ORION5X_PCIE_IO_BUS_BASE;
  142. res[0].end = res[0].start + ORION5X_PCIE_IO_SIZE - 1;
  143. if (request_resource(&ioport_resource, &res[0]))
  144. panic("Request PCIe IO resource failed\n");
  145. sys->resource[0] = &res[0];
  146. /*
  147. * IORESOURCE_MEM
  148. */
  149. res[1].name = "PCIe Memory Space";
  150. res[1].flags = IORESOURCE_MEM;
  151. res[1].start = ORION5X_PCIE_MEM_PHYS_BASE;
  152. res[1].end = res[1].start + ORION5X_PCIE_MEM_SIZE - 1;
  153. if (request_resource(&iomem_resource, &res[1]))
  154. panic("Request PCIe Memory resource failed\n");
  155. sys->resource[1] = &res[1];
  156. sys->resource[2] = NULL;
  157. sys->io_offset = 0;
  158. return 1;
  159. }
  160. /*****************************************************************************
  161. * PCI controller
  162. ****************************************************************************/
  163. #define PCI_MODE ORION5X_PCI_REG(0xd00)
  164. #define PCI_CMD ORION5X_PCI_REG(0xc00)
  165. #define PCI_P2P_CONF ORION5X_PCI_REG(0x1d14)
  166. #define PCI_CONF_ADDR ORION5X_PCI_REG(0xc78)
  167. #define PCI_CONF_DATA ORION5X_PCI_REG(0xc7c)
  168. /*
  169. * PCI_MODE bits
  170. */
  171. #define PCI_MODE_64BIT (1 << 2)
  172. #define PCI_MODE_PCIX ((1 << 4) | (1 << 5))
  173. /*
  174. * PCI_CMD bits
  175. */
  176. #define PCI_CMD_HOST_REORDER (1 << 29)
  177. /*
  178. * PCI_P2P_CONF bits
  179. */
  180. #define PCI_P2P_BUS_OFFS 16
  181. #define PCI_P2P_BUS_MASK (0xff << PCI_P2P_BUS_OFFS)
  182. #define PCI_P2P_DEV_OFFS 24
  183. #define PCI_P2P_DEV_MASK (0x1f << PCI_P2P_DEV_OFFS)
  184. /*
  185. * PCI_CONF_ADDR bits
  186. */
  187. #define PCI_CONF_REG(reg) ((reg) & 0xfc)
  188. #define PCI_CONF_FUNC(func) (((func) & 0x3) << 8)
  189. #define PCI_CONF_DEV(dev) (((dev) & 0x1f) << 11)
  190. #define PCI_CONF_BUS(bus) (((bus) & 0xff) << 16)
  191. #define PCI_CONF_ADDR_EN (1 << 31)
  192. /*
  193. * Internal configuration space
  194. */
  195. #define PCI_CONF_FUNC_STAT_CMD 0
  196. #define PCI_CONF_REG_STAT_CMD 4
  197. #define PCIX_STAT 0x64
  198. #define PCIX_STAT_BUS_OFFS 8
  199. #define PCIX_STAT_BUS_MASK (0xff << PCIX_STAT_BUS_OFFS)
  200. /*
  201. * PCI Address Decode Windows registers
  202. */
  203. #define PCI_BAR_SIZE_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc08) : \
  204. ((n) == 1) ? ORION5X_PCI_REG(0xd08) : \
  205. ((n) == 2) ? ORION5X_PCI_REG(0xc0c) : \
  206. ((n) == 3) ? ORION5X_PCI_REG(0xd0c) : 0)
  207. #define PCI_BAR_REMAP_DDR_CS(n) (((n) == 0) ? ORION5X_PCI_REG(0xc48) : \
  208. ((n) == 1) ? ORION5X_PCI_REG(0xd48) : \
  209. ((n) == 2) ? ORION5X_PCI_REG(0xc4c) : \
  210. ((n) == 3) ? ORION5X_PCI_REG(0xd4c) : 0)
  211. #define PCI_BAR_ENABLE ORION5X_PCI_REG(0xc3c)
  212. #define PCI_ADDR_DECODE_CTRL ORION5X_PCI_REG(0xd3c)
  213. /*
  214. * PCI configuration helpers for BAR settings
  215. */
  216. #define PCI_CONF_FUNC_BAR_CS(n) ((n) >> 1)
  217. #define PCI_CONF_REG_BAR_LO_CS(n) (((n) & 1) ? 0x18 : 0x10)
  218. #define PCI_CONF_REG_BAR_HI_CS(n) (((n) & 1) ? 0x1c : 0x14)
  219. /*
  220. * PCI config cycles are done by programming the PCI_CONF_ADDR register
  221. * and then reading the PCI_CONF_DATA register. Need to make sure these
  222. * transactions are atomic.
  223. */
  224. static DEFINE_SPINLOCK(orion5x_pci_lock);
  225. static int orion5x_pci_cardbus_mode;
  226. static int orion5x_pci_local_bus_nr(void)
  227. {
  228. u32 conf = readl(PCI_P2P_CONF);
  229. return((conf & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS);
  230. }
  231. static int orion5x_pci_hw_rd_conf(int bus, int dev, u32 func,
  232. u32 where, u32 size, u32 *val)
  233. {
  234. unsigned long flags;
  235. spin_lock_irqsave(&orion5x_pci_lock, flags);
  236. writel(PCI_CONF_BUS(bus) |
  237. PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
  238. PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
  239. *val = readl(PCI_CONF_DATA);
  240. if (size == 1)
  241. *val = (*val >> (8*(where & 0x3))) & 0xff;
  242. else if (size == 2)
  243. *val = (*val >> (8*(where & 0x3))) & 0xffff;
  244. spin_unlock_irqrestore(&orion5x_pci_lock, flags);
  245. return PCIBIOS_SUCCESSFUL;
  246. }
  247. static int orion5x_pci_hw_wr_conf(int bus, int dev, u32 func,
  248. u32 where, u32 size, u32 val)
  249. {
  250. unsigned long flags;
  251. int ret = PCIBIOS_SUCCESSFUL;
  252. spin_lock_irqsave(&orion5x_pci_lock, flags);
  253. writel(PCI_CONF_BUS(bus) |
  254. PCI_CONF_DEV(dev) | PCI_CONF_REG(where) |
  255. PCI_CONF_FUNC(func) | PCI_CONF_ADDR_EN, PCI_CONF_ADDR);
  256. if (size == 4) {
  257. __raw_writel(val, PCI_CONF_DATA);
  258. } else if (size == 2) {
  259. __raw_writew(val, PCI_CONF_DATA + (where & 0x3));
  260. } else if (size == 1) {
  261. __raw_writeb(val, PCI_CONF_DATA + (where & 0x3));
  262. } else {
  263. ret = PCIBIOS_BAD_REGISTER_NUMBER;
  264. }
  265. spin_unlock_irqrestore(&orion5x_pci_lock, flags);
  266. return ret;
  267. }
  268. static int orion5x_pci_valid_config(int bus, u32 devfn)
  269. {
  270. if (bus == orion5x_pci_local_bus_nr()) {
  271. /*
  272. * Don't go out for local device
  273. */
  274. if (PCI_SLOT(devfn) == 0 && PCI_FUNC(devfn) != 0)
  275. return 0;
  276. /*
  277. * When the PCI signals are directly connected to a
  278. * Cardbus slot, ignore all but device IDs 0 and 1.
  279. */
  280. if (orion5x_pci_cardbus_mode && PCI_SLOT(devfn) > 1)
  281. return 0;
  282. }
  283. return 1;
  284. }
  285. static int orion5x_pci_rd_conf(struct pci_bus *bus, u32 devfn,
  286. int where, int size, u32 *val)
  287. {
  288. if (!orion5x_pci_valid_config(bus->number, devfn)) {
  289. *val = 0xffffffff;
  290. return PCIBIOS_DEVICE_NOT_FOUND;
  291. }
  292. return orion5x_pci_hw_rd_conf(bus->number, PCI_SLOT(devfn),
  293. PCI_FUNC(devfn), where, size, val);
  294. }
  295. static int orion5x_pci_wr_conf(struct pci_bus *bus, u32 devfn,
  296. int where, int size, u32 val)
  297. {
  298. if (!orion5x_pci_valid_config(bus->number, devfn))
  299. return PCIBIOS_DEVICE_NOT_FOUND;
  300. return orion5x_pci_hw_wr_conf(bus->number, PCI_SLOT(devfn),
  301. PCI_FUNC(devfn), where, size, val);
  302. }
  303. static struct pci_ops pci_ops = {
  304. .read = orion5x_pci_rd_conf,
  305. .write = orion5x_pci_wr_conf,
  306. };
  307. static void __init orion5x_pci_set_bus_nr(int nr)
  308. {
  309. u32 p2p = readl(PCI_P2P_CONF);
  310. if (readl(PCI_MODE) & PCI_MODE_PCIX) {
  311. /*
  312. * PCI-X mode
  313. */
  314. u32 pcix_status, bus, dev;
  315. bus = (p2p & PCI_P2P_BUS_MASK) >> PCI_P2P_BUS_OFFS;
  316. dev = (p2p & PCI_P2P_DEV_MASK) >> PCI_P2P_DEV_OFFS;
  317. orion5x_pci_hw_rd_conf(bus, dev, 0, PCIX_STAT, 4, &pcix_status);
  318. pcix_status &= ~PCIX_STAT_BUS_MASK;
  319. pcix_status |= (nr << PCIX_STAT_BUS_OFFS);
  320. orion5x_pci_hw_wr_conf(bus, dev, 0, PCIX_STAT, 4, pcix_status);
  321. } else {
  322. /*
  323. * PCI Conventional mode
  324. */
  325. p2p &= ~PCI_P2P_BUS_MASK;
  326. p2p |= (nr << PCI_P2P_BUS_OFFS);
  327. writel(p2p, PCI_P2P_CONF);
  328. }
  329. }
  330. static void __init orion5x_pci_master_slave_enable(void)
  331. {
  332. int bus_nr, func, reg;
  333. u32 val;
  334. bus_nr = orion5x_pci_local_bus_nr();
  335. func = PCI_CONF_FUNC_STAT_CMD;
  336. reg = PCI_CONF_REG_STAT_CMD;
  337. orion5x_pci_hw_rd_conf(bus_nr, 0, func, reg, 4, &val);
  338. val |= (PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER);
  339. orion5x_pci_hw_wr_conf(bus_nr, 0, func, reg, 4, val | 0x7);
  340. }
  341. static void __init orion5x_setup_pci_wins(struct mbus_dram_target_info *dram)
  342. {
  343. u32 win_enable;
  344. int bus;
  345. int i;
  346. /*
  347. * First, disable windows.
  348. */
  349. win_enable = 0xffffffff;
  350. writel(win_enable, PCI_BAR_ENABLE);
  351. /*
  352. * Setup windows for DDR banks.
  353. */
  354. bus = orion5x_pci_local_bus_nr();
  355. for (i = 0; i < dram->num_cs; i++) {
  356. struct mbus_dram_window *cs = dram->cs + i;
  357. u32 func = PCI_CONF_FUNC_BAR_CS(cs->cs_index);
  358. u32 reg;
  359. u32 val;
  360. /*
  361. * Write DRAM bank base address register.
  362. */
  363. reg = PCI_CONF_REG_BAR_LO_CS(cs->cs_index);
  364. orion5x_pci_hw_rd_conf(bus, 0, func, reg, 4, &val);
  365. val = (cs->base & 0xfffff000) | (val & 0xfff);
  366. orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, val);
  367. /*
  368. * Write DRAM bank size register.
  369. */
  370. reg = PCI_CONF_REG_BAR_HI_CS(cs->cs_index);
  371. orion5x_pci_hw_wr_conf(bus, 0, func, reg, 4, 0);
  372. writel((cs->size - 1) & 0xfffff000,
  373. PCI_BAR_SIZE_DDR_CS(cs->cs_index));
  374. writel(cs->base & 0xfffff000,
  375. PCI_BAR_REMAP_DDR_CS(cs->cs_index));
  376. /*
  377. * Enable decode window for this chip select.
  378. */
  379. win_enable &= ~(1 << cs->cs_index);
  380. }
  381. /*
  382. * Re-enable decode windows.
  383. */
  384. writel(win_enable, PCI_BAR_ENABLE);
  385. /*
  386. * Disable automatic update of address remaping when writing to BARs.
  387. */
  388. orion5x_setbits(PCI_ADDR_DECODE_CTRL, 1);
  389. }
  390. static int __init pci_setup(struct pci_sys_data *sys)
  391. {
  392. struct resource *res;
  393. /*
  394. * Point PCI unit MBUS decode windows to DRAM space.
  395. */
  396. orion5x_setup_pci_wins(&orion5x_mbus_dram_info);
  397. /*
  398. * Master + Slave enable
  399. */
  400. orion5x_pci_master_slave_enable();
  401. /*
  402. * Force ordering
  403. */
  404. orion5x_setbits(PCI_CMD, PCI_CMD_HOST_REORDER);
  405. /*
  406. * Request resources
  407. */
  408. res = kzalloc(sizeof(struct resource) * 2, GFP_KERNEL);
  409. if (!res)
  410. panic("pci_setup unable to alloc resources");
  411. /*
  412. * IORESOURCE_IO
  413. */
  414. res[0].name = "PCI I/O Space";
  415. res[0].flags = IORESOURCE_IO;
  416. res[0].start = ORION5X_PCI_IO_BUS_BASE;
  417. res[0].end = res[0].start + ORION5X_PCI_IO_SIZE - 1;
  418. if (request_resource(&ioport_resource, &res[0]))
  419. panic("Request PCI IO resource failed\n");
  420. sys->resource[0] = &res[0];
  421. /*
  422. * IORESOURCE_MEM
  423. */
  424. res[1].name = "PCI Memory Space";
  425. res[1].flags = IORESOURCE_MEM;
  426. res[1].start = ORION5X_PCI_MEM_PHYS_BASE;
  427. res[1].end = res[1].start + ORION5X_PCI_MEM_SIZE - 1;
  428. if (request_resource(&iomem_resource, &res[1]))
  429. panic("Request PCI Memory resource failed\n");
  430. sys->resource[1] = &res[1];
  431. sys->resource[2] = NULL;
  432. sys->io_offset = 0;
  433. return 1;
  434. }
  435. /*****************************************************************************
  436. * General PCIe + PCI
  437. ****************************************************************************/
  438. static void __devinit rc_pci_fixup(struct pci_dev *dev)
  439. {
  440. /*
  441. * Prevent enumeration of root complex.
  442. */
  443. if (dev->bus->parent == NULL && dev->devfn == 0) {
  444. int i;
  445. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  446. dev->resource[i].start = 0;
  447. dev->resource[i].end = 0;
  448. dev->resource[i].flags = 0;
  449. }
  450. }
  451. }
  452. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL, PCI_ANY_ID, rc_pci_fixup);
  453. static int orion5x_pci_disabled __initdata;
  454. void __init orion5x_pci_disable(void)
  455. {
  456. orion5x_pci_disabled = 1;
  457. }
  458. void __init orion5x_pci_set_cardbus_mode(void)
  459. {
  460. orion5x_pci_cardbus_mode = 1;
  461. }
  462. int __init orion5x_pci_sys_setup(int nr, struct pci_sys_data *sys)
  463. {
  464. int ret = 0;
  465. if (nr == 0) {
  466. orion_pcie_set_local_bus_nr(PCIE_BASE, sys->busnr);
  467. ret = pcie_setup(sys);
  468. } else if (nr == 1 && !orion5x_pci_disabled) {
  469. orion5x_pci_set_bus_nr(sys->busnr);
  470. ret = pci_setup(sys);
  471. }
  472. return ret;
  473. }
  474. struct pci_bus __init *orion5x_pci_sys_scan_bus(int nr, struct pci_sys_data *sys)
  475. {
  476. struct pci_bus *bus;
  477. if (nr == 0) {
  478. bus = pci_scan_bus(sys->busnr, &pcie_ops, sys);
  479. } else if (nr == 1 && !orion5x_pci_disabled) {
  480. bus = pci_scan_bus(sys->busnr, &pci_ops, sys);
  481. } else {
  482. bus = NULL;
  483. BUG();
  484. }
  485. return bus;
  486. }
  487. int __init orion5x_pci_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  488. {
  489. int bus = dev->bus->number;
  490. /*
  491. * PCIe endpoint?
  492. */
  493. if (orion5x_pci_disabled || bus < orion5x_pci_local_bus_nr())
  494. return IRQ_ORION5X_PCIE0_INT;
  495. return -1;
  496. }