prm-regbits-24xx.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. #ifndef __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_24XX_H
  2. #define __ARCH_ARM_MACH_OMAP2_PRM_REGBITS_24XX_H
  3. /*
  4. * OMAP24XX Power/Reset Management register bits
  5. *
  6. * Copyright (C) 2007 Texas Instruments, Inc.
  7. * Copyright (C) 2007 Nokia Corporation
  8. *
  9. * Written by Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include "prm.h"
  16. /* Bits shared between registers */
  17. /* PRCM_IRQSTATUS_MPU, PM_IRQSTATUS_DSP, PRCM_IRQSTATUS_IVA shared bits */
  18. #define OMAP24XX_VOLTTRANS_ST (1 << 2)
  19. #define OMAP24XX_WKUP2_ST (1 << 1)
  20. #define OMAP24XX_WKUP1_ST (1 << 0)
  21. /* PRCM_IRQENABLE_MPU, PM_IRQENABLE_DSP, PRCM_IRQENABLE_IVA shared bits */
  22. #define OMAP24XX_VOLTTRANS_EN (1 << 2)
  23. #define OMAP24XX_WKUP2_EN (1 << 1)
  24. #define OMAP24XX_WKUP1_EN (1 << 0)
  25. /* PM_WKDEP_GFX, PM_WKDEP_MPU, PM_WKDEP_DSP, PM_WKDEP_MDM shared bits */
  26. #define OMAP24XX_EN_MPU (1 << 1)
  27. #define OMAP24XX_EN_CORE (1 << 0)
  28. /*
  29. * PM_PWSTCTRL_MPU, PM_PWSTCTRL_GFX, PM_PWSTCTRL_DSP, PM_PWSTCTRL_MDM
  30. * shared bits
  31. */
  32. #define OMAP24XX_MEMONSTATE_SHIFT 10
  33. #define OMAP24XX_MEMONSTATE_MASK (0x3 << 10)
  34. #define OMAP24XX_MEMRETSTATE (1 << 3)
  35. /* PM_PWSTCTRL_GFX, PM_PWSTCTRL_DSP, PM_PWSTCTRL_MDM shared bits */
  36. #define OMAP24XX_FORCESTATE (1 << 18)
  37. /*
  38. * PM_PWSTST_CORE, PM_PWSTST_GFX, PM_PWSTST_MPU, PM_PWSTST_DSP,
  39. * PM_PWSTST_MDM shared bits
  40. */
  41. #define OMAP24XX_CLKACTIVITY (1 << 19)
  42. /* PM_PWSTST_MPU, PM_PWSTST_CORE, PM_PWSTST_DSP shared bits */
  43. #define OMAP24XX_LASTSTATEENTERED_SHIFT 4
  44. #define OMAP24XX_LASTSTATEENTERED_MASK (0x3 << 4)
  45. /* PM_PWSTST_MPU and PM_PWSTST_DSP shared bits */
  46. #define OMAP2430_MEMSTATEST_SHIFT 10
  47. #define OMAP2430_MEMSTATEST_MASK (0x3 << 10)
  48. /* PM_PWSTST_GFX, PM_PWSTST_DSP, PM_PWSTST_MDM shared bits */
  49. #define OMAP24XX_POWERSTATEST_SHIFT 0
  50. #define OMAP24XX_POWERSTATEST_MASK (0x3 << 0)
  51. /* Bits specific to each register */
  52. /* PRCM_REVISION */
  53. #define OMAP24XX_REV_SHIFT 0
  54. #define OMAP24XX_REV_MASK (0xff << 0)
  55. /* PRCM_SYSCONFIG */
  56. #define OMAP24XX_AUTOIDLE (1 << 0)
  57. /* PRCM_IRQSTATUS_MPU specific bits */
  58. #define OMAP2430_DPLL_RECAL_ST (1 << 6)
  59. #define OMAP24XX_TRANSITION_ST (1 << 5)
  60. #define OMAP24XX_EVGENOFF_ST (1 << 4)
  61. #define OMAP24XX_EVGENON_ST (1 << 3)
  62. /* PRCM_IRQENABLE_MPU specific bits */
  63. #define OMAP2430_DPLL_RECAL_EN (1 << 6)
  64. #define OMAP24XX_TRANSITION_EN (1 << 5)
  65. #define OMAP24XX_EVGENOFF_EN (1 << 4)
  66. #define OMAP24XX_EVGENON_EN (1 << 3)
  67. /* PRCM_VOLTCTRL */
  68. #define OMAP24XX_AUTO_EXTVOLT (1 << 15)
  69. #define OMAP24XX_FORCE_EXTVOLT (1 << 14)
  70. #define OMAP24XX_SETOFF_LEVEL_SHIFT 12
  71. #define OMAP24XX_SETOFF_LEVEL_MASK (0x3 << 12)
  72. #define OMAP24XX_MEMRETCTRL (1 << 8)
  73. #define OMAP24XX_SETRET_LEVEL_SHIFT 6
  74. #define OMAP24XX_SETRET_LEVEL_MASK (0x3 << 6)
  75. #define OMAP24XX_VOLT_LEVEL_SHIFT 0
  76. #define OMAP24XX_VOLT_LEVEL_MASK (0x3 << 0)
  77. /* PRCM_VOLTST */
  78. #define OMAP24XX_ST_VOLTLEVEL_SHIFT 0
  79. #define OMAP24XX_ST_VOLTLEVEL_MASK (0x3 << 0)
  80. /* PRCM_CLKSRC_CTRL specific bits */
  81. /* PRCM_CLKOUT_CTRL */
  82. #define OMAP2420_CLKOUT2_EN_SHIFT 15
  83. #define OMAP2420_CLKOUT2_EN (1 << 15)
  84. #define OMAP2420_CLKOUT2_DIV_SHIFT 11
  85. #define OMAP2420_CLKOUT2_DIV_MASK (0x7 << 11)
  86. #define OMAP2420_CLKOUT2_SOURCE_SHIFT 8
  87. #define OMAP2420_CLKOUT2_SOURCE_MASK (0x3 << 8)
  88. #define OMAP24XX_CLKOUT_EN_SHIFT 7
  89. #define OMAP24XX_CLKOUT_EN (1 << 7)
  90. #define OMAP24XX_CLKOUT_DIV_SHIFT 3
  91. #define OMAP24XX_CLKOUT_DIV_MASK (0x7 << 3)
  92. #define OMAP24XX_CLKOUT_SOURCE_SHIFT 0
  93. #define OMAP24XX_CLKOUT_SOURCE_MASK (0x3 << 0)
  94. /* PRCM_CLKEMUL_CTRL */
  95. #define OMAP24XX_EMULATION_EN_SHIFT 0
  96. #define OMAP24XX_EMULATION_EN (1 << 0)
  97. /* PRCM_CLKCFG_CTRL */
  98. #define OMAP24XX_VALID_CONFIG (1 << 0)
  99. /* PRCM_CLKCFG_STATUS */
  100. #define OMAP24XX_CONFIG_STATUS (1 << 0)
  101. /* PRCM_VOLTSETUP specific bits */
  102. /* PRCM_CLKSSETUP specific bits */
  103. /* PRCM_POLCTRL */
  104. #define OMAP2420_CLKOUT2_POL (1 << 10)
  105. #define OMAP24XX_CLKOUT_POL (1 << 9)
  106. #define OMAP24XX_CLKREQ_POL (1 << 8)
  107. #define OMAP2430_USE_POWEROK (1 << 2)
  108. #define OMAP2430_POWEROK_POL (1 << 1)
  109. #define OMAP24XX_EXTVOL_POL (1 << 0)
  110. /* RM_RSTST_MPU specific bits */
  111. /* 2430 calls GLOBALWMPU_RST "GLOBALWARM_RST" instead */
  112. /* PM_WKDEP_MPU specific bits */
  113. #define OMAP2430_PM_WKDEP_MPU_EN_MDM (1 << 5)
  114. #define OMAP24XX_PM_WKDEP_MPU_EN_DSP (1 << 2)
  115. /* PM_EVGENCTRL_MPU specific bits */
  116. /* PM_EVEGENONTIM_MPU specific bits */
  117. /* PM_EVEGENOFFTIM_MPU specific bits */
  118. /* PM_PWSTCTRL_MPU specific bits */
  119. #define OMAP2430_FORCESTATE (1 << 18)
  120. /* PM_PWSTST_MPU specific bits */
  121. /* INTRANSITION, CLKACTIVITY, POWERSTATE, MEMSTATEST are 2430 only */
  122. /* PM_WKEN1_CORE specific bits */
  123. /* PM_WKEN2_CORE specific bits */
  124. /* PM_WKST1_CORE specific bits*/
  125. /* PM_WKST2_CORE specific bits */
  126. /* PM_WKDEP_CORE specific bits*/
  127. #define OMAP2430_PM_WKDEP_CORE_EN_MDM (1 << 5)
  128. #define OMAP24XX_PM_WKDEP_CORE_EN_GFX (1 << 3)
  129. #define OMAP24XX_PM_WKDEP_CORE_EN_DSP (1 << 2)
  130. /* PM_PWSTCTRL_CORE specific bits */
  131. #define OMAP24XX_MEMORYCHANGE (1 << 20)
  132. #define OMAP24XX_MEM3ONSTATE_SHIFT 14
  133. #define OMAP24XX_MEM3ONSTATE_MASK (0x3 << 14)
  134. #define OMAP24XX_MEM2ONSTATE_SHIFT 12
  135. #define OMAP24XX_MEM2ONSTATE_MASK (0x3 << 12)
  136. #define OMAP24XX_MEM1ONSTATE_SHIFT 10
  137. #define OMAP24XX_MEM1ONSTATE_MASK (0x3 << 10)
  138. #define OMAP24XX_MEM3RETSTATE (1 << 5)
  139. #define OMAP24XX_MEM2RETSTATE (1 << 4)
  140. #define OMAP24XX_MEM1RETSTATE (1 << 3)
  141. /* PM_PWSTST_CORE specific bits */
  142. #define OMAP24XX_MEM3STATEST_SHIFT 14
  143. #define OMAP24XX_MEM3STATEST_MASK (0x3 << 14)
  144. #define OMAP24XX_MEM2STATEST_SHIFT 12
  145. #define OMAP24XX_MEM2STATEST_MASK (0x3 << 12)
  146. #define OMAP24XX_MEM1STATEST_SHIFT 10
  147. #define OMAP24XX_MEM1STATEST_MASK (0x3 << 10)
  148. /* RM_RSTCTRL_GFX */
  149. #define OMAP24XX_GFX_RST (1 << 0)
  150. /* RM_RSTST_GFX specific bits */
  151. #define OMAP24XX_GFX_SW_RST (1 << 4)
  152. /* PM_PWSTCTRL_GFX specific bits */
  153. /* PM_WKDEP_GFX specific bits */
  154. /* 2430 often calls EN_WAKEUP "EN_WKUP" */
  155. /* RM_RSTCTRL_WKUP specific bits */
  156. /* RM_RSTTIME_WKUP specific bits */
  157. /* RM_RSTST_WKUP specific bits */
  158. /* 2430 calls EXTWMPU_RST "EXTWARM_RST" and GLOBALWMPU_RST "GLOBALWARM_RST" */
  159. #define OMAP24XX_EXTWMPU_RST (1 << 6)
  160. #define OMAP24XX_SECU_WD_RST (1 << 5)
  161. #define OMAP24XX_MPU_WD_RST (1 << 4)
  162. #define OMAP24XX_SECU_VIOL_RST (1 << 3)
  163. /* PM_WKEN_WKUP specific bits */
  164. /* PM_WKST_WKUP specific bits */
  165. /* RM_RSTCTRL_DSP */
  166. #define OMAP2420_RST_IVA (1 << 8)
  167. #define OMAP24XX_RST2_DSP (1 << 1)
  168. #define OMAP24XX_RST1_DSP (1 << 0)
  169. /* RM_RSTST_DSP specific bits */
  170. /* 2430 calls GLOBALWMPU_RST "GLOBALWARM_RST" */
  171. #define OMAP2420_IVA_SW_RST (1 << 8)
  172. #define OMAP24XX_DSP_SW_RST2 (1 << 5)
  173. #define OMAP24XX_DSP_SW_RST1 (1 << 4)
  174. /* PM_WKDEP_DSP specific bits */
  175. /* PM_PWSTCTRL_DSP specific bits */
  176. /* 2430 only: MEMONSTATE, MEMRETSTATE */
  177. #define OMAP2420_MEMIONSTATE_SHIFT 12
  178. #define OMAP2420_MEMIONSTATE_MASK (0x3 << 12)
  179. #define OMAP2420_MEMIRETSTATE (1 << 4)
  180. /* PM_PWSTST_DSP specific bits */
  181. /* MEMSTATEST is 2430 only */
  182. #define OMAP2420_MEMISTATEST_SHIFT 12
  183. #define OMAP2420_MEMISTATEST_MASK (0x3 << 12)
  184. /* PRCM_IRQSTATUS_DSP specific bits */
  185. /* PRCM_IRQENABLE_DSP specific bits */
  186. /* RM_RSTCTRL_MDM */
  187. /* 2430 only */
  188. #define OMAP2430_PWRON1_MDM (1 << 1)
  189. #define OMAP2430_RST1_MDM (1 << 0)
  190. /* RM_RSTST_MDM specific bits */
  191. /* 2430 only */
  192. #define OMAP2430_MDM_SECU_VIOL (1 << 6)
  193. #define OMAP2430_MDM_SW_PWRON1 (1 << 5)
  194. #define OMAP2430_MDM_SW_RST1 (1 << 4)
  195. /* PM_WKEN_MDM */
  196. /* 2430 only */
  197. #define OMAP2430_PM_WKEN_MDM_EN_MDM (1 << 0)
  198. /* PM_WKST_MDM specific bits */
  199. /* 2430 only */
  200. /* PM_WKDEP_MDM specific bits */
  201. /* 2430 only */
  202. /* PM_PWSTCTRL_MDM specific bits */
  203. /* 2430 only */
  204. #define OMAP2430_KILLDOMAINWKUP (1 << 19)
  205. /* PM_PWSTST_MDM specific bits */
  206. /* 2430 only */
  207. /* PRCM_IRQSTATUS_IVA */
  208. /* 2420 only */
  209. /* PRCM_IRQENABLE_IVA */
  210. /* 2420 only */
  211. #endif