memory.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177
  1. /*
  2. * linux/arch/arm/mach-omap2/memory.c
  3. *
  4. * Memory timing related functions for OMAP24XX
  5. *
  6. * Copyright (C) 2005 Texas Instruments Inc.
  7. * Richard Woodruff <r-woodruff2@ti.com>
  8. *
  9. * Copyright (C) 2005 Nokia Corporation
  10. * Tony Lindgren <tony@atomide.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/device.h>
  19. #include <linux/list.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <mach/common.h>
  25. #include <mach/clock.h>
  26. #include <mach/sram.h>
  27. #include "prm.h"
  28. #include "memory.h"
  29. #include "sdrc.h"
  30. void __iomem *omap2_sdrc_base;
  31. void __iomem *omap2_sms_base;
  32. static struct memory_timings mem_timings;
  33. static u32 curr_perf_level = CORE_CLK_SRC_DPLL_X2;
  34. u32 omap2_memory_get_slow_dll_ctrl(void)
  35. {
  36. return mem_timings.slow_dll_ctrl;
  37. }
  38. u32 omap2_memory_get_fast_dll_ctrl(void)
  39. {
  40. return mem_timings.fast_dll_ctrl;
  41. }
  42. u32 omap2_memory_get_type(void)
  43. {
  44. return mem_timings.m_type;
  45. }
  46. /*
  47. * Check the DLL lock state, and return tue if running in unlock mode.
  48. * This is needed to compensate for the shifted DLL value in unlock mode.
  49. */
  50. u32 omap2_dll_force_needed(void)
  51. {
  52. /* dlla and dllb are a set */
  53. u32 dll_state = sdrc_read_reg(SDRC_DLLA_CTRL);
  54. if ((dll_state & (1 << 2)) == (1 << 2))
  55. return 1;
  56. else
  57. return 0;
  58. }
  59. /*
  60. * 'level' is the value to store to CM_CLKSEL2_PLL.CORE_CLK_SRC.
  61. * Practical values are CORE_CLK_SRC_DPLL (for CORE_CLK = DPLL_CLK) or
  62. * CORE_CLK_SRC_DPLL_X2 (for CORE_CLK = * DPLL_CLK * 2)
  63. */
  64. u32 omap2_reprogram_sdrc(u32 level, u32 force)
  65. {
  66. u32 dll_ctrl, m_type;
  67. u32 prev = curr_perf_level;
  68. unsigned long flags;
  69. if ((curr_perf_level == level) && !force)
  70. return prev;
  71. if (level == CORE_CLK_SRC_DPLL) {
  72. dll_ctrl = omap2_memory_get_slow_dll_ctrl();
  73. } else if (level == CORE_CLK_SRC_DPLL_X2) {
  74. dll_ctrl = omap2_memory_get_fast_dll_ctrl();
  75. } else {
  76. return prev;
  77. }
  78. m_type = omap2_memory_get_type();
  79. local_irq_save(flags);
  80. __raw_writel(0xffff, OMAP24XX_PRCM_VOLTSETUP);
  81. omap2_sram_reprogram_sdrc(level, dll_ctrl, m_type);
  82. curr_perf_level = level;
  83. local_irq_restore(flags);
  84. return prev;
  85. }
  86. void omap2_init_memory_params(u32 force_lock_to_unlock_mode)
  87. {
  88. unsigned long dll_cnt;
  89. u32 fast_dll = 0;
  90. mem_timings.m_type = !((sdrc_read_reg(SDRC_MR_0) & 0x3) == 0x1); /* DDR = 1, SDR = 0 */
  91. /* 2422 es2.05 and beyond has a single SIP DDR instead of 2 like others.
  92. * In the case of 2422, its ok to use CS1 instead of CS0.
  93. */
  94. if (cpu_is_omap2422())
  95. mem_timings.base_cs = 1;
  96. else
  97. mem_timings.base_cs = 0;
  98. if (mem_timings.m_type != M_DDR)
  99. return;
  100. /* With DDR we need to determine the low frequency DLL value */
  101. if (((mem_timings.fast_dll_ctrl & (1 << 2)) == M_LOCK_CTRL))
  102. mem_timings.dll_mode = M_UNLOCK;
  103. else
  104. mem_timings.dll_mode = M_LOCK;
  105. if (mem_timings.base_cs == 0) {
  106. fast_dll = sdrc_read_reg(SDRC_DLLA_CTRL);
  107. dll_cnt = sdrc_read_reg(SDRC_DLLA_STATUS) & 0xff00;
  108. } else {
  109. fast_dll = sdrc_read_reg(SDRC_DLLB_CTRL);
  110. dll_cnt = sdrc_read_reg(SDRC_DLLB_STATUS) & 0xff00;
  111. }
  112. if (force_lock_to_unlock_mode) {
  113. fast_dll &= ~0xff00;
  114. fast_dll |= dll_cnt; /* Current lock mode */
  115. }
  116. /* set fast timings with DLL filter disabled */
  117. mem_timings.fast_dll_ctrl = (fast_dll | (3 << 8));
  118. /* No disruptions, DDR will be offline & C-ABI not followed */
  119. omap2_sram_ddr_init(&mem_timings.slow_dll_ctrl,
  120. mem_timings.fast_dll_ctrl,
  121. mem_timings.base_cs,
  122. force_lock_to_unlock_mode);
  123. mem_timings.slow_dll_ctrl &= 0xff00; /* Keep lock value */
  124. /* Turn status into unlock ctrl */
  125. mem_timings.slow_dll_ctrl |=
  126. ((mem_timings.fast_dll_ctrl & 0xF) | (1 << 2));
  127. /* 90 degree phase for anything below 133Mhz + disable DLL filter */
  128. mem_timings.slow_dll_ctrl |= ((1 << 1) | (3 << 8));
  129. }
  130. void __init omap2_set_globals_memory(struct omap_globals *omap2_globals)
  131. {
  132. omap2_sdrc_base = omap2_globals->sdrc;
  133. omap2_sms_base = omap2_globals->sms;
  134. }
  135. /* turn on smart idle modes for SDRAM scheduler and controller */
  136. void __init omap2_init_memory(void)
  137. {
  138. u32 l;
  139. l = sms_read_reg(SMS_SYSCONFIG);
  140. l &= ~(0x3 << 3);
  141. l |= (0x2 << 3);
  142. sms_write_reg(l, SMS_SYSCONFIG);
  143. l = sdrc_read_reg(SDRC_SYSCONFIG);
  144. l &= ~(0x3 << 3);
  145. l |= (0x2 << 3);
  146. sdrc_write_reg(l, SDRC_SYSCONFIG);
  147. }