gpmc.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415
  1. /*
  2. * GPMC support functions
  3. *
  4. * Copyright (C) 2005-2006 Nokia Corporation
  5. *
  6. * Author: Juha Yrjola
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/err.h>
  15. #include <linux/clk.h>
  16. #include <linux/ioport.h>
  17. #include <linux/spinlock.h>
  18. #include <linux/io.h>
  19. #include <asm/mach-types.h>
  20. #include <mach/gpmc.h>
  21. #undef DEBUG
  22. #ifdef CONFIG_ARCH_OMAP2420
  23. #define GPMC_BASE 0x6800a000
  24. #endif
  25. #ifdef CONFIG_ARCH_OMAP2430
  26. #define GPMC_BASE 0x6E000000
  27. #endif
  28. #define GPMC_REVISION 0x00
  29. #define GPMC_SYSCONFIG 0x10
  30. #define GPMC_SYSSTATUS 0x14
  31. #define GPMC_IRQSTATUS 0x18
  32. #define GPMC_IRQENABLE 0x1c
  33. #define GPMC_TIMEOUT_CONTROL 0x40
  34. #define GPMC_ERR_ADDRESS 0x44
  35. #define GPMC_ERR_TYPE 0x48
  36. #define GPMC_CONFIG 0x50
  37. #define GPMC_STATUS 0x54
  38. #define GPMC_PREFETCH_CONFIG1 0x1e0
  39. #define GPMC_PREFETCH_CONFIG2 0x1e4
  40. #define GPMC_PREFETCH_CONTROL 0x1ec
  41. #define GPMC_PREFETCH_STATUS 0x1f0
  42. #define GPMC_ECC_CONFIG 0x1f4
  43. #define GPMC_ECC_CONTROL 0x1f8
  44. #define GPMC_ECC_SIZE_CONFIG 0x1fc
  45. #define GPMC_CS0 0x60
  46. #define GPMC_CS_SIZE 0x30
  47. #define GPMC_CS_NUM 8
  48. #define GPMC_MEM_START 0x00000000
  49. #define GPMC_MEM_END 0x3FFFFFFF
  50. #define BOOT_ROM_SPACE 0x100000 /* 1MB */
  51. #define GPMC_CHUNK_SHIFT 24 /* 16 MB */
  52. #define GPMC_SECTION_SHIFT 28 /* 128 MB */
  53. static struct resource gpmc_mem_root;
  54. static struct resource gpmc_cs_mem[GPMC_CS_NUM];
  55. static DEFINE_SPINLOCK(gpmc_mem_lock);
  56. static unsigned gpmc_cs_map;
  57. static void __iomem *gpmc_base =
  58. (void __iomem *) IO_ADDRESS(GPMC_BASE);
  59. static void __iomem *gpmc_cs_base =
  60. (void __iomem *) IO_ADDRESS(GPMC_BASE) + GPMC_CS0;
  61. static struct clk *gpmc_fck;
  62. static void gpmc_write_reg(int idx, u32 val)
  63. {
  64. __raw_writel(val, gpmc_base + idx);
  65. }
  66. static u32 gpmc_read_reg(int idx)
  67. {
  68. return __raw_readl(gpmc_base + idx);
  69. }
  70. void gpmc_cs_write_reg(int cs, int idx, u32 val)
  71. {
  72. void __iomem *reg_addr;
  73. reg_addr = gpmc_cs_base + (cs * GPMC_CS_SIZE) + idx;
  74. __raw_writel(val, reg_addr);
  75. }
  76. u32 gpmc_cs_read_reg(int cs, int idx)
  77. {
  78. return __raw_readl(gpmc_cs_base + (cs * GPMC_CS_SIZE) + idx);
  79. }
  80. unsigned long gpmc_get_fclk_period(void)
  81. {
  82. /* In picoseconds */
  83. return 1000000000 / ((clk_get_rate(gpmc_fck)) / 1000);
  84. }
  85. unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
  86. {
  87. unsigned long tick_ps;
  88. /* Calculate in picosecs to yield more exact results */
  89. tick_ps = gpmc_get_fclk_period();
  90. return (time_ns * 1000 + tick_ps - 1) / tick_ps;
  91. }
  92. unsigned int gpmc_round_ns_to_ticks(unsigned int time_ns)
  93. {
  94. unsigned long ticks = gpmc_ns_to_ticks(time_ns);
  95. return ticks * gpmc_get_fclk_period() / 1000;
  96. }
  97. #ifdef DEBUG
  98. static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
  99. int time, const char *name)
  100. #else
  101. static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
  102. int time)
  103. #endif
  104. {
  105. u32 l;
  106. int ticks, mask, nr_bits;
  107. if (time == 0)
  108. ticks = 0;
  109. else
  110. ticks = gpmc_ns_to_ticks(time);
  111. nr_bits = end_bit - st_bit + 1;
  112. if (ticks >= 1 << nr_bits) {
  113. #ifdef DEBUG
  114. printk(KERN_INFO "GPMC CS%d: %-10s* %3d ns, %3d ticks >= %d\n",
  115. cs, name, time, ticks, 1 << nr_bits);
  116. #endif
  117. return -1;
  118. }
  119. mask = (1 << nr_bits) - 1;
  120. l = gpmc_cs_read_reg(cs, reg);
  121. #ifdef DEBUG
  122. printk(KERN_INFO
  123. "GPMC CS%d: %-10s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
  124. cs, name, ticks, gpmc_get_fclk_period() * ticks / 1000,
  125. (l >> st_bit) & mask, time);
  126. #endif
  127. l &= ~(mask << st_bit);
  128. l |= ticks << st_bit;
  129. gpmc_cs_write_reg(cs, reg, l);
  130. return 0;
  131. }
  132. #ifdef DEBUG
  133. #define GPMC_SET_ONE(reg, st, end, field) \
  134. if (set_gpmc_timing_reg(cs, (reg), (st), (end), \
  135. t->field, #field) < 0) \
  136. return -1
  137. #else
  138. #define GPMC_SET_ONE(reg, st, end, field) \
  139. if (set_gpmc_timing_reg(cs, (reg), (st), (end), t->field) < 0) \
  140. return -1
  141. #endif
  142. int gpmc_cs_calc_divider(int cs, unsigned int sync_clk)
  143. {
  144. int div;
  145. u32 l;
  146. l = sync_clk * 1000 + (gpmc_get_fclk_period() - 1);
  147. div = l / gpmc_get_fclk_period();
  148. if (div > 4)
  149. return -1;
  150. if (div <= 0)
  151. div = 1;
  152. return div;
  153. }
  154. int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t)
  155. {
  156. int div;
  157. u32 l;
  158. div = gpmc_cs_calc_divider(cs, t->sync_clk);
  159. if (div < 0)
  160. return -1;
  161. GPMC_SET_ONE(GPMC_CS_CONFIG2, 0, 3, cs_on);
  162. GPMC_SET_ONE(GPMC_CS_CONFIG2, 8, 12, cs_rd_off);
  163. GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
  164. GPMC_SET_ONE(GPMC_CS_CONFIG3, 0, 3, adv_on);
  165. GPMC_SET_ONE(GPMC_CS_CONFIG3, 8, 12, adv_rd_off);
  166. GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
  167. GPMC_SET_ONE(GPMC_CS_CONFIG4, 0, 3, oe_on);
  168. GPMC_SET_ONE(GPMC_CS_CONFIG4, 8, 12, oe_off);
  169. GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
  170. GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
  171. GPMC_SET_ONE(GPMC_CS_CONFIG5, 0, 4, rd_cycle);
  172. GPMC_SET_ONE(GPMC_CS_CONFIG5, 8, 12, wr_cycle);
  173. GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
  174. GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
  175. /* caller is expected to have initialized CONFIG1 to cover
  176. * at least sync vs async
  177. */
  178. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  179. if (l & (GPMC_CONFIG1_READTYPE_SYNC | GPMC_CONFIG1_WRITETYPE_SYNC)) {
  180. #ifdef DEBUG
  181. printk(KERN_INFO "GPMC CS%d CLK period is %lu ns (div %d)\n",
  182. cs, (div * gpmc_get_fclk_period()) / 1000, div);
  183. #endif
  184. l &= ~0x03;
  185. l |= (div - 1);
  186. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
  187. }
  188. return 0;
  189. }
  190. static void gpmc_cs_enable_mem(int cs, u32 base, u32 size)
  191. {
  192. u32 l;
  193. u32 mask;
  194. mask = (1 << GPMC_SECTION_SHIFT) - size;
  195. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  196. l &= ~0x3f;
  197. l = (base >> GPMC_CHUNK_SHIFT) & 0x3f;
  198. l &= ~(0x0f << 8);
  199. l |= ((mask >> GPMC_CHUNK_SHIFT) & 0x0f) << 8;
  200. l |= 1 << 6; /* CSVALID */
  201. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
  202. }
  203. static void gpmc_cs_disable_mem(int cs)
  204. {
  205. u32 l;
  206. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  207. l &= ~(1 << 6); /* CSVALID */
  208. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
  209. }
  210. static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
  211. {
  212. u32 l;
  213. u32 mask;
  214. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  215. *base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
  216. mask = (l >> 8) & 0x0f;
  217. *size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
  218. }
  219. static int gpmc_cs_mem_enabled(int cs)
  220. {
  221. u32 l;
  222. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  223. return l & (1 << 6);
  224. }
  225. int gpmc_cs_set_reserved(int cs, int reserved)
  226. {
  227. if (cs > GPMC_CS_NUM)
  228. return -ENODEV;
  229. gpmc_cs_map &= ~(1 << cs);
  230. gpmc_cs_map |= (reserved ? 1 : 0) << cs;
  231. return 0;
  232. }
  233. int gpmc_cs_reserved(int cs)
  234. {
  235. if (cs > GPMC_CS_NUM)
  236. return -ENODEV;
  237. return gpmc_cs_map & (1 << cs);
  238. }
  239. static unsigned long gpmc_mem_align(unsigned long size)
  240. {
  241. int order;
  242. size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
  243. order = GPMC_CHUNK_SHIFT - 1;
  244. do {
  245. size >>= 1;
  246. order++;
  247. } while (size);
  248. size = 1 << order;
  249. return size;
  250. }
  251. static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
  252. {
  253. struct resource *res = &gpmc_cs_mem[cs];
  254. int r;
  255. size = gpmc_mem_align(size);
  256. spin_lock(&gpmc_mem_lock);
  257. res->start = base;
  258. res->end = base + size - 1;
  259. r = request_resource(&gpmc_mem_root, res);
  260. spin_unlock(&gpmc_mem_lock);
  261. return r;
  262. }
  263. int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
  264. {
  265. struct resource *res = &gpmc_cs_mem[cs];
  266. int r = -1;
  267. if (cs > GPMC_CS_NUM)
  268. return -ENODEV;
  269. size = gpmc_mem_align(size);
  270. if (size > (1 << GPMC_SECTION_SHIFT))
  271. return -ENOMEM;
  272. spin_lock(&gpmc_mem_lock);
  273. if (gpmc_cs_reserved(cs)) {
  274. r = -EBUSY;
  275. goto out;
  276. }
  277. if (gpmc_cs_mem_enabled(cs))
  278. r = adjust_resource(res, res->start & ~(size - 1), size);
  279. if (r < 0)
  280. r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
  281. size, NULL, NULL);
  282. if (r < 0)
  283. goto out;
  284. gpmc_cs_enable_mem(cs, res->start, res->end - res->start + 1);
  285. *base = res->start;
  286. gpmc_cs_set_reserved(cs, 1);
  287. out:
  288. spin_unlock(&gpmc_mem_lock);
  289. return r;
  290. }
  291. void gpmc_cs_free(int cs)
  292. {
  293. spin_lock(&gpmc_mem_lock);
  294. if (cs >= GPMC_CS_NUM || !gpmc_cs_reserved(cs)) {
  295. printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
  296. BUG();
  297. spin_unlock(&gpmc_mem_lock);
  298. return;
  299. }
  300. gpmc_cs_disable_mem(cs);
  301. release_resource(&gpmc_cs_mem[cs]);
  302. gpmc_cs_set_reserved(cs, 0);
  303. spin_unlock(&gpmc_mem_lock);
  304. }
  305. void __init gpmc_mem_init(void)
  306. {
  307. int cs;
  308. unsigned long boot_rom_space = 0;
  309. /* never allocate the first page, to facilitate bug detection;
  310. * even if we didn't boot from ROM.
  311. */
  312. boot_rom_space = BOOT_ROM_SPACE;
  313. /* In apollon the CS0 is mapped as 0x0000 0000 */
  314. if (machine_is_omap_apollon())
  315. boot_rom_space = 0;
  316. gpmc_mem_root.start = GPMC_MEM_START + boot_rom_space;
  317. gpmc_mem_root.end = GPMC_MEM_END;
  318. /* Reserve all regions that has been set up by bootloader */
  319. for (cs = 0; cs < GPMC_CS_NUM; cs++) {
  320. u32 base, size;
  321. if (!gpmc_cs_mem_enabled(cs))
  322. continue;
  323. gpmc_cs_get_memconf(cs, &base, &size);
  324. if (gpmc_cs_insert_mem(cs, base, size) < 0)
  325. BUG();
  326. }
  327. }
  328. void __init gpmc_init(void)
  329. {
  330. u32 l;
  331. gpmc_fck = clk_get(NULL, "gpmc_fck"); /* Always on ENABLE_ON_INIT */
  332. if (IS_ERR(gpmc_fck))
  333. WARN_ON(1);
  334. else
  335. clk_enable(gpmc_fck);
  336. l = gpmc_read_reg(GPMC_REVISION);
  337. printk(KERN_INFO "GPMC revision %d.%d\n", (l >> 4) & 0x0f, l & 0x0f);
  338. /* Set smart idle mode and automatic L3 clock gating */
  339. l = gpmc_read_reg(GPMC_SYSCONFIG);
  340. l &= 0x03 << 3;
  341. l |= (0x02 << 3) | (1 << 0);
  342. gpmc_write_reg(GPMC_SYSCONFIG, l);
  343. gpmc_mem_init();
  344. }