clock24xx.h 81 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660
  1. /*
  2. * linux/arch/arm/mach-omap2/clock24xx.h
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #ifndef __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  16. #define __ARCH_ARM_MACH_OMAP2_CLOCK24XX_H
  17. #include "clock.h"
  18. #include "prm.h"
  19. #include "cm.h"
  20. #include "prm-regbits-24xx.h"
  21. #include "cm-regbits-24xx.h"
  22. #include "sdrc.h"
  23. static void omap2_table_mpu_recalc(struct clk *clk);
  24. static int omap2_select_table_rate(struct clk *clk, unsigned long rate);
  25. static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate);
  26. static void omap2_sys_clk_recalc(struct clk *clk);
  27. static void omap2_osc_clk_recalc(struct clk *clk);
  28. static void omap2_sys_clk_recalc(struct clk *clk);
  29. static void omap2_dpllcore_recalc(struct clk *clk);
  30. static int omap2_clk_fixed_enable(struct clk *clk);
  31. static void omap2_clk_fixed_disable(struct clk *clk);
  32. static int omap2_enable_osc_ck(struct clk *clk);
  33. static void omap2_disable_osc_ck(struct clk *clk);
  34. static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate);
  35. /* Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  36. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,CM_CLKSEL_DSP
  37. * CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  38. */
  39. struct prcm_config {
  40. unsigned long xtal_speed; /* crystal rate */
  41. unsigned long dpll_speed; /* dpll: out*xtal*M/(N-1)table_recalc */
  42. unsigned long mpu_speed; /* speed of MPU */
  43. unsigned long cm_clksel_mpu; /* mpu divider */
  44. unsigned long cm_clksel_dsp; /* dsp+iva1 div(2420), iva2.1(2430) */
  45. unsigned long cm_clksel_gfx; /* gfx dividers */
  46. unsigned long cm_clksel1_core; /* major subsystem dividers */
  47. unsigned long cm_clksel1_pll; /* m,n */
  48. unsigned long cm_clksel2_pll; /* dpllx1 or x2 out */
  49. unsigned long cm_clksel_mdm; /* modem dividers 2430 only */
  50. unsigned long base_sdrc_rfr; /* base refresh timing for a set */
  51. unsigned char flags;
  52. };
  53. /*
  54. * The OMAP2 processor can be run at several discrete 'PRCM configurations'.
  55. * These configurations are characterized by voltage and speed for clocks.
  56. * The device is only validated for certain combinations. One way to express
  57. * these combinations is via the 'ratio's' which the clocks operate with
  58. * respect to each other. These ratio sets are for a given voltage/DPLL
  59. * setting. All configurations can be described by a DPLL setting and a ratio
  60. * There are 3 ratio sets for the 2430 and X ratio sets for 2420.
  61. *
  62. * 2430 differs from 2420 in that there are no more phase synchronizers used.
  63. * They both have a slightly different clock domain setup. 2420(iva1,dsp) vs
  64. * 2430 (iva2.1, NOdsp, mdm)
  65. */
  66. /* Core fields for cm_clksel, not ratio governed */
  67. #define RX_CLKSEL_DSS1 (0x10 << 8)
  68. #define RX_CLKSEL_DSS2 (0x0 << 13)
  69. #define RX_CLKSEL_SSI (0x5 << 20)
  70. /*-------------------------------------------------------------------------
  71. * Voltage/DPLL ratios
  72. *-------------------------------------------------------------------------*/
  73. /* 2430 Ratio's, 2430-Ratio Config 1 */
  74. #define R1_CLKSEL_L3 (4 << 0)
  75. #define R1_CLKSEL_L4 (2 << 5)
  76. #define R1_CLKSEL_USB (4 << 25)
  77. #define R1_CM_CLKSEL1_CORE_VAL R1_CLKSEL_USB | RX_CLKSEL_SSI | \
  78. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  79. R1_CLKSEL_L4 | R1_CLKSEL_L3
  80. #define R1_CLKSEL_MPU (2 << 0)
  81. #define R1_CM_CLKSEL_MPU_VAL R1_CLKSEL_MPU
  82. #define R1_CLKSEL_DSP (2 << 0)
  83. #define R1_CLKSEL_DSP_IF (2 << 5)
  84. #define R1_CM_CLKSEL_DSP_VAL R1_CLKSEL_DSP | R1_CLKSEL_DSP_IF
  85. #define R1_CLKSEL_GFX (2 << 0)
  86. #define R1_CM_CLKSEL_GFX_VAL R1_CLKSEL_GFX
  87. #define R1_CLKSEL_MDM (4 << 0)
  88. #define R1_CM_CLKSEL_MDM_VAL R1_CLKSEL_MDM
  89. /* 2430-Ratio Config 2 */
  90. #define R2_CLKSEL_L3 (6 << 0)
  91. #define R2_CLKSEL_L4 (2 << 5)
  92. #define R2_CLKSEL_USB (2 << 25)
  93. #define R2_CM_CLKSEL1_CORE_VAL R2_CLKSEL_USB | RX_CLKSEL_SSI | \
  94. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  95. R2_CLKSEL_L4 | R2_CLKSEL_L3
  96. #define R2_CLKSEL_MPU (2 << 0)
  97. #define R2_CM_CLKSEL_MPU_VAL R2_CLKSEL_MPU
  98. #define R2_CLKSEL_DSP (2 << 0)
  99. #define R2_CLKSEL_DSP_IF (3 << 5)
  100. #define R2_CM_CLKSEL_DSP_VAL R2_CLKSEL_DSP | R2_CLKSEL_DSP_IF
  101. #define R2_CLKSEL_GFX (2 << 0)
  102. #define R2_CM_CLKSEL_GFX_VAL R2_CLKSEL_GFX
  103. #define R2_CLKSEL_MDM (6 << 0)
  104. #define R2_CM_CLKSEL_MDM_VAL R2_CLKSEL_MDM
  105. /* 2430-Ratio Bootm (BYPASS) */
  106. #define RB_CLKSEL_L3 (1 << 0)
  107. #define RB_CLKSEL_L4 (1 << 5)
  108. #define RB_CLKSEL_USB (1 << 25)
  109. #define RB_CM_CLKSEL1_CORE_VAL RB_CLKSEL_USB | RX_CLKSEL_SSI | \
  110. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  111. RB_CLKSEL_L4 | RB_CLKSEL_L3
  112. #define RB_CLKSEL_MPU (1 << 0)
  113. #define RB_CM_CLKSEL_MPU_VAL RB_CLKSEL_MPU
  114. #define RB_CLKSEL_DSP (1 << 0)
  115. #define RB_CLKSEL_DSP_IF (1 << 5)
  116. #define RB_CM_CLKSEL_DSP_VAL RB_CLKSEL_DSP | RB_CLKSEL_DSP_IF
  117. #define RB_CLKSEL_GFX (1 << 0)
  118. #define RB_CM_CLKSEL_GFX_VAL RB_CLKSEL_GFX
  119. #define RB_CLKSEL_MDM (1 << 0)
  120. #define RB_CM_CLKSEL_MDM_VAL RB_CLKSEL_MDM
  121. /* 2420 Ratio Equivalents */
  122. #define RXX_CLKSEL_VLYNQ (0x12 << 15)
  123. #define RXX_CLKSEL_SSI (0x8 << 20)
  124. /* 2420-PRCM III 532MHz core */
  125. #define RIII_CLKSEL_L3 (4 << 0) /* 133MHz */
  126. #define RIII_CLKSEL_L4 (2 << 5) /* 66.5MHz */
  127. #define RIII_CLKSEL_USB (4 << 25) /* 33.25MHz */
  128. #define RIII_CM_CLKSEL1_CORE_VAL RIII_CLKSEL_USB | RXX_CLKSEL_SSI | \
  129. RXX_CLKSEL_VLYNQ | RX_CLKSEL_DSS2 | \
  130. RX_CLKSEL_DSS1 | RIII_CLKSEL_L4 | \
  131. RIII_CLKSEL_L3
  132. #define RIII_CLKSEL_MPU (2 << 0) /* 266MHz */
  133. #define RIII_CM_CLKSEL_MPU_VAL RIII_CLKSEL_MPU
  134. #define RIII_CLKSEL_DSP (3 << 0) /* c5x - 177.3MHz */
  135. #define RIII_CLKSEL_DSP_IF (2 << 5) /* c5x - 88.67MHz */
  136. #define RIII_SYNC_DSP (1 << 7) /* Enable sync */
  137. #define RIII_CLKSEL_IVA (6 << 8) /* iva1 - 88.67MHz */
  138. #define RIII_SYNC_IVA (1 << 13) /* Enable sync */
  139. #define RIII_CM_CLKSEL_DSP_VAL RIII_SYNC_IVA | RIII_CLKSEL_IVA | \
  140. RIII_SYNC_DSP | RIII_CLKSEL_DSP_IF | \
  141. RIII_CLKSEL_DSP
  142. #define RIII_CLKSEL_GFX (2 << 0) /* 66.5MHz */
  143. #define RIII_CM_CLKSEL_GFX_VAL RIII_CLKSEL_GFX
  144. /* 2420-PRCM II 600MHz core */
  145. #define RII_CLKSEL_L3 (6 << 0) /* 100MHz */
  146. #define RII_CLKSEL_L4 (2 << 5) /* 50MHz */
  147. #define RII_CLKSEL_USB (2 << 25) /* 50MHz */
  148. #define RII_CM_CLKSEL1_CORE_VAL RII_CLKSEL_USB | \
  149. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  150. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  151. RII_CLKSEL_L4 | RII_CLKSEL_L3
  152. #define RII_CLKSEL_MPU (2 << 0) /* 300MHz */
  153. #define RII_CM_CLKSEL_MPU_VAL RII_CLKSEL_MPU
  154. #define RII_CLKSEL_DSP (3 << 0) /* c5x - 200MHz */
  155. #define RII_CLKSEL_DSP_IF (2 << 5) /* c5x - 100MHz */
  156. #define RII_SYNC_DSP (0 << 7) /* Bypass sync */
  157. #define RII_CLKSEL_IVA (3 << 8) /* iva1 - 200MHz */
  158. #define RII_SYNC_IVA (0 << 13) /* Bypass sync */
  159. #define RII_CM_CLKSEL_DSP_VAL RII_SYNC_IVA | RII_CLKSEL_IVA | \
  160. RII_SYNC_DSP | RII_CLKSEL_DSP_IF | \
  161. RII_CLKSEL_DSP
  162. #define RII_CLKSEL_GFX (2 << 0) /* 50MHz */
  163. #define RII_CM_CLKSEL_GFX_VAL RII_CLKSEL_GFX
  164. /* 2420-PRCM I 660MHz core */
  165. #define RI_CLKSEL_L3 (4 << 0) /* 165MHz */
  166. #define RI_CLKSEL_L4 (2 << 5) /* 82.5MHz */
  167. #define RI_CLKSEL_USB (4 << 25) /* 41.25MHz */
  168. #define RI_CM_CLKSEL1_CORE_VAL RI_CLKSEL_USB | \
  169. RXX_CLKSEL_SSI | RXX_CLKSEL_VLYNQ | \
  170. RX_CLKSEL_DSS2 | RX_CLKSEL_DSS1 | \
  171. RI_CLKSEL_L4 | RI_CLKSEL_L3
  172. #define RI_CLKSEL_MPU (2 << 0) /* 330MHz */
  173. #define RI_CM_CLKSEL_MPU_VAL RI_CLKSEL_MPU
  174. #define RI_CLKSEL_DSP (3 << 0) /* c5x - 220MHz */
  175. #define RI_CLKSEL_DSP_IF (2 << 5) /* c5x - 110MHz */
  176. #define RI_SYNC_DSP (1 << 7) /* Activate sync */
  177. #define RI_CLKSEL_IVA (4 << 8) /* iva1 - 165MHz */
  178. #define RI_SYNC_IVA (0 << 13) /* Bypass sync */
  179. #define RI_CM_CLKSEL_DSP_VAL RI_SYNC_IVA | RI_CLKSEL_IVA | \
  180. RI_SYNC_DSP | RI_CLKSEL_DSP_IF | \
  181. RI_CLKSEL_DSP
  182. #define RI_CLKSEL_GFX (1 << 0) /* 165MHz */
  183. #define RI_CM_CLKSEL_GFX_VAL RI_CLKSEL_GFX
  184. /* 2420-PRCM VII (boot) */
  185. #define RVII_CLKSEL_L3 (1 << 0)
  186. #define RVII_CLKSEL_L4 (1 << 5)
  187. #define RVII_CLKSEL_DSS1 (1 << 8)
  188. #define RVII_CLKSEL_DSS2 (0 << 13)
  189. #define RVII_CLKSEL_VLYNQ (1 << 15)
  190. #define RVII_CLKSEL_SSI (1 << 20)
  191. #define RVII_CLKSEL_USB (1 << 25)
  192. #define RVII_CM_CLKSEL1_CORE_VAL RVII_CLKSEL_USB | RVII_CLKSEL_SSI | \
  193. RVII_CLKSEL_VLYNQ | RVII_CLKSEL_DSS2 | \
  194. RVII_CLKSEL_DSS1 | RVII_CLKSEL_L4 | RVII_CLKSEL_L3
  195. #define RVII_CLKSEL_MPU (1 << 0) /* all divide by 1 */
  196. #define RVII_CM_CLKSEL_MPU_VAL RVII_CLKSEL_MPU
  197. #define RVII_CLKSEL_DSP (1 << 0)
  198. #define RVII_CLKSEL_DSP_IF (1 << 5)
  199. #define RVII_SYNC_DSP (0 << 7)
  200. #define RVII_CLKSEL_IVA (1 << 8)
  201. #define RVII_SYNC_IVA (0 << 13)
  202. #define RVII_CM_CLKSEL_DSP_VAL RVII_SYNC_IVA | RVII_CLKSEL_IVA | RVII_SYNC_DSP | \
  203. RVII_CLKSEL_DSP_IF | RVII_CLKSEL_DSP
  204. #define RVII_CLKSEL_GFX (1 << 0)
  205. #define RVII_CM_CLKSEL_GFX_VAL RVII_CLKSEL_GFX
  206. /*-------------------------------------------------------------------------
  207. * 2430 Target modes: Along with each configuration the CPU has several
  208. * modes which goes along with them. Modes mainly are the addition of
  209. * describe DPLL combinations to go along with a ratio.
  210. *-------------------------------------------------------------------------*/
  211. /* Hardware governed */
  212. #define MX_48M_SRC (0 << 3)
  213. #define MX_54M_SRC (0 << 5)
  214. #define MX_APLLS_CLIKIN_12 (3 << 23)
  215. #define MX_APLLS_CLIKIN_13 (2 << 23)
  216. #define MX_APLLS_CLIKIN_19_2 (0 << 23)
  217. /*
  218. * 2430 - standalone, 2*ref*M/(n+1), M/N is for exactness not relock speed
  219. * #5a (ratio1) baseport-target, target DPLL = 266*2 = 532MHz
  220. */
  221. #define M5A_DPLL_MULT_12 (133 << 12)
  222. #define M5A_DPLL_DIV_12 (5 << 8)
  223. #define M5A_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  224. M5A_DPLL_DIV_12 | M5A_DPLL_MULT_12 | \
  225. MX_APLLS_CLIKIN_12
  226. #define M5A_DPLL_MULT_13 (61 << 12)
  227. #define M5A_DPLL_DIV_13 (2 << 8)
  228. #define M5A_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  229. M5A_DPLL_DIV_13 | M5A_DPLL_MULT_13 | \
  230. MX_APLLS_CLIKIN_13
  231. #define M5A_DPLL_MULT_19 (55 << 12)
  232. #define M5A_DPLL_DIV_19 (3 << 8)
  233. #define M5A_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  234. M5A_DPLL_DIV_19 | M5A_DPLL_MULT_19 | \
  235. MX_APLLS_CLIKIN_19_2
  236. /* #5b (ratio1) target DPLL = 200*2 = 400MHz */
  237. #define M5B_DPLL_MULT_12 (50 << 12)
  238. #define M5B_DPLL_DIV_12 (2 << 8)
  239. #define M5B_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  240. M5B_DPLL_DIV_12 | M5B_DPLL_MULT_12 | \
  241. MX_APLLS_CLIKIN_12
  242. #define M5B_DPLL_MULT_13 (200 << 12)
  243. #define M5B_DPLL_DIV_13 (12 << 8)
  244. #define M5B_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  245. M5B_DPLL_DIV_13 | M5B_DPLL_MULT_13 | \
  246. MX_APLLS_CLIKIN_13
  247. #define M5B_DPLL_MULT_19 (125 << 12)
  248. #define M5B_DPLL_DIV_19 (31 << 8)
  249. #define M5B_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  250. M5B_DPLL_DIV_19 | M5B_DPLL_MULT_19 | \
  251. MX_APLLS_CLIKIN_19_2
  252. /*
  253. * #4 (ratio2), DPLL = 399*2 = 798MHz, L3=133MHz
  254. */
  255. #define M4_DPLL_MULT_12 (133 << 12)
  256. #define M4_DPLL_DIV_12 (3 << 8)
  257. #define M4_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  258. M4_DPLL_DIV_12 | M4_DPLL_MULT_12 | \
  259. MX_APLLS_CLIKIN_12
  260. #define M4_DPLL_MULT_13 (399 << 12)
  261. #define M4_DPLL_DIV_13 (12 << 8)
  262. #define M4_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  263. M4_DPLL_DIV_13 | M4_DPLL_MULT_13 | \
  264. MX_APLLS_CLIKIN_13
  265. #define M4_DPLL_MULT_19 (145 << 12)
  266. #define M4_DPLL_DIV_19 (6 << 8)
  267. #define M4_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  268. M4_DPLL_DIV_19 | M4_DPLL_MULT_19 | \
  269. MX_APLLS_CLIKIN_19_2
  270. /*
  271. * #3 (ratio2) baseport-target, target DPLL = 330*2 = 660MHz
  272. */
  273. #define M3_DPLL_MULT_12 (55 << 12)
  274. #define M3_DPLL_DIV_12 (1 << 8)
  275. #define M3_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  276. M3_DPLL_DIV_12 | M3_DPLL_MULT_12 | \
  277. MX_APLLS_CLIKIN_12
  278. #define M3_DPLL_MULT_13 (76 << 12)
  279. #define M3_DPLL_DIV_13 (2 << 8)
  280. #define M3_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  281. M3_DPLL_DIV_13 | M3_DPLL_MULT_13 | \
  282. MX_APLLS_CLIKIN_13
  283. #define M3_DPLL_MULT_19 (17 << 12)
  284. #define M3_DPLL_DIV_19 (0 << 8)
  285. #define M3_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  286. M3_DPLL_DIV_19 | M3_DPLL_MULT_19 | \
  287. MX_APLLS_CLIKIN_19_2
  288. /*
  289. * #2 (ratio1) DPLL = 330*2 = 660MHz, L3=165MHz
  290. */
  291. #define M2_DPLL_MULT_12 (55 << 12)
  292. #define M2_DPLL_DIV_12 (1 << 8)
  293. #define M2_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  294. M2_DPLL_DIV_12 | M2_DPLL_MULT_12 | \
  295. MX_APLLS_CLIKIN_12
  296. /* Speed changes - Used 658.7MHz instead of 660MHz for LP-Refresh M=76 N=2,
  297. * relock time issue */
  298. /* Core frequency changed from 330/165 to 329/164 MHz*/
  299. #define M2_DPLL_MULT_13 (76 << 12)
  300. #define M2_DPLL_DIV_13 (2 << 8)
  301. #define M2_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  302. M2_DPLL_DIV_13 | M2_DPLL_MULT_13 | \
  303. MX_APLLS_CLIKIN_13
  304. #define M2_DPLL_MULT_19 (17 << 12)
  305. #define M2_DPLL_DIV_19 (0 << 8)
  306. #define M2_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | \
  307. M2_DPLL_DIV_19 | M2_DPLL_MULT_19 | \
  308. MX_APLLS_CLIKIN_19_2
  309. /* boot (boot) */
  310. #define MB_DPLL_MULT (1 << 12)
  311. #define MB_DPLL_DIV (0 << 8)
  312. #define MB_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  313. MB_DPLL_MULT | MX_APLLS_CLIKIN_12
  314. #define MB_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  315. MB_DPLL_MULT | MX_APLLS_CLIKIN_13
  316. #define MB_CM_CLKSEL1_PLL_19_VAL MX_48M_SRC | MX_54M_SRC | MB_DPLL_DIV |\
  317. MB_DPLL_MULT | MX_APLLS_CLIKIN_19
  318. /*
  319. * 2430 - chassis (sedna)
  320. * 165 (ratio1) same as above #2
  321. * 150 (ratio1)
  322. * 133 (ratio2) same as above #4
  323. * 110 (ratio2) same as above #3
  324. * 104 (ratio2)
  325. * boot (boot)
  326. */
  327. /* PRCM I target DPLL = 2*330MHz = 660MHz */
  328. #define MI_DPLL_MULT_12 (55 << 12)
  329. #define MI_DPLL_DIV_12 (1 << 8)
  330. #define MI_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  331. MI_DPLL_DIV_12 | MI_DPLL_MULT_12 | \
  332. MX_APLLS_CLIKIN_12
  333. /*
  334. * 2420 Equivalent - mode registers
  335. * PRCM II , target DPLL = 2*300MHz = 600MHz
  336. */
  337. #define MII_DPLL_MULT_12 (50 << 12)
  338. #define MII_DPLL_DIV_12 (1 << 8)
  339. #define MII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  340. MII_DPLL_DIV_12 | MII_DPLL_MULT_12 | \
  341. MX_APLLS_CLIKIN_12
  342. #define MII_DPLL_MULT_13 (300 << 12)
  343. #define MII_DPLL_DIV_13 (12 << 8)
  344. #define MII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  345. MII_DPLL_DIV_13 | MII_DPLL_MULT_13 | \
  346. MX_APLLS_CLIKIN_13
  347. /* PRCM III target DPLL = 2*266 = 532MHz*/
  348. #define MIII_DPLL_MULT_12 (133 << 12)
  349. #define MIII_DPLL_DIV_12 (5 << 8)
  350. #define MIII_CM_CLKSEL1_PLL_12_VAL MX_48M_SRC | MX_54M_SRC | \
  351. MIII_DPLL_DIV_12 | MIII_DPLL_MULT_12 | \
  352. MX_APLLS_CLIKIN_12
  353. #define MIII_DPLL_MULT_13 (266 << 12)
  354. #define MIII_DPLL_DIV_13 (12 << 8)
  355. #define MIII_CM_CLKSEL1_PLL_13_VAL MX_48M_SRC | MX_54M_SRC | \
  356. MIII_DPLL_DIV_13 | MIII_DPLL_MULT_13 | \
  357. MX_APLLS_CLIKIN_13
  358. /* PRCM VII (boot bypass) */
  359. #define MVII_CM_CLKSEL1_PLL_12_VAL MB_CM_CLKSEL1_PLL_12_VAL
  360. #define MVII_CM_CLKSEL1_PLL_13_VAL MB_CM_CLKSEL1_PLL_13_VAL
  361. /* High and low operation value */
  362. #define MX_CLKSEL2_PLL_2x_VAL (2 << 0)
  363. #define MX_CLKSEL2_PLL_1x_VAL (1 << 0)
  364. /* MPU speed defines */
  365. #define S12M 12000000
  366. #define S13M 13000000
  367. #define S19M 19200000
  368. #define S26M 26000000
  369. #define S100M 100000000
  370. #define S133M 133000000
  371. #define S150M 150000000
  372. #define S164M 164000000
  373. #define S165M 165000000
  374. #define S199M 199000000
  375. #define S200M 200000000
  376. #define S266M 266000000
  377. #define S300M 300000000
  378. #define S329M 329000000
  379. #define S330M 330000000
  380. #define S399M 399000000
  381. #define S400M 400000000
  382. #define S532M 532000000
  383. #define S600M 600000000
  384. #define S658M 658000000
  385. #define S660M 660000000
  386. #define S798M 798000000
  387. /*-------------------------------------------------------------------------
  388. * Key dividers which make up a PRCM set. Ratio's for a PRCM are mandated.
  389. * xtal_speed, dpll_speed, mpu_speed, CM_CLKSEL_MPU,
  390. * CM_CLKSEL_DSP, CM_CLKSEL_GFX, CM_CLKSEL1_CORE, CM_CLKSEL1_PLL,
  391. * CM_CLKSEL2_PLL, CM_CLKSEL_MDM
  392. *
  393. * Filling in table based on H4 boards and 2430-SDPs variants available.
  394. * There are quite a few more rates combinations which could be defined.
  395. *
  396. * When multiple values are defined the start up will try and choose the
  397. * fastest one. If a 'fast' value is defined, then automatically, the /2
  398. * one should be included as it can be used. Generally having more that
  399. * one fast set does not make sense, as static timings need to be changed
  400. * to change the set. The exception is the bypass setting which is
  401. * availble for low power bypass.
  402. *
  403. * Note: This table needs to be sorted, fastest to slowest.
  404. *-------------------------------------------------------------------------*/
  405. static struct prcm_config rate_table[] = {
  406. /* PRCM I - FAST */
  407. {S12M, S660M, S330M, RI_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  408. RI_CM_CLKSEL_DSP_VAL, RI_CM_CLKSEL_GFX_VAL,
  409. RI_CM_CLKSEL1_CORE_VAL, MI_CM_CLKSEL1_PLL_12_VAL,
  410. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_165MHz,
  411. RATE_IN_242X},
  412. /* PRCM II - FAST */
  413. {S12M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  414. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  415. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  416. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  417. RATE_IN_242X},
  418. {S13M, S600M, S300M, RII_CM_CLKSEL_MPU_VAL, /* 300MHz ARM */
  419. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  420. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  421. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  422. RATE_IN_242X},
  423. /* PRCM III - FAST */
  424. {S12M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  425. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  426. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  427. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  428. RATE_IN_242X},
  429. {S13M, S532M, S266M, RIII_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  430. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  431. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  432. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  433. RATE_IN_242X},
  434. /* PRCM II - SLOW */
  435. {S12M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  436. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  437. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_12_VAL,
  438. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  439. RATE_IN_242X},
  440. {S13M, S300M, S150M, RII_CM_CLKSEL_MPU_VAL, /* 150MHz ARM */
  441. RII_CM_CLKSEL_DSP_VAL, RII_CM_CLKSEL_GFX_VAL,
  442. RII_CM_CLKSEL1_CORE_VAL, MII_CM_CLKSEL1_PLL_13_VAL,
  443. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_100MHz,
  444. RATE_IN_242X},
  445. /* PRCM III - SLOW */
  446. {S12M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  447. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  448. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_12_VAL,
  449. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  450. RATE_IN_242X},
  451. {S13M, S266M, S133M, RIII_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  452. RIII_CM_CLKSEL_DSP_VAL, RIII_CM_CLKSEL_GFX_VAL,
  453. RIII_CM_CLKSEL1_CORE_VAL, MIII_CM_CLKSEL1_PLL_13_VAL,
  454. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_133MHz,
  455. RATE_IN_242X},
  456. /* PRCM-VII (boot-bypass) */
  457. {S12M, S12M, S12M, RVII_CM_CLKSEL_MPU_VAL, /* 12MHz ARM*/
  458. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  459. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_12_VAL,
  460. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  461. RATE_IN_242X},
  462. /* PRCM-VII (boot-bypass) */
  463. {S13M, S13M, S13M, RVII_CM_CLKSEL_MPU_VAL, /* 13MHz ARM */
  464. RVII_CM_CLKSEL_DSP_VAL, RVII_CM_CLKSEL_GFX_VAL,
  465. RVII_CM_CLKSEL1_CORE_VAL, MVII_CM_CLKSEL1_PLL_13_VAL,
  466. MX_CLKSEL2_PLL_2x_VAL, 0, SDRC_RFR_CTRL_BYPASS,
  467. RATE_IN_242X},
  468. /* PRCM #4 - ratio2 (ES2.1) - FAST */
  469. {S13M, S798M, S399M, R2_CM_CLKSEL_MPU_VAL, /* 399MHz ARM */
  470. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  471. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  472. MX_CLKSEL2_PLL_2x_VAL, R2_CM_CLKSEL_MDM_VAL,
  473. SDRC_RFR_CTRL_133MHz,
  474. RATE_IN_243X},
  475. /* PRCM #2 - ratio1 (ES2) - FAST */
  476. {S13M, S658M, S329M, R1_CM_CLKSEL_MPU_VAL, /* 330MHz ARM */
  477. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  478. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  479. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  480. SDRC_RFR_CTRL_165MHz,
  481. RATE_IN_243X},
  482. /* PRCM #5a - ratio1 - FAST */
  483. {S13M, S532M, S266M, R1_CM_CLKSEL_MPU_VAL, /* 266MHz ARM */
  484. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  485. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  486. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  487. SDRC_RFR_CTRL_133MHz,
  488. RATE_IN_243X},
  489. /* PRCM #5b - ratio1 - FAST */
  490. {S13M, S400M, S200M, R1_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  491. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  492. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  493. MX_CLKSEL2_PLL_2x_VAL, R1_CM_CLKSEL_MDM_VAL,
  494. SDRC_RFR_CTRL_100MHz,
  495. RATE_IN_243X},
  496. /* PRCM #4 - ratio1 (ES2.1) - SLOW */
  497. {S13M, S399M, S199M, R2_CM_CLKSEL_MPU_VAL, /* 200MHz ARM */
  498. R2_CM_CLKSEL_DSP_VAL, R2_CM_CLKSEL_GFX_VAL,
  499. R2_CM_CLKSEL1_CORE_VAL, M4_CM_CLKSEL1_PLL_13_VAL,
  500. MX_CLKSEL2_PLL_1x_VAL, R2_CM_CLKSEL_MDM_VAL,
  501. SDRC_RFR_CTRL_133MHz,
  502. RATE_IN_243X},
  503. /* PRCM #2 - ratio1 (ES2) - SLOW */
  504. {S13M, S329M, S164M, R1_CM_CLKSEL_MPU_VAL, /* 165MHz ARM */
  505. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  506. R1_CM_CLKSEL1_CORE_VAL, M2_CM_CLKSEL1_PLL_13_VAL,
  507. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  508. SDRC_RFR_CTRL_165MHz,
  509. RATE_IN_243X},
  510. /* PRCM #5a - ratio1 - SLOW */
  511. {S13M, S266M, S133M, R1_CM_CLKSEL_MPU_VAL, /* 133MHz ARM */
  512. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  513. R1_CM_CLKSEL1_CORE_VAL, M5A_CM_CLKSEL1_PLL_13_VAL,
  514. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  515. SDRC_RFR_CTRL_133MHz,
  516. RATE_IN_243X},
  517. /* PRCM #5b - ratio1 - SLOW*/
  518. {S13M, S200M, S100M, R1_CM_CLKSEL_MPU_VAL, /* 100MHz ARM */
  519. R1_CM_CLKSEL_DSP_VAL, R1_CM_CLKSEL_GFX_VAL,
  520. R1_CM_CLKSEL1_CORE_VAL, M5B_CM_CLKSEL1_PLL_13_VAL,
  521. MX_CLKSEL2_PLL_1x_VAL, R1_CM_CLKSEL_MDM_VAL,
  522. SDRC_RFR_CTRL_100MHz,
  523. RATE_IN_243X},
  524. /* PRCM-boot/bypass */
  525. {S13M, S13M, S13M, RB_CM_CLKSEL_MPU_VAL, /* 13Mhz */
  526. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  527. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_13_VAL,
  528. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  529. SDRC_RFR_CTRL_BYPASS,
  530. RATE_IN_243X},
  531. /* PRCM-boot/bypass */
  532. {S12M, S12M, S12M, RB_CM_CLKSEL_MPU_VAL, /* 12Mhz */
  533. RB_CM_CLKSEL_DSP_VAL, RB_CM_CLKSEL_GFX_VAL,
  534. RB_CM_CLKSEL1_CORE_VAL, MB_CM_CLKSEL1_PLL_12_VAL,
  535. MX_CLKSEL2_PLL_2x_VAL, RB_CM_CLKSEL_MDM_VAL,
  536. SDRC_RFR_CTRL_BYPASS,
  537. RATE_IN_243X},
  538. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0},
  539. };
  540. /*-------------------------------------------------------------------------
  541. * 24xx clock tree.
  542. *
  543. * NOTE:In many cases here we are assigning a 'default' parent. In many
  544. * cases the parent is selectable. The get/set parent calls will also
  545. * switch sources.
  546. *
  547. * Many some clocks say always_enabled, but they can be auto idled for
  548. * power savings. They will always be available upon clock request.
  549. *
  550. * Several sources are given initial rates which may be wrong, this will
  551. * be fixed up in the init func.
  552. *
  553. * Things are broadly separated below by clock domains. It is
  554. * noteworthy that most periferals have dependencies on multiple clock
  555. * domains. Many get their interface clocks from the L4 domain, but get
  556. * functional clocks from fixed sources or other core domain derived
  557. * clocks.
  558. *-------------------------------------------------------------------------*/
  559. /* Base external input clocks */
  560. static struct clk func_32k_ck = {
  561. .name = "func_32k_ck",
  562. .rate = 32000,
  563. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  564. RATE_FIXED | ALWAYS_ENABLED | RATE_PROPAGATES,
  565. .recalc = &propagate_rate,
  566. };
  567. /* Typical 12/13MHz in standalone mode, will be 26Mhz in chassis mode */
  568. static struct clk osc_ck = { /* (*12, *13, 19.2, *26, 38.4)MHz */
  569. .name = "osc_ck",
  570. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  571. RATE_PROPAGATES,
  572. .enable = &omap2_enable_osc_ck,
  573. .disable = &omap2_disable_osc_ck,
  574. .recalc = &omap2_osc_clk_recalc,
  575. };
  576. /* With out modem likely 12MHz, with modem likely 13MHz */
  577. static struct clk sys_ck = { /* (*12, *13, 19.2, 26, 38.4)MHz */
  578. .name = "sys_ck", /* ~ ref_clk also */
  579. .parent = &osc_ck,
  580. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  581. ALWAYS_ENABLED | RATE_PROPAGATES,
  582. .recalc = &omap2_sys_clk_recalc,
  583. };
  584. static struct clk alt_ck = { /* Typical 54M or 48M, may not exist */
  585. .name = "alt_ck",
  586. .rate = 54000000,
  587. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  588. RATE_FIXED | ALWAYS_ENABLED | RATE_PROPAGATES,
  589. .recalc = &propagate_rate,
  590. };
  591. /*
  592. * Analog domain root source clocks
  593. */
  594. /* dpll_ck, is broken out in to special cases through clksel */
  595. /* REVISIT: Rate changes on dpll_ck trigger a full set change. ...
  596. * deal with this
  597. */
  598. static struct dpll_data dpll_dd = {
  599. .mult_div1_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  600. .mult_mask = OMAP24XX_DPLL_MULT_MASK,
  601. .div1_mask = OMAP24XX_DPLL_DIV_MASK,
  602. .max_multiplier = 1024,
  603. .max_divider = 16,
  604. .rate_tolerance = DEFAULT_DPLL_RATE_TOLERANCE
  605. };
  606. /*
  607. * XXX Cannot add round_rate here yet, as this is still a composite clock,
  608. * not just a DPLL
  609. */
  610. static struct clk dpll_ck = {
  611. .name = "dpll_ck",
  612. .parent = &sys_ck, /* Can be func_32k also */
  613. .dpll_data = &dpll_dd,
  614. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  615. RATE_PROPAGATES | ALWAYS_ENABLED,
  616. .recalc = &omap2_dpllcore_recalc,
  617. .set_rate = &omap2_reprogram_dpllcore,
  618. };
  619. static struct clk apll96_ck = {
  620. .name = "apll96_ck",
  621. .parent = &sys_ck,
  622. .rate = 96000000,
  623. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  624. RATE_FIXED | RATE_PROPAGATES | ENABLE_ON_INIT,
  625. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  626. .enable_bit = OMAP24XX_EN_96M_PLL_SHIFT,
  627. .enable = &omap2_clk_fixed_enable,
  628. .disable = &omap2_clk_fixed_disable,
  629. .recalc = &propagate_rate,
  630. };
  631. static struct clk apll54_ck = {
  632. .name = "apll54_ck",
  633. .parent = &sys_ck,
  634. .rate = 54000000,
  635. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  636. RATE_FIXED | RATE_PROPAGATES | ENABLE_ON_INIT,
  637. .enable_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKEN),
  638. .enable_bit = OMAP24XX_EN_54M_PLL_SHIFT,
  639. .enable = &omap2_clk_fixed_enable,
  640. .disable = &omap2_clk_fixed_disable,
  641. .recalc = &propagate_rate,
  642. };
  643. /*
  644. * PRCM digital base sources
  645. */
  646. /* func_54m_ck */
  647. static const struct clksel_rate func_54m_apll54_rates[] = {
  648. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  649. { .div = 0 },
  650. };
  651. static const struct clksel_rate func_54m_alt_rates[] = {
  652. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  653. { .div = 0 },
  654. };
  655. static const struct clksel func_54m_clksel[] = {
  656. { .parent = &apll54_ck, .rates = func_54m_apll54_rates, },
  657. { .parent = &alt_ck, .rates = func_54m_alt_rates, },
  658. { .parent = NULL },
  659. };
  660. static struct clk func_54m_ck = {
  661. .name = "func_54m_ck",
  662. .parent = &apll54_ck, /* can also be alt_clk */
  663. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  664. RATE_PROPAGATES | PARENT_CONTROLS_CLOCK,
  665. .init = &omap2_init_clksel_parent,
  666. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  667. .clksel_mask = OMAP24XX_54M_SOURCE,
  668. .clksel = func_54m_clksel,
  669. .recalc = &omap2_clksel_recalc,
  670. };
  671. static struct clk core_ck = {
  672. .name = "core_ck",
  673. .parent = &dpll_ck, /* can also be 32k */
  674. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  675. ALWAYS_ENABLED | RATE_PROPAGATES,
  676. .recalc = &followparent_recalc,
  677. };
  678. /* func_96m_ck */
  679. static const struct clksel_rate func_96m_apll96_rates[] = {
  680. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  681. { .div = 0 },
  682. };
  683. static const struct clksel_rate func_96m_alt_rates[] = {
  684. { .div = 1, .val = 1, .flags = RATE_IN_243X | DEFAULT_RATE },
  685. { .div = 0 },
  686. };
  687. static const struct clksel func_96m_clksel[] = {
  688. { .parent = &apll96_ck, .rates = func_96m_apll96_rates },
  689. { .parent = &alt_ck, .rates = func_96m_alt_rates },
  690. { .parent = NULL }
  691. };
  692. /* The parent of this clock is not selectable on 2420. */
  693. static struct clk func_96m_ck = {
  694. .name = "func_96m_ck",
  695. .parent = &apll96_ck,
  696. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  697. RATE_PROPAGATES | PARENT_CONTROLS_CLOCK,
  698. .init = &omap2_init_clksel_parent,
  699. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  700. .clksel_mask = OMAP2430_96M_SOURCE,
  701. .clksel = func_96m_clksel,
  702. .recalc = &omap2_clksel_recalc,
  703. .round_rate = &omap2_clksel_round_rate,
  704. .set_rate = &omap2_clksel_set_rate
  705. };
  706. /* func_48m_ck */
  707. static const struct clksel_rate func_48m_apll96_rates[] = {
  708. { .div = 2, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  709. { .div = 0 },
  710. };
  711. static const struct clksel_rate func_48m_alt_rates[] = {
  712. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  713. { .div = 0 },
  714. };
  715. static const struct clksel func_48m_clksel[] = {
  716. { .parent = &apll96_ck, .rates = func_48m_apll96_rates },
  717. { .parent = &alt_ck, .rates = func_48m_alt_rates },
  718. { .parent = NULL }
  719. };
  720. static struct clk func_48m_ck = {
  721. .name = "func_48m_ck",
  722. .parent = &apll96_ck, /* 96M or Alt */
  723. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  724. RATE_PROPAGATES | PARENT_CONTROLS_CLOCK,
  725. .init = &omap2_init_clksel_parent,
  726. .clksel_reg = OMAP_CM_REGADDR(PLL_MOD, CM_CLKSEL1),
  727. .clksel_mask = OMAP24XX_48M_SOURCE,
  728. .clksel = func_48m_clksel,
  729. .recalc = &omap2_clksel_recalc,
  730. .round_rate = &omap2_clksel_round_rate,
  731. .set_rate = &omap2_clksel_set_rate
  732. };
  733. static struct clk func_12m_ck = {
  734. .name = "func_12m_ck",
  735. .parent = &func_48m_ck,
  736. .fixed_div = 4,
  737. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  738. RATE_PROPAGATES | PARENT_CONTROLS_CLOCK,
  739. .recalc = &omap2_fixed_divisor_recalc,
  740. };
  741. /* Secure timer, only available in secure mode */
  742. static struct clk wdt1_osc_ck = {
  743. .name = "ck_wdt1_osc",
  744. .parent = &osc_ck,
  745. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  746. .recalc = &followparent_recalc,
  747. };
  748. /*
  749. * The common_clkout* clksel_rate structs are common to
  750. * sys_clkout, sys_clkout_src, sys_clkout2, and sys_clkout2_src.
  751. * sys_clkout2_* are 2420-only, so the
  752. * clksel_rate flags fields are inaccurate for those clocks. This is
  753. * harmless since access to those clocks are gated by the struct clk
  754. * flags fields, which mark them as 2420-only.
  755. */
  756. static const struct clksel_rate common_clkout_src_core_rates[] = {
  757. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  758. { .div = 0 }
  759. };
  760. static const struct clksel_rate common_clkout_src_sys_rates[] = {
  761. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  762. { .div = 0 }
  763. };
  764. static const struct clksel_rate common_clkout_src_96m_rates[] = {
  765. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  766. { .div = 0 }
  767. };
  768. static const struct clksel_rate common_clkout_src_54m_rates[] = {
  769. { .div = 1, .val = 3, .flags = RATE_IN_24XX | DEFAULT_RATE },
  770. { .div = 0 }
  771. };
  772. static const struct clksel common_clkout_src_clksel[] = {
  773. { .parent = &core_ck, .rates = common_clkout_src_core_rates },
  774. { .parent = &sys_ck, .rates = common_clkout_src_sys_rates },
  775. { .parent = &func_96m_ck, .rates = common_clkout_src_96m_rates },
  776. { .parent = &func_54m_ck, .rates = common_clkout_src_54m_rates },
  777. { .parent = NULL }
  778. };
  779. static struct clk sys_clkout_src = {
  780. .name = "sys_clkout_src",
  781. .parent = &func_54m_ck,
  782. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  783. RATE_PROPAGATES,
  784. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  785. .enable_bit = OMAP24XX_CLKOUT_EN_SHIFT,
  786. .init = &omap2_init_clksel_parent,
  787. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  788. .clksel_mask = OMAP24XX_CLKOUT_SOURCE_MASK,
  789. .clksel = common_clkout_src_clksel,
  790. .recalc = &omap2_clksel_recalc,
  791. .round_rate = &omap2_clksel_round_rate,
  792. .set_rate = &omap2_clksel_set_rate
  793. };
  794. static const struct clksel_rate common_clkout_rates[] = {
  795. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  796. { .div = 2, .val = 1, .flags = RATE_IN_24XX },
  797. { .div = 4, .val = 2, .flags = RATE_IN_24XX },
  798. { .div = 8, .val = 3, .flags = RATE_IN_24XX },
  799. { .div = 16, .val = 4, .flags = RATE_IN_24XX },
  800. { .div = 0 },
  801. };
  802. static const struct clksel sys_clkout_clksel[] = {
  803. { .parent = &sys_clkout_src, .rates = common_clkout_rates },
  804. { .parent = NULL }
  805. };
  806. static struct clk sys_clkout = {
  807. .name = "sys_clkout",
  808. .parent = &sys_clkout_src,
  809. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  810. PARENT_CONTROLS_CLOCK,
  811. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  812. .clksel_mask = OMAP24XX_CLKOUT_DIV_MASK,
  813. .clksel = sys_clkout_clksel,
  814. .recalc = &omap2_clksel_recalc,
  815. .round_rate = &omap2_clksel_round_rate,
  816. .set_rate = &omap2_clksel_set_rate
  817. };
  818. /* In 2430, new in 2420 ES2 */
  819. static struct clk sys_clkout2_src = {
  820. .name = "sys_clkout2_src",
  821. .parent = &func_54m_ck,
  822. .flags = CLOCK_IN_OMAP242X | RATE_PROPAGATES,
  823. .enable_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  824. .enable_bit = OMAP2420_CLKOUT2_EN_SHIFT,
  825. .init = &omap2_init_clksel_parent,
  826. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  827. .clksel_mask = OMAP2420_CLKOUT2_SOURCE_MASK,
  828. .clksel = common_clkout_src_clksel,
  829. .recalc = &omap2_clksel_recalc,
  830. .round_rate = &omap2_clksel_round_rate,
  831. .set_rate = &omap2_clksel_set_rate
  832. };
  833. static const struct clksel sys_clkout2_clksel[] = {
  834. { .parent = &sys_clkout2_src, .rates = common_clkout_rates },
  835. { .parent = NULL }
  836. };
  837. /* In 2430, new in 2420 ES2 */
  838. static struct clk sys_clkout2 = {
  839. .name = "sys_clkout2",
  840. .parent = &sys_clkout2_src,
  841. .flags = CLOCK_IN_OMAP242X | PARENT_CONTROLS_CLOCK,
  842. .clksel_reg = OMAP24XX_PRCM_CLKOUT_CTRL,
  843. .clksel_mask = OMAP2420_CLKOUT2_DIV_MASK,
  844. .clksel = sys_clkout2_clksel,
  845. .recalc = &omap2_clksel_recalc,
  846. .round_rate = &omap2_clksel_round_rate,
  847. .set_rate = &omap2_clksel_set_rate
  848. };
  849. static struct clk emul_ck = {
  850. .name = "emul_ck",
  851. .parent = &func_54m_ck,
  852. .flags = CLOCK_IN_OMAP242X,
  853. .enable_reg = OMAP24XX_PRCM_CLKEMUL_CTRL,
  854. .enable_bit = OMAP24XX_EMULATION_EN_SHIFT,
  855. .recalc = &followparent_recalc,
  856. };
  857. /*
  858. * MPU clock domain
  859. * Clocks:
  860. * MPU_FCLK, MPU_ICLK
  861. * INT_M_FCLK, INT_M_I_CLK
  862. *
  863. * - Individual clocks are hardware managed.
  864. * - Base divider comes from: CM_CLKSEL_MPU
  865. *
  866. */
  867. static const struct clksel_rate mpu_core_rates[] = {
  868. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  869. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  870. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  871. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  872. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  873. { .div = 0 },
  874. };
  875. static const struct clksel mpu_clksel[] = {
  876. { .parent = &core_ck, .rates = mpu_core_rates },
  877. { .parent = NULL }
  878. };
  879. static struct clk mpu_ck = { /* Control cpu */
  880. .name = "mpu_ck",
  881. .parent = &core_ck,
  882. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  883. ALWAYS_ENABLED | DELAYED_APP |
  884. CONFIG_PARTICIPANT | RATE_PROPAGATES,
  885. .init = &omap2_init_clksel_parent,
  886. .clksel_reg = OMAP_CM_REGADDR(MPU_MOD, CM_CLKSEL),
  887. .clksel_mask = OMAP24XX_CLKSEL_MPU_MASK,
  888. .clksel = mpu_clksel,
  889. .recalc = &omap2_clksel_recalc,
  890. .round_rate = &omap2_clksel_round_rate,
  891. .set_rate = &omap2_clksel_set_rate
  892. };
  893. /*
  894. * DSP (2430-IVA2.1) (2420-UMA+IVA1) clock domain
  895. * Clocks:
  896. * 2430: IVA2.1_FCLK (really just DSP_FCLK), IVA2.1_ICLK
  897. * 2420: UMA_FCLK, UMA_ICLK, IVA_MPU, IVA_COP
  898. *
  899. * Won't be too specific here. The core clock comes into this block
  900. * it is divided then tee'ed. One branch goes directly to xyz enable
  901. * controls. The other branch gets further divided by 2 then possibly
  902. * routed into a synchronizer and out of clocks abc.
  903. */
  904. static const struct clksel_rate dsp_fck_core_rates[] = {
  905. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  906. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  907. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  908. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  909. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  910. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  911. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  912. { .div = 0 },
  913. };
  914. static const struct clksel dsp_fck_clksel[] = {
  915. { .parent = &core_ck, .rates = dsp_fck_core_rates },
  916. { .parent = NULL }
  917. };
  918. static struct clk dsp_fck = {
  919. .name = "dsp_fck",
  920. .parent = &core_ck,
  921. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | DELAYED_APP |
  922. CONFIG_PARTICIPANT | RATE_PROPAGATES,
  923. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  924. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  925. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  926. .clksel_mask = OMAP24XX_CLKSEL_DSP_MASK,
  927. .clksel = dsp_fck_clksel,
  928. .recalc = &omap2_clksel_recalc,
  929. .round_rate = &omap2_clksel_round_rate,
  930. .set_rate = &omap2_clksel_set_rate
  931. };
  932. /* DSP interface clock */
  933. static const struct clksel_rate dsp_irate_ick_rates[] = {
  934. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  935. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  936. { .div = 3, .val = 3, .flags = RATE_IN_243X },
  937. { .div = 0 },
  938. };
  939. static const struct clksel dsp_irate_ick_clksel[] = {
  940. { .parent = &dsp_fck, .rates = dsp_irate_ick_rates },
  941. { .parent = NULL }
  942. };
  943. /*
  944. * This clock does not exist as such in the TRM, but is added to
  945. * separate source selection from XXX
  946. */
  947. static struct clk dsp_irate_ick = {
  948. .name = "dsp_irate_ick",
  949. .parent = &dsp_fck,
  950. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | DELAYED_APP |
  951. CONFIG_PARTICIPANT | PARENT_CONTROLS_CLOCK,
  952. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  953. .clksel_mask = OMAP24XX_CLKSEL_DSP_IF_MASK,
  954. .clksel = dsp_irate_ick_clksel,
  955. .recalc = &omap2_clksel_recalc,
  956. .round_rate = &omap2_clksel_round_rate,
  957. .set_rate = &omap2_clksel_set_rate
  958. };
  959. /* 2420 only */
  960. static struct clk dsp_ick = {
  961. .name = "dsp_ick", /* apparently ipi and isp */
  962. .parent = &dsp_irate_ick,
  963. .flags = CLOCK_IN_OMAP242X | DELAYED_APP | CONFIG_PARTICIPANT,
  964. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_ICLKEN),
  965. .enable_bit = OMAP2420_EN_DSP_IPI_SHIFT, /* for ipi */
  966. };
  967. /* 2430 only - EN_DSP controls both dsp fclk and iclk on 2430 */
  968. static struct clk iva2_1_ick = {
  969. .name = "iva2_1_ick",
  970. .parent = &dsp_irate_ick,
  971. .flags = CLOCK_IN_OMAP243X | DELAYED_APP | CONFIG_PARTICIPANT,
  972. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  973. .enable_bit = OMAP24XX_CM_FCLKEN_DSP_EN_DSP_SHIFT,
  974. };
  975. static struct clk iva1_ifck = {
  976. .name = "iva1_ifck",
  977. .parent = &core_ck,
  978. .flags = CLOCK_IN_OMAP242X | CONFIG_PARTICIPANT |
  979. RATE_PROPAGATES | DELAYED_APP,
  980. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  981. .enable_bit = OMAP2420_EN_IVA_COP_SHIFT,
  982. .clksel_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_CLKSEL),
  983. .clksel_mask = OMAP2420_CLKSEL_IVA_MASK,
  984. .clksel = dsp_fck_clksel,
  985. .recalc = &omap2_clksel_recalc,
  986. .round_rate = &omap2_clksel_round_rate,
  987. .set_rate = &omap2_clksel_set_rate
  988. };
  989. /* IVA1 mpu/int/i/f clocks are /2 of parent */
  990. static struct clk iva1_mpu_int_ifck = {
  991. .name = "iva1_mpu_int_ifck",
  992. .parent = &iva1_ifck,
  993. .flags = CLOCK_IN_OMAP242X,
  994. .enable_reg = OMAP_CM_REGADDR(OMAP24XX_DSP_MOD, CM_FCLKEN),
  995. .enable_bit = OMAP2420_EN_IVA_MPU_SHIFT,
  996. .fixed_div = 2,
  997. .recalc = &omap2_fixed_divisor_recalc,
  998. };
  999. /*
  1000. * L3 clock domain
  1001. * L3 clocks are used for both interface and functional clocks to
  1002. * multiple entities. Some of these clocks are completely managed
  1003. * by hardware, and some others allow software control. Hardware
  1004. * managed ones general are based on directly CLK_REQ signals and
  1005. * various auto idle settings. The functional spec sets many of these
  1006. * as 'tie-high' for their enables.
  1007. *
  1008. * I-CLOCKS:
  1009. * L3-Interconnect, SMS, GPMC, SDRC, OCM_RAM, OCM_ROM, SDMA
  1010. * CAM, HS-USB.
  1011. * F-CLOCK
  1012. * SSI.
  1013. *
  1014. * GPMC memories and SDRC have timing and clock sensitive registers which
  1015. * may very well need notification when the clock changes. Currently for low
  1016. * operating points, these are taken care of in sleep.S.
  1017. */
  1018. static const struct clksel_rate core_l3_core_rates[] = {
  1019. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1020. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  1021. { .div = 4, .val = 4, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1022. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1023. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1024. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  1025. { .div = 16, .val = 16, .flags = RATE_IN_242X },
  1026. { .div = 0 }
  1027. };
  1028. static const struct clksel core_l3_clksel[] = {
  1029. { .parent = &core_ck, .rates = core_l3_core_rates },
  1030. { .parent = NULL }
  1031. };
  1032. static struct clk core_l3_ck = { /* Used for ick and fck, interconnect */
  1033. .name = "core_l3_ck",
  1034. .parent = &core_ck,
  1035. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1036. ALWAYS_ENABLED | DELAYED_APP |
  1037. CONFIG_PARTICIPANT | RATE_PROPAGATES,
  1038. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1039. .clksel_mask = OMAP24XX_CLKSEL_L3_MASK,
  1040. .clksel = core_l3_clksel,
  1041. .recalc = &omap2_clksel_recalc,
  1042. .round_rate = &omap2_clksel_round_rate,
  1043. .set_rate = &omap2_clksel_set_rate
  1044. };
  1045. /* usb_l4_ick */
  1046. static const struct clksel_rate usb_l4_ick_core_l3_rates[] = {
  1047. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1048. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1049. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1050. { .div = 0 }
  1051. };
  1052. static const struct clksel usb_l4_ick_clksel[] = {
  1053. { .parent = &core_l3_ck, .rates = usb_l4_ick_core_l3_rates },
  1054. { .parent = NULL },
  1055. };
  1056. static struct clk usb_l4_ick = { /* FS-USB interface clock */
  1057. .name = "usb_l4_ick",
  1058. .parent = &core_l3_ck,
  1059. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1060. DELAYED_APP | CONFIG_PARTICIPANT,
  1061. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1062. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  1063. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1064. .clksel_mask = OMAP24XX_CLKSEL_USB_MASK,
  1065. .clksel = usb_l4_ick_clksel,
  1066. .recalc = &omap2_clksel_recalc,
  1067. .round_rate = &omap2_clksel_round_rate,
  1068. .set_rate = &omap2_clksel_set_rate
  1069. };
  1070. /*
  1071. * SSI is in L3 management domain, its direct parent is core not l3,
  1072. * many core power domain entities are grouped into the L3 clock
  1073. * domain.
  1074. * SSI_SSR_FCLK, SSI_SST_FCLK, SSI_L4_CLIK
  1075. *
  1076. * ssr = core/1/2/3/4/5, sst = 1/2 ssr.
  1077. */
  1078. static const struct clksel_rate ssi_ssr_sst_fck_core_rates[] = {
  1079. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1080. { .div = 2, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1081. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1082. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1083. { .div = 5, .val = 5, .flags = RATE_IN_243X },
  1084. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  1085. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  1086. { .div = 0 }
  1087. };
  1088. static const struct clksel ssi_ssr_sst_fck_clksel[] = {
  1089. { .parent = &core_ck, .rates = ssi_ssr_sst_fck_core_rates },
  1090. { .parent = NULL }
  1091. };
  1092. static struct clk ssi_ssr_sst_fck = {
  1093. .name = "ssi_fck",
  1094. .parent = &core_ck,
  1095. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1096. DELAYED_APP,
  1097. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1098. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1099. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1100. .clksel_mask = OMAP24XX_CLKSEL_SSI_MASK,
  1101. .clksel = ssi_ssr_sst_fck_clksel,
  1102. .recalc = &omap2_clksel_recalc,
  1103. .round_rate = &omap2_clksel_round_rate,
  1104. .set_rate = &omap2_clksel_set_rate
  1105. };
  1106. /*
  1107. * GFX clock domain
  1108. * Clocks:
  1109. * GFX_FCLK, GFX_ICLK
  1110. * GFX_CG1(2d), GFX_CG2(3d)
  1111. *
  1112. * GFX_FCLK runs from L3, and is divided by (1,2,3,4)
  1113. * The 2d and 3d clocks run at a hardware determined
  1114. * divided value of fclk.
  1115. *
  1116. */
  1117. /* XXX REVISIT: GFX clock is part of CONFIG_PARTICIPANT, no? doublecheck. */
  1118. /* This clksel struct is shared between gfx_3d_fck and gfx_2d_fck */
  1119. static const struct clksel gfx_fck_clksel[] = {
  1120. { .parent = &core_l3_ck, .rates = gfx_l3_rates },
  1121. { .parent = NULL },
  1122. };
  1123. static struct clk gfx_3d_fck = {
  1124. .name = "gfx_3d_fck",
  1125. .parent = &core_l3_ck,
  1126. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1127. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1128. .enable_bit = OMAP24XX_EN_3D_SHIFT,
  1129. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1130. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1131. .clksel = gfx_fck_clksel,
  1132. .recalc = &omap2_clksel_recalc,
  1133. .round_rate = &omap2_clksel_round_rate,
  1134. .set_rate = &omap2_clksel_set_rate
  1135. };
  1136. static struct clk gfx_2d_fck = {
  1137. .name = "gfx_2d_fck",
  1138. .parent = &core_l3_ck,
  1139. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1140. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_FCLKEN),
  1141. .enable_bit = OMAP24XX_EN_2D_SHIFT,
  1142. .clksel_reg = OMAP_CM_REGADDR(GFX_MOD, CM_CLKSEL),
  1143. .clksel_mask = OMAP_CLKSEL_GFX_MASK,
  1144. .clksel = gfx_fck_clksel,
  1145. .recalc = &omap2_clksel_recalc,
  1146. .round_rate = &omap2_clksel_round_rate,
  1147. .set_rate = &omap2_clksel_set_rate
  1148. };
  1149. static struct clk gfx_ick = {
  1150. .name = "gfx_ick", /* From l3 */
  1151. .parent = &core_l3_ck,
  1152. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1153. .enable_reg = OMAP_CM_REGADDR(GFX_MOD, CM_ICLKEN),
  1154. .enable_bit = OMAP_EN_GFX_SHIFT,
  1155. .recalc = &followparent_recalc,
  1156. };
  1157. /*
  1158. * Modem clock domain (2430)
  1159. * CLOCKS:
  1160. * MDM_OSC_CLK
  1161. * MDM_ICLK
  1162. * These clocks are usable in chassis mode only.
  1163. */
  1164. static const struct clksel_rate mdm_ick_core_rates[] = {
  1165. { .div = 1, .val = 1, .flags = RATE_IN_243X },
  1166. { .div = 4, .val = 4, .flags = RATE_IN_243X | DEFAULT_RATE },
  1167. { .div = 6, .val = 6, .flags = RATE_IN_243X },
  1168. { .div = 9, .val = 9, .flags = RATE_IN_243X },
  1169. { .div = 0 }
  1170. };
  1171. static const struct clksel mdm_ick_clksel[] = {
  1172. { .parent = &core_ck, .rates = mdm_ick_core_rates },
  1173. { .parent = NULL }
  1174. };
  1175. static struct clk mdm_ick = { /* used both as a ick and fck */
  1176. .name = "mdm_ick",
  1177. .parent = &core_ck,
  1178. .flags = CLOCK_IN_OMAP243X | DELAYED_APP | CONFIG_PARTICIPANT,
  1179. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_ICLKEN),
  1180. .enable_bit = OMAP2430_CM_ICLKEN_MDM_EN_MDM_SHIFT,
  1181. .clksel_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_CLKSEL),
  1182. .clksel_mask = OMAP2430_CLKSEL_MDM_MASK,
  1183. .clksel = mdm_ick_clksel,
  1184. .recalc = &omap2_clksel_recalc,
  1185. .round_rate = &omap2_clksel_round_rate,
  1186. .set_rate = &omap2_clksel_set_rate
  1187. };
  1188. static struct clk mdm_osc_ck = {
  1189. .name = "mdm_osc_ck",
  1190. .parent = &osc_ck,
  1191. .flags = CLOCK_IN_OMAP243X,
  1192. .enable_reg = OMAP_CM_REGADDR(OMAP2430_MDM_MOD, CM_FCLKEN),
  1193. .enable_bit = OMAP2430_EN_OSC_SHIFT,
  1194. .recalc = &followparent_recalc,
  1195. };
  1196. /*
  1197. * L4 clock management domain
  1198. *
  1199. * This domain contains lots of interface clocks from the L4 interface, some
  1200. * functional clocks. Fixed APLL functional source clocks are managed in
  1201. * this domain.
  1202. */
  1203. static const struct clksel_rate l4_core_l3_rates[] = {
  1204. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1205. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1206. { .div = 0 }
  1207. };
  1208. static const struct clksel l4_clksel[] = {
  1209. { .parent = &core_l3_ck, .rates = l4_core_l3_rates },
  1210. { .parent = NULL }
  1211. };
  1212. static struct clk l4_ck = { /* used both as an ick and fck */
  1213. .name = "l4_ck",
  1214. .parent = &core_l3_ck,
  1215. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1216. ALWAYS_ENABLED | DELAYED_APP | RATE_PROPAGATES,
  1217. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1218. .clksel_mask = OMAP24XX_CLKSEL_L4_MASK,
  1219. .clksel = l4_clksel,
  1220. .recalc = &omap2_clksel_recalc,
  1221. .round_rate = &omap2_clksel_round_rate,
  1222. .set_rate = &omap2_clksel_set_rate
  1223. };
  1224. static struct clk ssi_l4_ick = {
  1225. .name = "ssi_l4_ick",
  1226. .parent = &l4_ck,
  1227. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1228. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1229. .enable_bit = OMAP24XX_EN_SSI_SHIFT,
  1230. .recalc = &followparent_recalc,
  1231. };
  1232. /*
  1233. * DSS clock domain
  1234. * CLOCKs:
  1235. * DSS_L4_ICLK, DSS_L3_ICLK,
  1236. * DSS_CLK1, DSS_CLK2, DSS_54MHz_CLK
  1237. *
  1238. * DSS is both initiator and target.
  1239. */
  1240. /* XXX Add RATE_NOT_VALIDATED */
  1241. static const struct clksel_rate dss1_fck_sys_rates[] = {
  1242. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1243. { .div = 0 }
  1244. };
  1245. static const struct clksel_rate dss1_fck_core_rates[] = {
  1246. { .div = 1, .val = 1, .flags = RATE_IN_24XX },
  1247. { .div = 2, .val = 2, .flags = RATE_IN_24XX },
  1248. { .div = 3, .val = 3, .flags = RATE_IN_24XX },
  1249. { .div = 4, .val = 4, .flags = RATE_IN_24XX },
  1250. { .div = 5, .val = 5, .flags = RATE_IN_24XX },
  1251. { .div = 6, .val = 6, .flags = RATE_IN_24XX },
  1252. { .div = 8, .val = 8, .flags = RATE_IN_24XX },
  1253. { .div = 9, .val = 9, .flags = RATE_IN_24XX },
  1254. { .div = 12, .val = 12, .flags = RATE_IN_24XX },
  1255. { .div = 16, .val = 16, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1256. { .div = 0 }
  1257. };
  1258. static const struct clksel dss1_fck_clksel[] = {
  1259. { .parent = &sys_ck, .rates = dss1_fck_sys_rates },
  1260. { .parent = &core_ck, .rates = dss1_fck_core_rates },
  1261. { .parent = NULL },
  1262. };
  1263. static struct clk dss_ick = { /* Enables both L3,L4 ICLK's */
  1264. .name = "dss_ick",
  1265. .parent = &l4_ck, /* really both l3 and l4 */
  1266. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1267. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1268. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1269. .recalc = &followparent_recalc,
  1270. };
  1271. static struct clk dss1_fck = {
  1272. .name = "dss1_fck",
  1273. .parent = &core_ck, /* Core or sys */
  1274. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1275. DELAYED_APP,
  1276. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1277. .enable_bit = OMAP24XX_EN_DSS1_SHIFT,
  1278. .init = &omap2_init_clksel_parent,
  1279. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1280. .clksel_mask = OMAP24XX_CLKSEL_DSS1_MASK,
  1281. .clksel = dss1_fck_clksel,
  1282. .recalc = &omap2_clksel_recalc,
  1283. .round_rate = &omap2_clksel_round_rate,
  1284. .set_rate = &omap2_clksel_set_rate
  1285. };
  1286. static const struct clksel_rate dss2_fck_sys_rates[] = {
  1287. { .div = 1, .val = 0, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1288. { .div = 0 }
  1289. };
  1290. static const struct clksel_rate dss2_fck_48m_rates[] = {
  1291. { .div = 1, .val = 1, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1292. { .div = 0 }
  1293. };
  1294. static const struct clksel dss2_fck_clksel[] = {
  1295. { .parent = &sys_ck, .rates = dss2_fck_sys_rates },
  1296. { .parent = &func_48m_ck, .rates = dss2_fck_48m_rates },
  1297. { .parent = NULL }
  1298. };
  1299. static struct clk dss2_fck = { /* Alt clk used in power management */
  1300. .name = "dss2_fck",
  1301. .parent = &sys_ck, /* fixed at sys_ck or 48MHz */
  1302. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  1303. DELAYED_APP,
  1304. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1305. .enable_bit = OMAP24XX_EN_DSS2_SHIFT,
  1306. .init = &omap2_init_clksel_parent,
  1307. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  1308. .clksel_mask = OMAP24XX_CLKSEL_DSS2_MASK,
  1309. .clksel = dss2_fck_clksel,
  1310. .recalc = &followparent_recalc,
  1311. };
  1312. static struct clk dss_54m_fck = { /* Alt clk used in power management */
  1313. .name = "dss_54m_fck", /* 54m tv clk */
  1314. .parent = &func_54m_ck,
  1315. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1316. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1317. .enable_bit = OMAP24XX_EN_TV_SHIFT,
  1318. .recalc = &followparent_recalc,
  1319. };
  1320. /*
  1321. * CORE power domain ICLK & FCLK defines.
  1322. * Many of the these can have more than one possible parent. Entries
  1323. * here will likely have an L4 interface parent, and may have multiple
  1324. * functional clock parents.
  1325. */
  1326. static const struct clksel_rate gpt_alt_rates[] = {
  1327. { .div = 1, .val = 2, .flags = RATE_IN_24XX | DEFAULT_RATE },
  1328. { .div = 0 }
  1329. };
  1330. static const struct clksel omap24xx_gpt_clksel[] = {
  1331. { .parent = &func_32k_ck, .rates = gpt_32k_rates },
  1332. { .parent = &sys_ck, .rates = gpt_sys_rates },
  1333. { .parent = &alt_ck, .rates = gpt_alt_rates },
  1334. { .parent = NULL },
  1335. };
  1336. static struct clk gpt1_ick = {
  1337. .name = "gpt1_ick",
  1338. .parent = &l4_ck,
  1339. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1340. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1341. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1342. .recalc = &followparent_recalc,
  1343. };
  1344. static struct clk gpt1_fck = {
  1345. .name = "gpt1_fck",
  1346. .parent = &func_32k_ck,
  1347. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1348. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1349. .enable_bit = OMAP24XX_EN_GPT1_SHIFT,
  1350. .init = &omap2_init_clksel_parent,
  1351. .clksel_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_CLKSEL1),
  1352. .clksel_mask = OMAP24XX_CLKSEL_GPT1_MASK,
  1353. .clksel = omap24xx_gpt_clksel,
  1354. .recalc = &omap2_clksel_recalc,
  1355. .round_rate = &omap2_clksel_round_rate,
  1356. .set_rate = &omap2_clksel_set_rate
  1357. };
  1358. static struct clk gpt2_ick = {
  1359. .name = "gpt2_ick",
  1360. .parent = &l4_ck,
  1361. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1362. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1363. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1364. .recalc = &followparent_recalc,
  1365. };
  1366. static struct clk gpt2_fck = {
  1367. .name = "gpt2_fck",
  1368. .parent = &func_32k_ck,
  1369. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1370. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1371. .enable_bit = OMAP24XX_EN_GPT2_SHIFT,
  1372. .init = &omap2_init_clksel_parent,
  1373. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1374. .clksel_mask = OMAP24XX_CLKSEL_GPT2_MASK,
  1375. .clksel = omap24xx_gpt_clksel,
  1376. .recalc = &omap2_clksel_recalc,
  1377. };
  1378. static struct clk gpt3_ick = {
  1379. .name = "gpt3_ick",
  1380. .parent = &l4_ck,
  1381. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1382. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1383. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1384. .recalc = &followparent_recalc,
  1385. };
  1386. static struct clk gpt3_fck = {
  1387. .name = "gpt3_fck",
  1388. .parent = &func_32k_ck,
  1389. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1390. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1391. .enable_bit = OMAP24XX_EN_GPT3_SHIFT,
  1392. .init = &omap2_init_clksel_parent,
  1393. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1394. .clksel_mask = OMAP24XX_CLKSEL_GPT3_MASK,
  1395. .clksel = omap24xx_gpt_clksel,
  1396. .recalc = &omap2_clksel_recalc,
  1397. };
  1398. static struct clk gpt4_ick = {
  1399. .name = "gpt4_ick",
  1400. .parent = &l4_ck,
  1401. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1402. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1403. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1404. .recalc = &followparent_recalc,
  1405. };
  1406. static struct clk gpt4_fck = {
  1407. .name = "gpt4_fck",
  1408. .parent = &func_32k_ck,
  1409. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1410. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1411. .enable_bit = OMAP24XX_EN_GPT4_SHIFT,
  1412. .init = &omap2_init_clksel_parent,
  1413. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1414. .clksel_mask = OMAP24XX_CLKSEL_GPT4_MASK,
  1415. .clksel = omap24xx_gpt_clksel,
  1416. .recalc = &omap2_clksel_recalc,
  1417. };
  1418. static struct clk gpt5_ick = {
  1419. .name = "gpt5_ick",
  1420. .parent = &l4_ck,
  1421. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1422. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1423. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1424. .recalc = &followparent_recalc,
  1425. };
  1426. static struct clk gpt5_fck = {
  1427. .name = "gpt5_fck",
  1428. .parent = &func_32k_ck,
  1429. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1430. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1431. .enable_bit = OMAP24XX_EN_GPT5_SHIFT,
  1432. .init = &omap2_init_clksel_parent,
  1433. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1434. .clksel_mask = OMAP24XX_CLKSEL_GPT5_MASK,
  1435. .clksel = omap24xx_gpt_clksel,
  1436. .recalc = &omap2_clksel_recalc,
  1437. };
  1438. static struct clk gpt6_ick = {
  1439. .name = "gpt6_ick",
  1440. .parent = &l4_ck,
  1441. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1442. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1443. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1444. .recalc = &followparent_recalc,
  1445. };
  1446. static struct clk gpt6_fck = {
  1447. .name = "gpt6_fck",
  1448. .parent = &func_32k_ck,
  1449. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1450. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1451. .enable_bit = OMAP24XX_EN_GPT6_SHIFT,
  1452. .init = &omap2_init_clksel_parent,
  1453. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1454. .clksel_mask = OMAP24XX_CLKSEL_GPT6_MASK,
  1455. .clksel = omap24xx_gpt_clksel,
  1456. .recalc = &omap2_clksel_recalc,
  1457. };
  1458. static struct clk gpt7_ick = {
  1459. .name = "gpt7_ick",
  1460. .parent = &l4_ck,
  1461. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1462. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1463. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1464. .recalc = &followparent_recalc,
  1465. };
  1466. static struct clk gpt7_fck = {
  1467. .name = "gpt7_fck",
  1468. .parent = &func_32k_ck,
  1469. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1470. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1471. .enable_bit = OMAP24XX_EN_GPT7_SHIFT,
  1472. .init = &omap2_init_clksel_parent,
  1473. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1474. .clksel_mask = OMAP24XX_CLKSEL_GPT7_MASK,
  1475. .clksel = omap24xx_gpt_clksel,
  1476. .recalc = &omap2_clksel_recalc,
  1477. };
  1478. static struct clk gpt8_ick = {
  1479. .name = "gpt8_ick",
  1480. .parent = &l4_ck,
  1481. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1482. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1483. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1484. .recalc = &followparent_recalc,
  1485. };
  1486. static struct clk gpt8_fck = {
  1487. .name = "gpt8_fck",
  1488. .parent = &func_32k_ck,
  1489. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1490. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1491. .enable_bit = OMAP24XX_EN_GPT8_SHIFT,
  1492. .init = &omap2_init_clksel_parent,
  1493. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1494. .clksel_mask = OMAP24XX_CLKSEL_GPT8_MASK,
  1495. .clksel = omap24xx_gpt_clksel,
  1496. .recalc = &omap2_clksel_recalc,
  1497. };
  1498. static struct clk gpt9_ick = {
  1499. .name = "gpt9_ick",
  1500. .parent = &l4_ck,
  1501. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1502. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1503. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1504. .recalc = &followparent_recalc,
  1505. };
  1506. static struct clk gpt9_fck = {
  1507. .name = "gpt9_fck",
  1508. .parent = &func_32k_ck,
  1509. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1510. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1511. .enable_bit = OMAP24XX_EN_GPT9_SHIFT,
  1512. .init = &omap2_init_clksel_parent,
  1513. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1514. .clksel_mask = OMAP24XX_CLKSEL_GPT9_MASK,
  1515. .clksel = omap24xx_gpt_clksel,
  1516. .recalc = &omap2_clksel_recalc,
  1517. };
  1518. static struct clk gpt10_ick = {
  1519. .name = "gpt10_ick",
  1520. .parent = &l4_ck,
  1521. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1522. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1523. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1524. .recalc = &followparent_recalc,
  1525. };
  1526. static struct clk gpt10_fck = {
  1527. .name = "gpt10_fck",
  1528. .parent = &func_32k_ck,
  1529. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1530. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1531. .enable_bit = OMAP24XX_EN_GPT10_SHIFT,
  1532. .init = &omap2_init_clksel_parent,
  1533. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1534. .clksel_mask = OMAP24XX_CLKSEL_GPT10_MASK,
  1535. .clksel = omap24xx_gpt_clksel,
  1536. .recalc = &omap2_clksel_recalc,
  1537. };
  1538. static struct clk gpt11_ick = {
  1539. .name = "gpt11_ick",
  1540. .parent = &l4_ck,
  1541. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1542. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1543. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1544. .recalc = &followparent_recalc,
  1545. };
  1546. static struct clk gpt11_fck = {
  1547. .name = "gpt11_fck",
  1548. .parent = &func_32k_ck,
  1549. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1550. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1551. .enable_bit = OMAP24XX_EN_GPT11_SHIFT,
  1552. .init = &omap2_init_clksel_parent,
  1553. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1554. .clksel_mask = OMAP24XX_CLKSEL_GPT11_MASK,
  1555. .clksel = omap24xx_gpt_clksel,
  1556. .recalc = &omap2_clksel_recalc,
  1557. };
  1558. static struct clk gpt12_ick = {
  1559. .name = "gpt12_ick",
  1560. .parent = &l4_ck,
  1561. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1562. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1563. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1564. .recalc = &followparent_recalc,
  1565. };
  1566. static struct clk gpt12_fck = {
  1567. .name = "gpt12_fck",
  1568. .parent = &func_32k_ck,
  1569. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1570. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1571. .enable_bit = OMAP24XX_EN_GPT12_SHIFT,
  1572. .init = &omap2_init_clksel_parent,
  1573. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL2),
  1574. .clksel_mask = OMAP24XX_CLKSEL_GPT12_MASK,
  1575. .clksel = omap24xx_gpt_clksel,
  1576. .recalc = &omap2_clksel_recalc,
  1577. };
  1578. static struct clk mcbsp1_ick = {
  1579. .name = "mcbsp_ick",
  1580. .id = 1,
  1581. .parent = &l4_ck,
  1582. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1583. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1584. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1585. .recalc = &followparent_recalc,
  1586. };
  1587. static struct clk mcbsp1_fck = {
  1588. .name = "mcbsp_fck",
  1589. .id = 1,
  1590. .parent = &func_96m_ck,
  1591. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1592. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1593. .enable_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1594. .recalc = &followparent_recalc,
  1595. };
  1596. static struct clk mcbsp2_ick = {
  1597. .name = "mcbsp_ick",
  1598. .id = 2,
  1599. .parent = &l4_ck,
  1600. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1601. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1602. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1603. .recalc = &followparent_recalc,
  1604. };
  1605. static struct clk mcbsp2_fck = {
  1606. .name = "mcbsp_fck",
  1607. .id = 2,
  1608. .parent = &func_96m_ck,
  1609. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1610. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1611. .enable_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1612. .recalc = &followparent_recalc,
  1613. };
  1614. static struct clk mcbsp3_ick = {
  1615. .name = "mcbsp_ick",
  1616. .id = 3,
  1617. .parent = &l4_ck,
  1618. .flags = CLOCK_IN_OMAP243X,
  1619. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1620. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1621. .recalc = &followparent_recalc,
  1622. };
  1623. static struct clk mcbsp3_fck = {
  1624. .name = "mcbsp_fck",
  1625. .id = 3,
  1626. .parent = &func_96m_ck,
  1627. .flags = CLOCK_IN_OMAP243X,
  1628. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1629. .enable_bit = OMAP2430_EN_MCBSP3_SHIFT,
  1630. .recalc = &followparent_recalc,
  1631. };
  1632. static struct clk mcbsp4_ick = {
  1633. .name = "mcbsp_ick",
  1634. .id = 4,
  1635. .parent = &l4_ck,
  1636. .flags = CLOCK_IN_OMAP243X,
  1637. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1638. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1639. .recalc = &followparent_recalc,
  1640. };
  1641. static struct clk mcbsp4_fck = {
  1642. .name = "mcbsp_fck",
  1643. .id = 4,
  1644. .parent = &func_96m_ck,
  1645. .flags = CLOCK_IN_OMAP243X,
  1646. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1647. .enable_bit = OMAP2430_EN_MCBSP4_SHIFT,
  1648. .recalc = &followparent_recalc,
  1649. };
  1650. static struct clk mcbsp5_ick = {
  1651. .name = "mcbsp_ick",
  1652. .id = 5,
  1653. .parent = &l4_ck,
  1654. .flags = CLOCK_IN_OMAP243X,
  1655. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1656. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1657. .recalc = &followparent_recalc,
  1658. };
  1659. static struct clk mcbsp5_fck = {
  1660. .name = "mcbsp_fck",
  1661. .id = 5,
  1662. .parent = &func_96m_ck,
  1663. .flags = CLOCK_IN_OMAP243X,
  1664. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1665. .enable_bit = OMAP2430_EN_MCBSP5_SHIFT,
  1666. .recalc = &followparent_recalc,
  1667. };
  1668. static struct clk mcspi1_ick = {
  1669. .name = "mcspi_ick",
  1670. .id = 1,
  1671. .parent = &l4_ck,
  1672. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1673. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1674. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1675. .recalc = &followparent_recalc,
  1676. };
  1677. static struct clk mcspi1_fck = {
  1678. .name = "mcspi_fck",
  1679. .id = 1,
  1680. .parent = &func_48m_ck,
  1681. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1682. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1683. .enable_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1684. .recalc = &followparent_recalc,
  1685. };
  1686. static struct clk mcspi2_ick = {
  1687. .name = "mcspi_ick",
  1688. .id = 2,
  1689. .parent = &l4_ck,
  1690. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1691. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1692. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1693. .recalc = &followparent_recalc,
  1694. };
  1695. static struct clk mcspi2_fck = {
  1696. .name = "mcspi_fck",
  1697. .id = 2,
  1698. .parent = &func_48m_ck,
  1699. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1700. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1701. .enable_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1702. .recalc = &followparent_recalc,
  1703. };
  1704. static struct clk mcspi3_ick = {
  1705. .name = "mcspi_ick",
  1706. .id = 3,
  1707. .parent = &l4_ck,
  1708. .flags = CLOCK_IN_OMAP243X,
  1709. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1710. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1711. .recalc = &followparent_recalc,
  1712. };
  1713. static struct clk mcspi3_fck = {
  1714. .name = "mcspi_fck",
  1715. .id = 3,
  1716. .parent = &func_48m_ck,
  1717. .flags = CLOCK_IN_OMAP243X,
  1718. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1719. .enable_bit = OMAP2430_EN_MCSPI3_SHIFT,
  1720. .recalc = &followparent_recalc,
  1721. };
  1722. static struct clk uart1_ick = {
  1723. .name = "uart1_ick",
  1724. .parent = &l4_ck,
  1725. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1726. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1727. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1728. .recalc = &followparent_recalc,
  1729. };
  1730. static struct clk uart1_fck = {
  1731. .name = "uart1_fck",
  1732. .parent = &func_48m_ck,
  1733. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1734. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1735. .enable_bit = OMAP24XX_EN_UART1_SHIFT,
  1736. .recalc = &followparent_recalc,
  1737. };
  1738. static struct clk uart2_ick = {
  1739. .name = "uart2_ick",
  1740. .parent = &l4_ck,
  1741. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1742. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1743. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1744. .recalc = &followparent_recalc,
  1745. };
  1746. static struct clk uart2_fck = {
  1747. .name = "uart2_fck",
  1748. .parent = &func_48m_ck,
  1749. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1750. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1751. .enable_bit = OMAP24XX_EN_UART2_SHIFT,
  1752. .recalc = &followparent_recalc,
  1753. };
  1754. static struct clk uart3_ick = {
  1755. .name = "uart3_ick",
  1756. .parent = &l4_ck,
  1757. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1758. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  1759. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1760. .recalc = &followparent_recalc,
  1761. };
  1762. static struct clk uart3_fck = {
  1763. .name = "uart3_fck",
  1764. .parent = &func_48m_ck,
  1765. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1766. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1767. .enable_bit = OMAP24XX_EN_UART3_SHIFT,
  1768. .recalc = &followparent_recalc,
  1769. };
  1770. static struct clk gpios_ick = {
  1771. .name = "gpios_ick",
  1772. .parent = &l4_ck,
  1773. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1774. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1775. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1776. .recalc = &followparent_recalc,
  1777. };
  1778. static struct clk gpios_fck = {
  1779. .name = "gpios_fck",
  1780. .parent = &func_32k_ck,
  1781. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1782. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1783. .enable_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1784. .recalc = &followparent_recalc,
  1785. };
  1786. static struct clk mpu_wdt_ick = {
  1787. .name = "mpu_wdt_ick",
  1788. .parent = &l4_ck,
  1789. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1790. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1791. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1792. .recalc = &followparent_recalc,
  1793. };
  1794. static struct clk mpu_wdt_fck = {
  1795. .name = "mpu_wdt_fck",
  1796. .parent = &func_32k_ck,
  1797. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1798. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_FCLKEN),
  1799. .enable_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  1800. .recalc = &followparent_recalc,
  1801. };
  1802. static struct clk sync_32k_ick = {
  1803. .name = "sync_32k_ick",
  1804. .parent = &l4_ck,
  1805. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | ENABLE_ON_INIT,
  1806. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1807. .enable_bit = OMAP24XX_EN_32KSYNC_SHIFT,
  1808. .recalc = &followparent_recalc,
  1809. };
  1810. static struct clk wdt1_ick = {
  1811. .name = "wdt1_ick",
  1812. .parent = &l4_ck,
  1813. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1814. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1815. .enable_bit = OMAP24XX_EN_WDT1_SHIFT,
  1816. .recalc = &followparent_recalc,
  1817. };
  1818. static struct clk omapctrl_ick = {
  1819. .name = "omapctrl_ick",
  1820. .parent = &l4_ck,
  1821. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | ENABLE_ON_INIT,
  1822. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1823. .enable_bit = OMAP24XX_EN_OMAPCTRL_SHIFT,
  1824. .recalc = &followparent_recalc,
  1825. };
  1826. static struct clk icr_ick = {
  1827. .name = "icr_ick",
  1828. .parent = &l4_ck,
  1829. .flags = CLOCK_IN_OMAP243X,
  1830. .enable_reg = OMAP_CM_REGADDR(WKUP_MOD, CM_ICLKEN),
  1831. .enable_bit = OMAP2430_EN_ICR_SHIFT,
  1832. .recalc = &followparent_recalc,
  1833. };
  1834. static struct clk cam_ick = {
  1835. .name = "cam_ick",
  1836. .parent = &l4_ck,
  1837. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1838. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1839. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1840. .recalc = &followparent_recalc,
  1841. };
  1842. static struct clk cam_fck = {
  1843. .name = "cam_fck",
  1844. .parent = &func_96m_ck,
  1845. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1846. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1847. .enable_bit = OMAP24XX_EN_CAM_SHIFT,
  1848. .recalc = &followparent_recalc,
  1849. };
  1850. static struct clk mailboxes_ick = {
  1851. .name = "mailboxes_ick",
  1852. .parent = &l4_ck,
  1853. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1854. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1855. .enable_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1856. .recalc = &followparent_recalc,
  1857. };
  1858. static struct clk wdt4_ick = {
  1859. .name = "wdt4_ick",
  1860. .parent = &l4_ck,
  1861. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1862. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1863. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1864. .recalc = &followparent_recalc,
  1865. };
  1866. static struct clk wdt4_fck = {
  1867. .name = "wdt4_fck",
  1868. .parent = &func_32k_ck,
  1869. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1870. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1871. .enable_bit = OMAP24XX_EN_WDT4_SHIFT,
  1872. .recalc = &followparent_recalc,
  1873. };
  1874. static struct clk wdt3_ick = {
  1875. .name = "wdt3_ick",
  1876. .parent = &l4_ck,
  1877. .flags = CLOCK_IN_OMAP242X,
  1878. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1879. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1880. .recalc = &followparent_recalc,
  1881. };
  1882. static struct clk wdt3_fck = {
  1883. .name = "wdt3_fck",
  1884. .parent = &func_32k_ck,
  1885. .flags = CLOCK_IN_OMAP242X,
  1886. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1887. .enable_bit = OMAP2420_EN_WDT3_SHIFT,
  1888. .recalc = &followparent_recalc,
  1889. };
  1890. static struct clk mspro_ick = {
  1891. .name = "mspro_ick",
  1892. .parent = &l4_ck,
  1893. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1894. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1895. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1896. .recalc = &followparent_recalc,
  1897. };
  1898. static struct clk mspro_fck = {
  1899. .name = "mspro_fck",
  1900. .parent = &func_96m_ck,
  1901. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1902. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1903. .enable_bit = OMAP24XX_EN_MSPRO_SHIFT,
  1904. .recalc = &followparent_recalc,
  1905. };
  1906. static struct clk mmc_ick = {
  1907. .name = "mmc_ick",
  1908. .parent = &l4_ck,
  1909. .flags = CLOCK_IN_OMAP242X,
  1910. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1911. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1912. .recalc = &followparent_recalc,
  1913. };
  1914. static struct clk mmc_fck = {
  1915. .name = "mmc_fck",
  1916. .parent = &func_96m_ck,
  1917. .flags = CLOCK_IN_OMAP242X,
  1918. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1919. .enable_bit = OMAP2420_EN_MMC_SHIFT,
  1920. .recalc = &followparent_recalc,
  1921. };
  1922. static struct clk fac_ick = {
  1923. .name = "fac_ick",
  1924. .parent = &l4_ck,
  1925. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1926. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1927. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1928. .recalc = &followparent_recalc,
  1929. };
  1930. static struct clk fac_fck = {
  1931. .name = "fac_fck",
  1932. .parent = &func_12m_ck,
  1933. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1934. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1935. .enable_bit = OMAP24XX_EN_FAC_SHIFT,
  1936. .recalc = &followparent_recalc,
  1937. };
  1938. static struct clk eac_ick = {
  1939. .name = "eac_ick",
  1940. .parent = &l4_ck,
  1941. .flags = CLOCK_IN_OMAP242X,
  1942. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1943. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1944. .recalc = &followparent_recalc,
  1945. };
  1946. static struct clk eac_fck = {
  1947. .name = "eac_fck",
  1948. .parent = &func_96m_ck,
  1949. .flags = CLOCK_IN_OMAP242X,
  1950. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1951. .enable_bit = OMAP2420_EN_EAC_SHIFT,
  1952. .recalc = &followparent_recalc,
  1953. };
  1954. static struct clk hdq_ick = {
  1955. .name = "hdq_ick",
  1956. .parent = &l4_ck,
  1957. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1958. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1959. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1960. .recalc = &followparent_recalc,
  1961. };
  1962. static struct clk hdq_fck = {
  1963. .name = "hdq_fck",
  1964. .parent = &func_12m_ck,
  1965. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1966. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1967. .enable_bit = OMAP24XX_EN_HDQ_SHIFT,
  1968. .recalc = &followparent_recalc,
  1969. };
  1970. static struct clk i2c2_ick = {
  1971. .name = "i2c_ick",
  1972. .id = 2,
  1973. .parent = &l4_ck,
  1974. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  1975. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  1976. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1977. .recalc = &followparent_recalc,
  1978. };
  1979. static struct clk i2c2_fck = {
  1980. .name = "i2c_fck",
  1981. .id = 2,
  1982. .parent = &func_12m_ck,
  1983. .flags = CLOCK_IN_OMAP242X,
  1984. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  1985. .enable_bit = OMAP2420_EN_I2C2_SHIFT,
  1986. .recalc = &followparent_recalc,
  1987. };
  1988. static struct clk i2chs2_fck = {
  1989. .name = "i2chs_fck",
  1990. .id = 2,
  1991. .parent = &func_96m_ck,
  1992. .flags = CLOCK_IN_OMAP243X,
  1993. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  1994. .enable_bit = OMAP2430_EN_I2CHS2_SHIFT,
  1995. .recalc = &followparent_recalc,
  1996. };
  1997. static struct clk i2c1_ick = {
  1998. .name = "i2c_ick",
  1999. .id = 1,
  2000. .parent = &l4_ck,
  2001. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2002. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2003. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2004. .recalc = &followparent_recalc,
  2005. };
  2006. static struct clk i2c1_fck = {
  2007. .name = "i2c_fck",
  2008. .id = 1,
  2009. .parent = &func_12m_ck,
  2010. .flags = CLOCK_IN_OMAP242X,
  2011. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2012. .enable_bit = OMAP2420_EN_I2C1_SHIFT,
  2013. .recalc = &followparent_recalc,
  2014. };
  2015. static struct clk i2chs1_fck = {
  2016. .name = "i2chs_fck",
  2017. .id = 1,
  2018. .parent = &func_96m_ck,
  2019. .flags = CLOCK_IN_OMAP243X,
  2020. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2021. .enable_bit = OMAP2430_EN_I2CHS1_SHIFT,
  2022. .recalc = &followparent_recalc,
  2023. };
  2024. static struct clk gpmc_fck = {
  2025. .name = "gpmc_fck",
  2026. .parent = &core_l3_ck,
  2027. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X | ENABLE_ON_INIT,
  2028. .recalc = &followparent_recalc,
  2029. };
  2030. static struct clk sdma_fck = {
  2031. .name = "sdma_fck",
  2032. .parent = &core_l3_ck,
  2033. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2034. .recalc = &followparent_recalc,
  2035. };
  2036. static struct clk sdma_ick = {
  2037. .name = "sdma_ick",
  2038. .parent = &l4_ck,
  2039. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X,
  2040. .recalc = &followparent_recalc,
  2041. };
  2042. static struct clk vlynq_ick = {
  2043. .name = "vlynq_ick",
  2044. .parent = &core_l3_ck,
  2045. .flags = CLOCK_IN_OMAP242X,
  2046. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN1),
  2047. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2048. .recalc = &followparent_recalc,
  2049. };
  2050. static const struct clksel_rate vlynq_fck_96m_rates[] = {
  2051. { .div = 1, .val = 0, .flags = RATE_IN_242X | DEFAULT_RATE },
  2052. { .div = 0 }
  2053. };
  2054. static const struct clksel_rate vlynq_fck_core_rates[] = {
  2055. { .div = 1, .val = 1, .flags = RATE_IN_242X },
  2056. { .div = 2, .val = 2, .flags = RATE_IN_242X },
  2057. { .div = 3, .val = 3, .flags = RATE_IN_242X },
  2058. { .div = 4, .val = 4, .flags = RATE_IN_242X },
  2059. { .div = 6, .val = 6, .flags = RATE_IN_242X },
  2060. { .div = 8, .val = 8, .flags = RATE_IN_242X },
  2061. { .div = 9, .val = 9, .flags = RATE_IN_242X },
  2062. { .div = 12, .val = 12, .flags = RATE_IN_242X },
  2063. { .div = 16, .val = 16, .flags = RATE_IN_242X | DEFAULT_RATE },
  2064. { .div = 18, .val = 18, .flags = RATE_IN_242X },
  2065. { .div = 0 }
  2066. };
  2067. static const struct clksel vlynq_fck_clksel[] = {
  2068. { .parent = &func_96m_ck, .rates = vlynq_fck_96m_rates },
  2069. { .parent = &core_ck, .rates = vlynq_fck_core_rates },
  2070. { .parent = NULL }
  2071. };
  2072. static struct clk vlynq_fck = {
  2073. .name = "vlynq_fck",
  2074. .parent = &func_96m_ck,
  2075. .flags = CLOCK_IN_OMAP242X | DELAYED_APP,
  2076. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_FCLKEN1),
  2077. .enable_bit = OMAP2420_EN_VLYNQ_SHIFT,
  2078. .init = &omap2_init_clksel_parent,
  2079. .clksel_reg = OMAP_CM_REGADDR(CORE_MOD, CM_CLKSEL1),
  2080. .clksel_mask = OMAP2420_CLKSEL_VLYNQ_MASK,
  2081. .clksel = vlynq_fck_clksel,
  2082. .recalc = &omap2_clksel_recalc,
  2083. .round_rate = &omap2_clksel_round_rate,
  2084. .set_rate = &omap2_clksel_set_rate
  2085. };
  2086. static struct clk sdrc_ick = {
  2087. .name = "sdrc_ick",
  2088. .parent = &l4_ck,
  2089. .flags = CLOCK_IN_OMAP243X | ENABLE_ON_INIT,
  2090. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN3),
  2091. .enable_bit = OMAP2430_EN_SDRC_SHIFT,
  2092. .recalc = &followparent_recalc,
  2093. };
  2094. static struct clk des_ick = {
  2095. .name = "des_ick",
  2096. .parent = &l4_ck,
  2097. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2098. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2099. .enable_bit = OMAP24XX_EN_DES_SHIFT,
  2100. .recalc = &followparent_recalc,
  2101. };
  2102. static struct clk sha_ick = {
  2103. .name = "sha_ick",
  2104. .parent = &l4_ck,
  2105. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2106. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2107. .enable_bit = OMAP24XX_EN_SHA_SHIFT,
  2108. .recalc = &followparent_recalc,
  2109. };
  2110. static struct clk rng_ick = {
  2111. .name = "rng_ick",
  2112. .parent = &l4_ck,
  2113. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2114. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2115. .enable_bit = OMAP24XX_EN_RNG_SHIFT,
  2116. .recalc = &followparent_recalc,
  2117. };
  2118. static struct clk aes_ick = {
  2119. .name = "aes_ick",
  2120. .parent = &l4_ck,
  2121. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2122. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2123. .enable_bit = OMAP24XX_EN_AES_SHIFT,
  2124. .recalc = &followparent_recalc,
  2125. };
  2126. static struct clk pka_ick = {
  2127. .name = "pka_ick",
  2128. .parent = &l4_ck,
  2129. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2130. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_ICLKEN4),
  2131. .enable_bit = OMAP24XX_EN_PKA_SHIFT,
  2132. .recalc = &followparent_recalc,
  2133. };
  2134. static struct clk usb_fck = {
  2135. .name = "usb_fck",
  2136. .parent = &func_48m_ck,
  2137. .flags = CLOCK_IN_OMAP243X | CLOCK_IN_OMAP242X,
  2138. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2139. .enable_bit = OMAP24XX_EN_USB_SHIFT,
  2140. .recalc = &followparent_recalc,
  2141. };
  2142. static struct clk usbhs_ick = {
  2143. .name = "usbhs_ick",
  2144. .parent = &core_l3_ck,
  2145. .flags = CLOCK_IN_OMAP243X,
  2146. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2147. .enable_bit = OMAP2430_EN_USBHS_SHIFT,
  2148. .recalc = &followparent_recalc,
  2149. };
  2150. static struct clk mmchs1_ick = {
  2151. .name = "mmchs_ick",
  2152. .id = 1,
  2153. .parent = &l4_ck,
  2154. .flags = CLOCK_IN_OMAP243X,
  2155. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2156. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2157. .recalc = &followparent_recalc,
  2158. };
  2159. static struct clk mmchs1_fck = {
  2160. .name = "mmchs_fck",
  2161. .id = 1,
  2162. .parent = &func_96m_ck,
  2163. .flags = CLOCK_IN_OMAP243X,
  2164. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2165. .enable_bit = OMAP2430_EN_MMCHS1_SHIFT,
  2166. .recalc = &followparent_recalc,
  2167. };
  2168. static struct clk mmchs2_ick = {
  2169. .name = "mmchs_ick",
  2170. .id = 2,
  2171. .parent = &l4_ck,
  2172. .flags = CLOCK_IN_OMAP243X,
  2173. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2174. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2175. .recalc = &followparent_recalc,
  2176. };
  2177. static struct clk mmchs2_fck = {
  2178. .name = "mmchs_fck",
  2179. .id = 2,
  2180. .parent = &func_96m_ck,
  2181. .flags = CLOCK_IN_OMAP243X,
  2182. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2183. .enable_bit = OMAP2430_EN_MMCHS2_SHIFT,
  2184. .recalc = &followparent_recalc,
  2185. };
  2186. static struct clk gpio5_ick = {
  2187. .name = "gpio5_ick",
  2188. .parent = &l4_ck,
  2189. .flags = CLOCK_IN_OMAP243X,
  2190. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2191. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2192. .recalc = &followparent_recalc,
  2193. };
  2194. static struct clk gpio5_fck = {
  2195. .name = "gpio5_fck",
  2196. .parent = &func_32k_ck,
  2197. .flags = CLOCK_IN_OMAP243X,
  2198. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2199. .enable_bit = OMAP2430_EN_GPIO5_SHIFT,
  2200. .recalc = &followparent_recalc,
  2201. };
  2202. static struct clk mdm_intc_ick = {
  2203. .name = "mdm_intc_ick",
  2204. .parent = &l4_ck,
  2205. .flags = CLOCK_IN_OMAP243X,
  2206. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, CM_ICLKEN2),
  2207. .enable_bit = OMAP2430_EN_MDM_INTC_SHIFT,
  2208. .recalc = &followparent_recalc,
  2209. };
  2210. static struct clk mmchsdb1_fck = {
  2211. .name = "mmchsdb_fck",
  2212. .id = 1,
  2213. .parent = &func_32k_ck,
  2214. .flags = CLOCK_IN_OMAP243X,
  2215. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2216. .enable_bit = OMAP2430_EN_MMCHSDB1_SHIFT,
  2217. .recalc = &followparent_recalc,
  2218. };
  2219. static struct clk mmchsdb2_fck = {
  2220. .name = "mmchsdb_fck",
  2221. .id = 2,
  2222. .parent = &func_32k_ck,
  2223. .flags = CLOCK_IN_OMAP243X,
  2224. .enable_reg = OMAP_CM_REGADDR(CORE_MOD, OMAP24XX_CM_FCLKEN2),
  2225. .enable_bit = OMAP2430_EN_MMCHSDB2_SHIFT,
  2226. .recalc = &followparent_recalc,
  2227. };
  2228. /*
  2229. * This clock is a composite clock which does entire set changes then
  2230. * forces a rebalance. It keys on the MPU speed, but it really could
  2231. * be any key speed part of a set in the rate table.
  2232. *
  2233. * to really change a set, you need memory table sets which get changed
  2234. * in sram, pre-notifiers & post notifiers, changing the top set, without
  2235. * having low level display recalc's won't work... this is why dpm notifiers
  2236. * work, isr's off, walk a list of clocks already _off_ and not messing with
  2237. * the bus.
  2238. *
  2239. * This clock should have no parent. It embodies the entire upper level
  2240. * active set. A parent will mess up some of the init also.
  2241. */
  2242. static struct clk virt_prcm_set = {
  2243. .name = "virt_prcm_set",
  2244. .flags = CLOCK_IN_OMAP242X | CLOCK_IN_OMAP243X |
  2245. VIRTUAL_CLOCK | ALWAYS_ENABLED | DELAYED_APP,
  2246. .parent = &mpu_ck, /* Indexed by mpu speed, no parent */
  2247. .recalc = &omap2_table_mpu_recalc, /* sets are keyed on mpu rate */
  2248. .set_rate = &omap2_select_table_rate,
  2249. .round_rate = &omap2_round_to_table_rate,
  2250. };
  2251. static struct clk *onchip_24xx_clks[] __initdata = {
  2252. /* external root sources */
  2253. &func_32k_ck,
  2254. &osc_ck,
  2255. &sys_ck,
  2256. &alt_ck,
  2257. /* internal analog sources */
  2258. &dpll_ck,
  2259. &apll96_ck,
  2260. &apll54_ck,
  2261. /* internal prcm root sources */
  2262. &func_54m_ck,
  2263. &core_ck,
  2264. &func_96m_ck,
  2265. &func_48m_ck,
  2266. &func_12m_ck,
  2267. &wdt1_osc_ck,
  2268. &sys_clkout_src,
  2269. &sys_clkout,
  2270. &sys_clkout2_src,
  2271. &sys_clkout2,
  2272. &emul_ck,
  2273. /* mpu domain clocks */
  2274. &mpu_ck,
  2275. /* dsp domain clocks */
  2276. &dsp_fck,
  2277. &dsp_irate_ick,
  2278. &dsp_ick, /* 242x */
  2279. &iva2_1_ick, /* 243x */
  2280. &iva1_ifck, /* 242x */
  2281. &iva1_mpu_int_ifck, /* 242x */
  2282. /* GFX domain clocks */
  2283. &gfx_3d_fck,
  2284. &gfx_2d_fck,
  2285. &gfx_ick,
  2286. /* Modem domain clocks */
  2287. &mdm_ick,
  2288. &mdm_osc_ck,
  2289. /* DSS domain clocks */
  2290. &dss_ick,
  2291. &dss1_fck,
  2292. &dss2_fck,
  2293. &dss_54m_fck,
  2294. /* L3 domain clocks */
  2295. &core_l3_ck,
  2296. &ssi_ssr_sst_fck,
  2297. &usb_l4_ick,
  2298. /* L4 domain clocks */
  2299. &l4_ck, /* used as both core_l4 and wu_l4 */
  2300. &ssi_l4_ick,
  2301. /* virtual meta-group clock */
  2302. &virt_prcm_set,
  2303. /* general l4 interface ck, multi-parent functional clk */
  2304. &gpt1_ick,
  2305. &gpt1_fck,
  2306. &gpt2_ick,
  2307. &gpt2_fck,
  2308. &gpt3_ick,
  2309. &gpt3_fck,
  2310. &gpt4_ick,
  2311. &gpt4_fck,
  2312. &gpt5_ick,
  2313. &gpt5_fck,
  2314. &gpt6_ick,
  2315. &gpt6_fck,
  2316. &gpt7_ick,
  2317. &gpt7_fck,
  2318. &gpt8_ick,
  2319. &gpt8_fck,
  2320. &gpt9_ick,
  2321. &gpt9_fck,
  2322. &gpt10_ick,
  2323. &gpt10_fck,
  2324. &gpt11_ick,
  2325. &gpt11_fck,
  2326. &gpt12_ick,
  2327. &gpt12_fck,
  2328. &mcbsp1_ick,
  2329. &mcbsp1_fck,
  2330. &mcbsp2_ick,
  2331. &mcbsp2_fck,
  2332. &mcbsp3_ick,
  2333. &mcbsp3_fck,
  2334. &mcbsp4_ick,
  2335. &mcbsp4_fck,
  2336. &mcbsp5_ick,
  2337. &mcbsp5_fck,
  2338. &mcspi1_ick,
  2339. &mcspi1_fck,
  2340. &mcspi2_ick,
  2341. &mcspi2_fck,
  2342. &mcspi3_ick,
  2343. &mcspi3_fck,
  2344. &uart1_ick,
  2345. &uart1_fck,
  2346. &uart2_ick,
  2347. &uart2_fck,
  2348. &uart3_ick,
  2349. &uart3_fck,
  2350. &gpios_ick,
  2351. &gpios_fck,
  2352. &mpu_wdt_ick,
  2353. &mpu_wdt_fck,
  2354. &sync_32k_ick,
  2355. &wdt1_ick,
  2356. &omapctrl_ick,
  2357. &icr_ick,
  2358. &cam_fck,
  2359. &cam_ick,
  2360. &mailboxes_ick,
  2361. &wdt4_ick,
  2362. &wdt4_fck,
  2363. &wdt3_ick,
  2364. &wdt3_fck,
  2365. &mspro_ick,
  2366. &mspro_fck,
  2367. &mmc_ick,
  2368. &mmc_fck,
  2369. &fac_ick,
  2370. &fac_fck,
  2371. &eac_ick,
  2372. &eac_fck,
  2373. &hdq_ick,
  2374. &hdq_fck,
  2375. &i2c1_ick,
  2376. &i2c1_fck,
  2377. &i2chs1_fck,
  2378. &i2c2_ick,
  2379. &i2c2_fck,
  2380. &i2chs2_fck,
  2381. &gpmc_fck,
  2382. &sdma_fck,
  2383. &sdma_ick,
  2384. &vlynq_ick,
  2385. &vlynq_fck,
  2386. &sdrc_ick,
  2387. &des_ick,
  2388. &sha_ick,
  2389. &rng_ick,
  2390. &aes_ick,
  2391. &pka_ick,
  2392. &usb_fck,
  2393. &usbhs_ick,
  2394. &mmchs1_ick,
  2395. &mmchs1_fck,
  2396. &mmchs2_ick,
  2397. &mmchs2_fck,
  2398. &gpio5_ick,
  2399. &gpio5_fck,
  2400. &mdm_intc_ick,
  2401. &mmchsdb1_fck,
  2402. &mmchsdb2_fck,
  2403. };
  2404. #endif