clock24xx.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538
  1. /*
  2. * linux/arch/arm/mach-omap2/clock.c
  3. *
  4. * Copyright (C) 2005-2008 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2008 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * Based on earlier work by Tuukka Tikkanen, Tony Lindgren,
  12. * Gordon McNutt and RidgeRun, Inc.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. */
  18. #undef DEBUG
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/device.h>
  22. #include <linux/list.h>
  23. #include <linux/errno.h>
  24. #include <linux/delay.h>
  25. #include <linux/clk.h>
  26. #include <linux/io.h>
  27. #include <linux/cpufreq.h>
  28. #include <linux/bitops.h>
  29. #include <mach/clock.h>
  30. #include <mach/sram.h>
  31. #include <asm/div64.h>
  32. #include "memory.h"
  33. #include "clock.h"
  34. #include "clock24xx.h"
  35. #include "prm.h"
  36. #include "prm-regbits-24xx.h"
  37. #include "cm.h"
  38. #include "cm-regbits-24xx.h"
  39. /* CM_CLKEN_PLL.EN_{54,96}M_PLL options (24XX) */
  40. #define EN_APLL_STOPPED 0
  41. #define EN_APLL_LOCKED 3
  42. /* CM_CLKSEL1_PLL.APLLS_CLKIN options (24XX) */
  43. #define APLLS_CLKIN_19_2MHZ 0
  44. #define APLLS_CLKIN_13MHZ 2
  45. #define APLLS_CLKIN_12MHZ 3
  46. /* #define DOWN_VARIABLE_DPLL 1 */ /* Experimental */
  47. static struct prcm_config *curr_prcm_set;
  48. static struct clk *vclk;
  49. static struct clk *sclk;
  50. /*-------------------------------------------------------------------------
  51. * Omap24xx specific clock functions
  52. *-------------------------------------------------------------------------*/
  53. /* This actually returns the rate of core_ck, not dpll_ck. */
  54. static u32 omap2_get_dpll_rate_24xx(struct clk *tclk)
  55. {
  56. long long dpll_clk;
  57. u8 amult;
  58. dpll_clk = omap2_get_dpll_rate(tclk);
  59. amult = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  60. amult &= OMAP24XX_CORE_CLK_SRC_MASK;
  61. dpll_clk *= amult;
  62. return dpll_clk;
  63. }
  64. static int omap2_enable_osc_ck(struct clk *clk)
  65. {
  66. u32 pcc;
  67. pcc = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL);
  68. __raw_writel(pcc & ~OMAP_AUTOEXTCLKMODE_MASK,
  69. OMAP24XX_PRCM_CLKSRC_CTRL);
  70. return 0;
  71. }
  72. static void omap2_disable_osc_ck(struct clk *clk)
  73. {
  74. u32 pcc;
  75. pcc = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL);
  76. __raw_writel(pcc | OMAP_AUTOEXTCLKMODE_MASK,
  77. OMAP24XX_PRCM_CLKSRC_CTRL);
  78. }
  79. #ifdef OLD_CK
  80. /* Recalculate SYST_CLK */
  81. static void omap2_sys_clk_recalc(struct clk * clk)
  82. {
  83. u32 div = PRCM_CLKSRC_CTRL;
  84. div &= (1 << 7) | (1 << 6); /* Test if ext clk divided by 1 or 2 */
  85. div >>= clk->rate_offset;
  86. clk->rate = (clk->parent->rate / div);
  87. propagate_rate(clk);
  88. }
  89. #endif /* OLD_CK */
  90. /* Enable an APLL if off */
  91. static int omap2_clk_fixed_enable(struct clk *clk)
  92. {
  93. u32 cval, apll_mask;
  94. apll_mask = EN_APLL_LOCKED << clk->enable_bit;
  95. cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  96. if ((cval & apll_mask) == apll_mask)
  97. return 0; /* apll already enabled */
  98. cval &= ~apll_mask;
  99. cval |= apll_mask;
  100. cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
  101. if (clk == &apll96_ck)
  102. cval = OMAP24XX_ST_96M_APLL;
  103. else if (clk == &apll54_ck)
  104. cval = OMAP24XX_ST_54M_APLL;
  105. omap2_wait_clock_ready(OMAP_CM_REGADDR(PLL_MOD, CM_IDLEST), cval,
  106. clk->name);
  107. /*
  108. * REVISIT: Should we return an error code if omap2_wait_clock_ready()
  109. * fails?
  110. */
  111. return 0;
  112. }
  113. /* Stop APLL */
  114. static void omap2_clk_fixed_disable(struct clk *clk)
  115. {
  116. u32 cval;
  117. cval = cm_read_mod_reg(PLL_MOD, CM_CLKEN);
  118. cval &= ~(EN_APLL_LOCKED << clk->enable_bit);
  119. cm_write_mod_reg(cval, PLL_MOD, CM_CLKEN);
  120. }
  121. /*
  122. * Uses the current prcm set to tell if a rate is valid.
  123. * You can go slower, but not faster within a given rate set.
  124. */
  125. long omap2_dpllcore_round_rate(unsigned long target_rate)
  126. {
  127. u32 high, low, core_clk_src;
  128. core_clk_src = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  129. core_clk_src &= OMAP24XX_CORE_CLK_SRC_MASK;
  130. if (core_clk_src == CORE_CLK_SRC_DPLL) { /* DPLL clockout */
  131. high = curr_prcm_set->dpll_speed * 2;
  132. low = curr_prcm_set->dpll_speed;
  133. } else { /* DPLL clockout x 2 */
  134. high = curr_prcm_set->dpll_speed;
  135. low = curr_prcm_set->dpll_speed / 2;
  136. }
  137. #ifdef DOWN_VARIABLE_DPLL
  138. if (target_rate > high)
  139. return high;
  140. else
  141. return target_rate;
  142. #else
  143. if (target_rate > low)
  144. return high;
  145. else
  146. return low;
  147. #endif
  148. }
  149. static void omap2_dpllcore_recalc(struct clk *clk)
  150. {
  151. clk->rate = omap2_get_dpll_rate_24xx(clk);
  152. propagate_rate(clk);
  153. }
  154. static int omap2_reprogram_dpllcore(struct clk *clk, unsigned long rate)
  155. {
  156. u32 cur_rate, low, mult, div, valid_rate, done_rate;
  157. u32 bypass = 0;
  158. struct prcm_config tmpset;
  159. const struct dpll_data *dd;
  160. unsigned long flags;
  161. int ret = -EINVAL;
  162. local_irq_save(flags);
  163. cur_rate = omap2_get_dpll_rate_24xx(&dpll_ck);
  164. mult = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  165. mult &= OMAP24XX_CORE_CLK_SRC_MASK;
  166. if ((rate == (cur_rate / 2)) && (mult == 2)) {
  167. omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL, 1);
  168. } else if ((rate == (cur_rate * 2)) && (mult == 1)) {
  169. omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1);
  170. } else if (rate != cur_rate) {
  171. valid_rate = omap2_dpllcore_round_rate(rate);
  172. if (valid_rate != rate)
  173. goto dpll_exit;
  174. if (mult == 1)
  175. low = curr_prcm_set->dpll_speed;
  176. else
  177. low = curr_prcm_set->dpll_speed / 2;
  178. dd = clk->dpll_data;
  179. if (!dd)
  180. goto dpll_exit;
  181. tmpset.cm_clksel1_pll = __raw_readl(dd->mult_div1_reg);
  182. tmpset.cm_clksel1_pll &= ~(dd->mult_mask |
  183. dd->div1_mask);
  184. div = ((curr_prcm_set->xtal_speed / 1000000) - 1);
  185. tmpset.cm_clksel2_pll = cm_read_mod_reg(PLL_MOD, CM_CLKSEL2);
  186. tmpset.cm_clksel2_pll &= ~OMAP24XX_CORE_CLK_SRC_MASK;
  187. if (rate > low) {
  188. tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL_X2;
  189. mult = ((rate / 2) / 1000000);
  190. done_rate = CORE_CLK_SRC_DPLL_X2;
  191. } else {
  192. tmpset.cm_clksel2_pll |= CORE_CLK_SRC_DPLL;
  193. mult = (rate / 1000000);
  194. done_rate = CORE_CLK_SRC_DPLL;
  195. }
  196. tmpset.cm_clksel1_pll |= (div << __ffs(dd->mult_mask));
  197. tmpset.cm_clksel1_pll |= (mult << __ffs(dd->div1_mask));
  198. /* Worst case */
  199. tmpset.base_sdrc_rfr = SDRC_RFR_CTRL_BYPASS;
  200. if (rate == curr_prcm_set->xtal_speed) /* If asking for 1-1 */
  201. bypass = 1;
  202. omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1); /* For init_mem */
  203. /* Force dll lock mode */
  204. omap2_set_prcm(tmpset.cm_clksel1_pll, tmpset.base_sdrc_rfr,
  205. bypass);
  206. /* Errata: ret dll entry state */
  207. omap2_init_memory_params(omap2_dll_force_needed());
  208. omap2_reprogram_sdrc(done_rate, 0);
  209. }
  210. omap2_dpllcore_recalc(&dpll_ck);
  211. ret = 0;
  212. dpll_exit:
  213. local_irq_restore(flags);
  214. return(ret);
  215. }
  216. /**
  217. * omap2_table_mpu_recalc - just return the MPU speed
  218. * @clk: virt_prcm_set struct clk
  219. *
  220. * Set virt_prcm_set's rate to the mpu_speed field of the current PRCM set.
  221. */
  222. static void omap2_table_mpu_recalc(struct clk *clk)
  223. {
  224. clk->rate = curr_prcm_set->mpu_speed;
  225. }
  226. /*
  227. * Look for a rate equal or less than the target rate given a configuration set.
  228. *
  229. * What's not entirely clear is "which" field represents the key field.
  230. * Some might argue L3-DDR, others ARM, others IVA. This code is simple and
  231. * just uses the ARM rates.
  232. */
  233. static long omap2_round_to_table_rate(struct clk *clk, unsigned long rate)
  234. {
  235. struct prcm_config *ptr;
  236. long highest_rate;
  237. if (clk != &virt_prcm_set)
  238. return -EINVAL;
  239. highest_rate = -EINVAL;
  240. for (ptr = rate_table; ptr->mpu_speed; ptr++) {
  241. if (!(ptr->flags & cpu_mask))
  242. continue;
  243. if (ptr->xtal_speed != sys_ck.rate)
  244. continue;
  245. highest_rate = ptr->mpu_speed;
  246. /* Can check only after xtal frequency check */
  247. if (ptr->mpu_speed <= rate)
  248. break;
  249. }
  250. return highest_rate;
  251. }
  252. /* Sets basic clocks based on the specified rate */
  253. static int omap2_select_table_rate(struct clk *clk, unsigned long rate)
  254. {
  255. u32 cur_rate, done_rate, bypass = 0, tmp;
  256. struct prcm_config *prcm;
  257. unsigned long found_speed = 0;
  258. unsigned long flags;
  259. if (clk != &virt_prcm_set)
  260. return -EINVAL;
  261. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  262. if (!(prcm->flags & cpu_mask))
  263. continue;
  264. if (prcm->xtal_speed != sys_ck.rate)
  265. continue;
  266. if (prcm->mpu_speed <= rate) {
  267. found_speed = prcm->mpu_speed;
  268. break;
  269. }
  270. }
  271. if (!found_speed) {
  272. printk(KERN_INFO "Could not set MPU rate to %luMHz\n",
  273. rate / 1000000);
  274. return -EINVAL;
  275. }
  276. curr_prcm_set = prcm;
  277. cur_rate = omap2_get_dpll_rate_24xx(&dpll_ck);
  278. if (prcm->dpll_speed == cur_rate / 2) {
  279. omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL, 1);
  280. } else if (prcm->dpll_speed == cur_rate * 2) {
  281. omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1);
  282. } else if (prcm->dpll_speed != cur_rate) {
  283. local_irq_save(flags);
  284. if (prcm->dpll_speed == prcm->xtal_speed)
  285. bypass = 1;
  286. if ((prcm->cm_clksel2_pll & OMAP24XX_CORE_CLK_SRC_MASK) ==
  287. CORE_CLK_SRC_DPLL_X2)
  288. done_rate = CORE_CLK_SRC_DPLL_X2;
  289. else
  290. done_rate = CORE_CLK_SRC_DPLL;
  291. /* MPU divider */
  292. cm_write_mod_reg(prcm->cm_clksel_mpu, MPU_MOD, CM_CLKSEL);
  293. /* dsp + iva1 div(2420), iva2.1(2430) */
  294. cm_write_mod_reg(prcm->cm_clksel_dsp,
  295. OMAP24XX_DSP_MOD, CM_CLKSEL);
  296. cm_write_mod_reg(prcm->cm_clksel_gfx, GFX_MOD, CM_CLKSEL);
  297. /* Major subsystem dividers */
  298. tmp = cm_read_mod_reg(CORE_MOD, CM_CLKSEL1) & OMAP24XX_CLKSEL_DSS2_MASK;
  299. cm_write_mod_reg(prcm->cm_clksel1_core | tmp, CORE_MOD, CM_CLKSEL1);
  300. if (cpu_is_omap2430())
  301. cm_write_mod_reg(prcm->cm_clksel_mdm,
  302. OMAP2430_MDM_MOD, CM_CLKSEL);
  303. /* x2 to enter init_mem */
  304. omap2_reprogram_sdrc(CORE_CLK_SRC_DPLL_X2, 1);
  305. omap2_set_prcm(prcm->cm_clksel1_pll, prcm->base_sdrc_rfr,
  306. bypass);
  307. omap2_init_memory_params(omap2_dll_force_needed());
  308. omap2_reprogram_sdrc(done_rate, 0);
  309. local_irq_restore(flags);
  310. }
  311. omap2_dpllcore_recalc(&dpll_ck);
  312. return 0;
  313. }
  314. static struct clk_functions omap2_clk_functions = {
  315. .clk_enable = omap2_clk_enable,
  316. .clk_disable = omap2_clk_disable,
  317. .clk_round_rate = omap2_clk_round_rate,
  318. .clk_set_rate = omap2_clk_set_rate,
  319. .clk_set_parent = omap2_clk_set_parent,
  320. .clk_disable_unused = omap2_clk_disable_unused,
  321. };
  322. static u32 omap2_get_apll_clkin(void)
  323. {
  324. u32 aplls, sclk = 0;
  325. aplls = cm_read_mod_reg(PLL_MOD, CM_CLKSEL1);
  326. aplls &= OMAP24XX_APLLS_CLKIN_MASK;
  327. aplls >>= OMAP24XX_APLLS_CLKIN_SHIFT;
  328. if (aplls == APLLS_CLKIN_19_2MHZ)
  329. sclk = 19200000;
  330. else if (aplls == APLLS_CLKIN_13MHZ)
  331. sclk = 13000000;
  332. else if (aplls == APLLS_CLKIN_12MHZ)
  333. sclk = 12000000;
  334. return sclk;
  335. }
  336. static u32 omap2_get_sysclkdiv(void)
  337. {
  338. u32 div;
  339. div = __raw_readl(OMAP24XX_PRCM_CLKSRC_CTRL);
  340. div &= OMAP_SYSCLKDIV_MASK;
  341. div >>= OMAP_SYSCLKDIV_SHIFT;
  342. return div;
  343. }
  344. static void omap2_osc_clk_recalc(struct clk *clk)
  345. {
  346. clk->rate = omap2_get_apll_clkin() * omap2_get_sysclkdiv();
  347. propagate_rate(clk);
  348. }
  349. static void omap2_sys_clk_recalc(struct clk *clk)
  350. {
  351. clk->rate = clk->parent->rate / omap2_get_sysclkdiv();
  352. propagate_rate(clk);
  353. }
  354. /*
  355. * Set clocks for bypass mode for reboot to work.
  356. */
  357. void omap2_clk_prepare_for_reboot(void)
  358. {
  359. u32 rate;
  360. if (vclk == NULL || sclk == NULL)
  361. return;
  362. rate = clk_get_rate(sclk);
  363. clk_set_rate(vclk, rate);
  364. }
  365. /*
  366. * Switch the MPU rate if specified on cmdline.
  367. * We cannot do this early until cmdline is parsed.
  368. */
  369. static int __init omap2_clk_arch_init(void)
  370. {
  371. if (!mpurate)
  372. return -EINVAL;
  373. if (omap2_select_table_rate(&virt_prcm_set, mpurate))
  374. printk(KERN_ERR "Could not find matching MPU rate\n");
  375. recalculate_root_clocks();
  376. printk(KERN_INFO "Switched to new clocking rate (Crystal/DPLL/MPU): "
  377. "%ld.%01ld/%ld/%ld MHz\n",
  378. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  379. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  380. return 0;
  381. }
  382. arch_initcall(omap2_clk_arch_init);
  383. int __init omap2_clk_init(void)
  384. {
  385. struct prcm_config *prcm;
  386. struct clk **clkp;
  387. u32 clkrate;
  388. if (cpu_is_omap242x())
  389. cpu_mask = RATE_IN_242X;
  390. else if (cpu_is_omap2430())
  391. cpu_mask = RATE_IN_243X;
  392. clk_init(&omap2_clk_functions);
  393. omap2_osc_clk_recalc(&osc_ck);
  394. omap2_sys_clk_recalc(&sys_ck);
  395. for (clkp = onchip_24xx_clks;
  396. clkp < onchip_24xx_clks + ARRAY_SIZE(onchip_24xx_clks);
  397. clkp++) {
  398. if ((*clkp)->flags & CLOCK_IN_OMAP242X && cpu_is_omap2420()) {
  399. clk_register(*clkp);
  400. continue;
  401. }
  402. if ((*clkp)->flags & CLOCK_IN_OMAP243X && cpu_is_omap2430()) {
  403. clk_register(*clkp);
  404. continue;
  405. }
  406. }
  407. /* Check the MPU rate set by bootloader */
  408. clkrate = omap2_get_dpll_rate_24xx(&dpll_ck);
  409. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  410. if (!(prcm->flags & cpu_mask))
  411. continue;
  412. if (prcm->xtal_speed != sys_ck.rate)
  413. continue;
  414. if (prcm->dpll_speed <= clkrate)
  415. break;
  416. }
  417. curr_prcm_set = prcm;
  418. recalculate_root_clocks();
  419. printk(KERN_INFO "Clocking rate (Crystal/DPLL/MPU): "
  420. "%ld.%01ld/%ld/%ld MHz\n",
  421. (sys_ck.rate / 1000000), (sys_ck.rate / 100000) % 10,
  422. (dpll_ck.rate / 1000000), (mpu_ck.rate / 1000000)) ;
  423. /*
  424. * Only enable those clocks we will need, let the drivers
  425. * enable other clocks as necessary
  426. */
  427. clk_enable_init_clocks();
  428. /* Avoid sleeping sleeping during omap2_clk_prepare_for_reboot() */
  429. vclk = clk_get(NULL, "virt_prcm_set");
  430. sclk = clk_get(NULL, "sys_ck");
  431. return 0;
  432. }