crm_regs.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright (C) 2008 by Sascha Hauer <kernel@pengutronix.de>
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #ifndef __ARCH_ARM_MACH_MX3_CRM_REGS_H__
  20. #define __ARCH_ARM_MACH_MX3_CRM_REGS_H__
  21. #define CKIH_CLK_FREQ 26000000
  22. #define CKIH_CLK_FREQ_27MHZ 27000000
  23. #define CKIL_CLK_FREQ 32768
  24. #define MXC_CCM_BASE IO_ADDRESS(CCM_BASE_ADDR)
  25. /* Register addresses */
  26. #define MXC_CCM_CCMR (MXC_CCM_BASE + 0x00)
  27. #define MXC_CCM_PDR0 (MXC_CCM_BASE + 0x04)
  28. #define MXC_CCM_PDR1 (MXC_CCM_BASE + 0x08)
  29. #define MXC_CCM_RCSR (MXC_CCM_BASE + 0x0C)
  30. #define MXC_CCM_MPCTL (MXC_CCM_BASE + 0x10)
  31. #define MXC_CCM_UPCTL (MXC_CCM_BASE + 0x14)
  32. #define MXC_CCM_SRPCTL (MXC_CCM_BASE + 0x18)
  33. #define MXC_CCM_COSR (MXC_CCM_BASE + 0x1C)
  34. #define MXC_CCM_CGR0 (MXC_CCM_BASE + 0x20)
  35. #define MXC_CCM_CGR1 (MXC_CCM_BASE + 0x24)
  36. #define MXC_CCM_CGR2 (MXC_CCM_BASE + 0x28)
  37. #define MXC_CCM_WIMR (MXC_CCM_BASE + 0x2C)
  38. #define MXC_CCM_LDC (MXC_CCM_BASE + 0x30)
  39. #define MXC_CCM_DCVR0 (MXC_CCM_BASE + 0x34)
  40. #define MXC_CCM_DCVR1 (MXC_CCM_BASE + 0x38)
  41. #define MXC_CCM_DCVR2 (MXC_CCM_BASE + 0x3C)
  42. #define MXC_CCM_DCVR3 (MXC_CCM_BASE + 0x40)
  43. #define MXC_CCM_LTR0 (MXC_CCM_BASE + 0x44)
  44. #define MXC_CCM_LTR1 (MXC_CCM_BASE + 0x48)
  45. #define MXC_CCM_LTR2 (MXC_CCM_BASE + 0x4C)
  46. #define MXC_CCM_LTR3 (MXC_CCM_BASE + 0x50)
  47. #define MXC_CCM_LTBR0 (MXC_CCM_BASE + 0x54)
  48. #define MXC_CCM_LTBR1 (MXC_CCM_BASE + 0x58)
  49. #define MXC_CCM_PMCR0 (MXC_CCM_BASE + 0x5C)
  50. #define MXC_CCM_PMCR1 (MXC_CCM_BASE + 0x60)
  51. #define MXC_CCM_PDR2 (MXC_CCM_BASE + 0x64)
  52. /* Register bit definitions */
  53. #define MXC_CCM_CCMR_WBEN (1 << 27)
  54. #define MXC_CCM_CCMR_CSCS (1 << 25)
  55. #define MXC_CCM_CCMR_PERCS (1 << 24)
  56. #define MXC_CCM_CCMR_SSI1S_OFFSET 18
  57. #define MXC_CCM_CCMR_SSI1S_MASK (0x3 << 18)
  58. #define MXC_CCM_CCMR_SSI2S_OFFSET 21
  59. #define MXC_CCM_CCMR_SSI2S_MASK (0x3 << 21)
  60. #define MXC_CCM_CCMR_LPM_OFFSET 14
  61. #define MXC_CCM_CCMR_LPM_MASK (0x3 << 14)
  62. #define MXC_CCM_CCMR_FIRS_OFFSET 11
  63. #define MXC_CCM_CCMR_FIRS_MASK (0x3 << 11)
  64. #define MXC_CCM_CCMR_UPE (1 << 9)
  65. #define MXC_CCM_CCMR_SPE (1 << 8)
  66. #define MXC_CCM_CCMR_MDS (1 << 7)
  67. #define MXC_CCM_CCMR_SBYCS (1 << 4)
  68. #define MXC_CCM_CCMR_MPE (1 << 3)
  69. #define MXC_CCM_CCMR_PRCS_OFFSET 1
  70. #define MXC_CCM_CCMR_PRCS_MASK (0x3 << 1)
  71. #define MXC_CCM_PDR0_CSI_PODF_OFFSET 26
  72. #define MXC_CCM_PDR0_CSI_PODF_MASK (0x3F << 26)
  73. #define MXC_CCM_PDR0_CSI_PRDF_OFFSET 23
  74. #define MXC_CCM_PDR0_CSI_PRDF_MASK (0x7 << 23)
  75. #define MXC_CCM_PDR0_PER_PODF_OFFSET 16
  76. #define MXC_CCM_PDR0_PER_PODF_MASK (0x1F << 16)
  77. #define MXC_CCM_PDR0_HSP_PODF_OFFSET 11
  78. #define MXC_CCM_PDR0_HSP_PODF_MASK (0x7 << 11)
  79. #define MXC_CCM_PDR0_NFC_PODF_OFFSET 8
  80. #define MXC_CCM_PDR0_NFC_PODF_MASK (0x7 << 8)
  81. #define MXC_CCM_PDR0_IPG_PODF_OFFSET 6
  82. #define MXC_CCM_PDR0_IPG_PODF_MASK (0x3 << 6)
  83. #define MXC_CCM_PDR0_MAX_PODF_OFFSET 3
  84. #define MXC_CCM_PDR0_MAX_PODF_MASK (0x7 << 3)
  85. #define MXC_CCM_PDR0_MCU_PODF_OFFSET 0
  86. #define MXC_CCM_PDR0_MCU_PODF_MASK 0x7
  87. #define MXC_CCM_PDR0_HSP_DIV_1 (0x0 << 11)
  88. #define MXC_CCM_PDR0_HSP_DIV_2 (0x1 << 11)
  89. #define MXC_CCM_PDR0_HSP_DIV_3 (0x2 << 11)
  90. #define MXC_CCM_PDR0_HSP_DIV_4 (0x3 << 11)
  91. #define MXC_CCM_PDR0_HSP_DIV_5 (0x4 << 11)
  92. #define MXC_CCM_PDR0_HSP_DIV_6 (0x5 << 11)
  93. #define MXC_CCM_PDR0_HSP_DIV_7 (0x6 << 11)
  94. #define MXC_CCM_PDR0_HSP_DIV_8 (0x7 << 11)
  95. #define MXC_CCM_PDR0_IPG_DIV_1 (0x0 << 6)
  96. #define MXC_CCM_PDR0_IPG_DIV_2 (0x1 << 6)
  97. #define MXC_CCM_PDR0_IPG_DIV_3 (0x2 << 6)
  98. #define MXC_CCM_PDR0_IPG_DIV_4 (0x3 << 6)
  99. #define MXC_CCM_PDR0_MAX_DIV_1 (0x0 << 3)
  100. #define MXC_CCM_PDR0_MAX_DIV_2 (0x1 << 3)
  101. #define MXC_CCM_PDR0_MAX_DIV_3 (0x2 << 3)
  102. #define MXC_CCM_PDR0_MAX_DIV_4 (0x3 << 3)
  103. #define MXC_CCM_PDR0_MAX_DIV_5 (0x4 << 3)
  104. #define MXC_CCM_PDR0_MAX_DIV_6 (0x5 << 3)
  105. #define MXC_CCM_PDR0_MAX_DIV_7 (0x6 << 3)
  106. #define MXC_CCM_PDR0_MAX_DIV_8 (0x7 << 3)
  107. #define MXC_CCM_PDR0_NFC_DIV_1 (0x0 << 8)
  108. #define MXC_CCM_PDR0_NFC_DIV_2 (0x1 << 8)
  109. #define MXC_CCM_PDR0_NFC_DIV_3 (0x2 << 8)
  110. #define MXC_CCM_PDR0_NFC_DIV_4 (0x3 << 8)
  111. #define MXC_CCM_PDR0_NFC_DIV_5 (0x4 << 8)
  112. #define MXC_CCM_PDR0_NFC_DIV_6 (0x5 << 8)
  113. #define MXC_CCM_PDR0_NFC_DIV_7 (0x6 << 8)
  114. #define MXC_CCM_PDR0_NFC_DIV_8 (0x7 << 8)
  115. #define MXC_CCM_PDR0_MCU_DIV_1 0x0
  116. #define MXC_CCM_PDR0_MCU_DIV_2 0x1
  117. #define MXC_CCM_PDR0_MCU_DIV_3 0x2
  118. #define MXC_CCM_PDR0_MCU_DIV_4 0x3
  119. #define MXC_CCM_PDR0_MCU_DIV_5 0x4
  120. #define MXC_CCM_PDR0_MCU_DIV_6 0x5
  121. #define MXC_CCM_PDR0_MCU_DIV_7 0x6
  122. #define MXC_CCM_PDR0_MCU_DIV_8 0x7
  123. #define MXC_CCM_PDR1_USB_PRDF_OFFSET 30
  124. #define MXC_CCM_PDR1_USB_PRDF_MASK (0x3 << 30)
  125. #define MXC_CCM_PDR1_USB_PODF_OFFSET 27
  126. #define MXC_CCM_PDR1_USB_PODF_MASK (0x7 << 27)
  127. #define MXC_CCM_PDR1_FIRI_PRE_PODF_OFFSET 24
  128. #define MXC_CCM_PDR1_FIRI_PRE_PODF_MASK (0x7 << 24)
  129. #define MXC_CCM_PDR1_FIRI_PODF_OFFSET 18
  130. #define MXC_CCM_PDR1_FIRI_PODF_MASK (0x3F << 18)
  131. #define MXC_CCM_PDR1_SSI2_PRE_PODF_OFFSET 15
  132. #define MXC_CCM_PDR1_SSI2_PRE_PODF_MASK (0x7 << 15)
  133. #define MXC_CCM_PDR1_SSI2_PODF_OFFSET 9
  134. #define MXC_CCM_PDR1_SSI2_PODF_MASK (0x3F << 9)
  135. #define MXC_CCM_PDR1_SSI1_PRE_PODF_OFFSET 6
  136. #define MXC_CCM_PDR1_SSI1_PRE_PODF_MASK (0x7 << 6)
  137. #define MXC_CCM_PDR1_SSI1_PODF_OFFSET 0
  138. #define MXC_CCM_PDR1_SSI1_PODF_MASK 0x3F
  139. /* Bit definitions for RCSR */
  140. #define MXC_CCM_RCSR_NF16B 0x80000000
  141. /* Bit definitions for both MCU, USB and SR PLL control registers */
  142. #define MXC_CCM_PCTL_BRM 0x80000000
  143. #define MXC_CCM_PCTL_PD_OFFSET 26
  144. #define MXC_CCM_PCTL_PD_MASK (0xF << 26)
  145. #define MXC_CCM_PCTL_MFD_OFFSET 16
  146. #define MXC_CCM_PCTL_MFD_MASK (0x3FF << 16)
  147. #define MXC_CCM_PCTL_MFI_OFFSET 10
  148. #define MXC_CCM_PCTL_MFI_MASK (0xF << 10)
  149. #define MXC_CCM_PCTL_MFN_OFFSET 0
  150. #define MXC_CCM_PCTL_MFN_MASK 0x3FF
  151. #define MXC_CCM_CGR0_SD_MMC1_OFFSET 0
  152. #define MXC_CCM_CGR0_SD_MMC1_MASK (0x3 << 0)
  153. #define MXC_CCM_CGR0_SD_MMC2_OFFSET 2
  154. #define MXC_CCM_CGR0_SD_MMC2_MASK (0x3 << 2)
  155. #define MXC_CCM_CGR0_GPT_OFFSET 4
  156. #define MXC_CCM_CGR0_GPT_MASK (0x3 << 4)
  157. #define MXC_CCM_CGR0_EPIT1_OFFSET 6
  158. #define MXC_CCM_CGR0_EPIT1_MASK (0x3 << 6)
  159. #define MXC_CCM_CGR0_EPIT2_OFFSET 8
  160. #define MXC_CCM_CGR0_EPIT2_MASK (0x3 << 8)
  161. #define MXC_CCM_CGR0_IIM_OFFSET 10
  162. #define MXC_CCM_CGR0_IIM_MASK (0x3 << 10)
  163. #define MXC_CCM_CGR0_ATA_OFFSET 12
  164. #define MXC_CCM_CGR0_ATA_MASK (0x3 << 12)
  165. #define MXC_CCM_CGR0_SDMA_OFFSET 14
  166. #define MXC_CCM_CGR0_SDMA_MASK (0x3 << 14)
  167. #define MXC_CCM_CGR0_CSPI3_OFFSET 16
  168. #define MXC_CCM_CGR0_CSPI3_MASK (0x3 << 16)
  169. #define MXC_CCM_CGR0_RNG_OFFSET 18
  170. #define MXC_CCM_CGR0_RNG_MASK (0x3 << 18)
  171. #define MXC_CCM_CGR0_UART1_OFFSET 20
  172. #define MXC_CCM_CGR0_UART1_MASK (0x3 << 20)
  173. #define MXC_CCM_CGR0_UART2_OFFSET 22
  174. #define MXC_CCM_CGR0_UART2_MASK (0x3 << 22)
  175. #define MXC_CCM_CGR0_SSI1_OFFSET 24
  176. #define MXC_CCM_CGR0_SSI1_MASK (0x3 << 24)
  177. #define MXC_CCM_CGR0_I2C1_OFFSET 26
  178. #define MXC_CCM_CGR0_I2C1_MASK (0x3 << 26)
  179. #define MXC_CCM_CGR0_I2C2_OFFSET 28
  180. #define MXC_CCM_CGR0_I2C2_MASK (0x3 << 28)
  181. #define MXC_CCM_CGR0_I2C3_OFFSET 30
  182. #define MXC_CCM_CGR0_I2C3_MASK (0x3 << 30)
  183. #define MXC_CCM_CGR1_HANTRO_OFFSET 0
  184. #define MXC_CCM_CGR1_HANTRO_MASK (0x3 << 0)
  185. #define MXC_CCM_CGR1_MEMSTICK1_OFFSET 2
  186. #define MXC_CCM_CGR1_MEMSTICK1_MASK (0x3 << 2)
  187. #define MXC_CCM_CGR1_MEMSTICK2_OFFSET 4
  188. #define MXC_CCM_CGR1_MEMSTICK2_MASK (0x3 << 4)
  189. #define MXC_CCM_CGR1_CSI_OFFSET 6
  190. #define MXC_CCM_CGR1_CSI_MASK (0x3 << 6)
  191. #define MXC_CCM_CGR1_RTC_OFFSET 8
  192. #define MXC_CCM_CGR1_RTC_MASK (0x3 << 8)
  193. #define MXC_CCM_CGR1_WDOG_OFFSET 10
  194. #define MXC_CCM_CGR1_WDOG_MASK (0x3 << 10)
  195. #define MXC_CCM_CGR1_PWM_OFFSET 12
  196. #define MXC_CCM_CGR1_PWM_MASK (0x3 << 12)
  197. #define MXC_CCM_CGR1_SIM_OFFSET 14
  198. #define MXC_CCM_CGR1_SIM_MASK (0x3 << 14)
  199. #define MXC_CCM_CGR1_ECT_OFFSET 16
  200. #define MXC_CCM_CGR1_ECT_MASK (0x3 << 16)
  201. #define MXC_CCM_CGR1_USBOTG_OFFSET 18
  202. #define MXC_CCM_CGR1_USBOTG_MASK (0x3 << 18)
  203. #define MXC_CCM_CGR1_KPP_OFFSET 20
  204. #define MXC_CCM_CGR1_KPP_MASK (0x3 << 20)
  205. #define MXC_CCM_CGR1_IPU_OFFSET 22
  206. #define MXC_CCM_CGR1_IPU_MASK (0x3 << 22)
  207. #define MXC_CCM_CGR1_UART3_OFFSET 24
  208. #define MXC_CCM_CGR1_UART3_MASK (0x3 << 24)
  209. #define MXC_CCM_CGR1_UART4_OFFSET 26
  210. #define MXC_CCM_CGR1_UART4_MASK (0x3 << 26)
  211. #define MXC_CCM_CGR1_UART5_OFFSET 28
  212. #define MXC_CCM_CGR1_UART5_MASK (0x3 << 28)
  213. #define MXC_CCM_CGR1_OWIRE_OFFSET 30
  214. #define MXC_CCM_CGR1_OWIRE_MASK (0x3 << 30)
  215. #define MXC_CCM_CGR2_SSI2_OFFSET 0
  216. #define MXC_CCM_CGR2_SSI2_MASK (0x3 << 0)
  217. #define MXC_CCM_CGR2_CSPI1_OFFSET 2
  218. #define MXC_CCM_CGR2_CSPI1_MASK (0x3 << 2)
  219. #define MXC_CCM_CGR2_CSPI2_OFFSET 4
  220. #define MXC_CCM_CGR2_CSPI2_MASK (0x3 << 4)
  221. #define MXC_CCM_CGR2_GACC_OFFSET 6
  222. #define MXC_CCM_CGR2_GACC_MASK (0x3 << 6)
  223. #define MXC_CCM_CGR2_EMI_OFFSET 8
  224. #define MXC_CCM_CGR2_EMI_MASK (0x3 << 8)
  225. #define MXC_CCM_CGR2_RTIC_OFFSET 10
  226. #define MXC_CCM_CGR2_RTIC_MASK (0x3 << 10)
  227. #define MXC_CCM_CGR2_FIRI_OFFSET 12
  228. #define MXC_CCM_CGR2_FIRI_MASK (0x3 << 12)
  229. #define MXC_CCM_CGR2_IPMUX1_OFFSET 14
  230. #define MXC_CCM_CGR2_IPMUX1_MASK (0x3 << 14)
  231. #define MXC_CCM_CGR2_IPMUX2_OFFSET 16
  232. #define MXC_CCM_CGR2_IPMUX2_MASK (0x3 << 16)
  233. /* These new CGR2 bits are added in MX32 */
  234. #define MXC_CCM_CGR2_APMSYSCLKSEL_OFFSET 18
  235. #define MXC_CCM_CGR2_APMSYSCLKSEL_MASK (0x3 << 18)
  236. #define MXC_CCM_CGR2_APMSSICLKSEL_OFFSET 20
  237. #define MXC_CCM_CGR2_APMSSICLKSEL_MASK (0x3 << 20)
  238. #define MXC_CCM_CGR2_APMPERCLKSEL_OFFSET 22
  239. #define MXC_CCM_CGR2_APMPERCLKSEL_MASK (0x3 << 22)
  240. #define MXC_CCM_CGR2_MXCCLKENSEL_OFFSET 24
  241. #define MXC_CCM_CGR2_MXCCLKENSEL_MASK (0x1 << 24)
  242. #define MXC_CCM_CGR2_CHIKCAMPEN_OFFSET 25
  243. #define MXC_CCM_CGR2_CHIKCAMPEN_MASK (0x1 << 25)
  244. #define MXC_CCM_CGR2_OVRVPUBUSY_OFFSET 26
  245. #define MXC_CCM_CGR2_OVRVPUBUSY_MASK (0x1 << 26)
  246. #define MXC_CCM_CGR2_APMENA_OFFSET 30
  247. #define MXC_CCM_CGR2_AOMENA_MASK (0x1 << 30)
  248. /*
  249. * LTR0 register offsets
  250. */
  251. #define MXC_CCM_LTR0_DIV3CK_OFFSET 1
  252. #define MXC_CCM_LTR0_DIV3CK_MASK (0x3 << 1)
  253. #define MXC_CCM_LTR0_DNTHR_OFFSET 16
  254. #define MXC_CCM_LTR0_DNTHR_MASK (0x3F << 16)
  255. #define MXC_CCM_LTR0_UPTHR_OFFSET 22
  256. #define MXC_CCM_LTR0_UPTHR_MASK (0x3F << 22)
  257. /*
  258. * LTR1 register offsets
  259. */
  260. #define MXC_CCM_LTR1_PNCTHR_OFFSET 0
  261. #define MXC_CCM_LTR1_PNCTHR_MASK 0x3F
  262. #define MXC_CCM_LTR1_UPCNT_OFFSET 6
  263. #define MXC_CCM_LTR1_UPCNT_MASK (0xFF << 6)
  264. #define MXC_CCM_LTR1_DNCNT_OFFSET 14
  265. #define MXC_CCM_LTR1_DNCNT_MASK (0xFF << 14)
  266. #define MXC_CCM_LTR1_LTBRSR_MASK 0x400000
  267. #define MXC_CCM_LTR1_LTBRSR_OFFSET 22
  268. #define MXC_CCM_LTR1_LTBRSR 0x400000
  269. #define MXC_CCM_LTR1_LTBRSH 0x800000
  270. /*
  271. * LTR2 bit definitions. x ranges from 0 for WSW9 to 6 for WSW15
  272. */
  273. #define MXC_CCM_LTR2_WSW_OFFSET(x) (11 + (x) * 3)
  274. #define MXC_CCM_LTR2_WSW_MASK(x) (0x7 << \
  275. MXC_CCM_LTR2_WSW_OFFSET((x)))
  276. #define MXC_CCM_LTR2_EMAC_OFFSET 0
  277. #define MXC_CCM_LTR2_EMAC_MASK 0x1FF
  278. /*
  279. * LTR3 bit definitions. x ranges from 0 for WSW0 to 8 for WSW8
  280. */
  281. #define MXC_CCM_LTR3_WSW_OFFSET(x) (5 + (x) * 3)
  282. #define MXC_CCM_LTR3_WSW_MASK(x) (0x7 << \
  283. MXC_CCM_LTR3_WSW_OFFSET((x)))
  284. #define MXC_CCM_PMCR0_DFSUP1 0x80000000
  285. #define MXC_CCM_PMCR0_DFSUP1_SPLL (0 << 31)
  286. #define MXC_CCM_PMCR0_DFSUP1_MPLL (1 << 31)
  287. #define MXC_CCM_PMCR0_DFSUP0 0x40000000
  288. #define MXC_CCM_PMCR0_DFSUP0_PLL (0 << 30)
  289. #define MXC_CCM_PMCR0_DFSUP0_PDR (1 << 30)
  290. #define MXC_CCM_PMCR0_DFSUP_MASK (0x3 << 30)
  291. #define DVSUP_TURBO 0
  292. #define DVSUP_HIGH 1
  293. #define DVSUP_MEDIUM 2
  294. #define DVSUP_LOW 3
  295. #define MXC_CCM_PMCR0_DVSUP_TURBO (DVSUP_TURBO << 28)
  296. #define MXC_CCM_PMCR0_DVSUP_HIGH (DVSUP_HIGH << 28)
  297. #define MXC_CCM_PMCR0_DVSUP_MEDIUM (DVSUP_MEDIUM << 28)
  298. #define MXC_CCM_PMCR0_DVSUP_LOW (DVSUP_LOW << 28)
  299. #define MXC_CCM_PMCR0_DVSUP_OFFSET 28
  300. #define MXC_CCM_PMCR0_DVSUP_MASK (0x3 << 28)
  301. #define MXC_CCM_PMCR0_UDSC 0x08000000
  302. #define MXC_CCM_PMCR0_UDSC_MASK (1 << 27)
  303. #define MXC_CCM_PMCR0_UDSC_UP (1 << 27)
  304. #define MXC_CCM_PMCR0_UDSC_DOWN (0 << 27)
  305. #define MXC_CCM_PMCR0_VSCNT_1 (0x0 << 24)
  306. #define MXC_CCM_PMCR0_VSCNT_2 (0x1 << 24)
  307. #define MXC_CCM_PMCR0_VSCNT_3 (0x2 << 24)
  308. #define MXC_CCM_PMCR0_VSCNT_4 (0x3 << 24)
  309. #define MXC_CCM_PMCR0_VSCNT_5 (0x4 << 24)
  310. #define MXC_CCM_PMCR0_VSCNT_6 (0x5 << 24)
  311. #define MXC_CCM_PMCR0_VSCNT_7 (0x6 << 24)
  312. #define MXC_CCM_PMCR0_VSCNT_8 (0x7 << 24)
  313. #define MXC_CCM_PMCR0_VSCNT_OFFSET 24
  314. #define MXC_CCM_PMCR0_VSCNT_MASK (0x7 << 24)
  315. #define MXC_CCM_PMCR0_DVFEV 0x00800000
  316. #define MXC_CCM_PMCR0_DVFIS 0x00400000
  317. #define MXC_CCM_PMCR0_LBMI 0x00200000
  318. #define MXC_CCM_PMCR0_LBFL 0x00100000
  319. #define MXC_CCM_PMCR0_LBCF_4 (0x0 << 18)
  320. #define MXC_CCM_PMCR0_LBCF_8 (0x1 << 18)
  321. #define MXC_CCM_PMCR0_LBCF_12 (0x2 << 18)
  322. #define MXC_CCM_PMCR0_LBCF_16 (0x3 << 18)
  323. #define MXC_CCM_PMCR0_LBCF_OFFSET 18
  324. #define MXC_CCM_PMCR0_LBCF_MASK (0x3 << 18)
  325. #define MXC_CCM_PMCR0_PTVIS 0x00020000
  326. #define MXC_CCM_PMCR0_UPDTEN 0x00010000
  327. #define MXC_CCM_PMCR0_UPDTEN_MASK (0x1 << 16)
  328. #define MXC_CCM_PMCR0_FSVAIM 0x00008000
  329. #define MXC_CCM_PMCR0_FSVAI_OFFSET 13
  330. #define MXC_CCM_PMCR0_FSVAI_MASK (0x3 << 13)
  331. #define MXC_CCM_PMCR0_DPVCR 0x00001000
  332. #define MXC_CCM_PMCR0_DPVV 0x00000800
  333. #define MXC_CCM_PMCR0_WFIM 0x00000400
  334. #define MXC_CCM_PMCR0_DRCE3 0x00000200
  335. #define MXC_CCM_PMCR0_DRCE2 0x00000100
  336. #define MXC_CCM_PMCR0_DRCE1 0x00000080
  337. #define MXC_CCM_PMCR0_DRCE0 0x00000040
  338. #define MXC_CCM_PMCR0_DCR 0x00000020
  339. #define MXC_CCM_PMCR0_DVFEN 0x00000010
  340. #define MXC_CCM_PMCR0_PTVAIM 0x00000008
  341. #define MXC_CCM_PMCR0_PTVAI_OFFSET 1
  342. #define MXC_CCM_PMCR0_PTVAI_MASK (0x3 << 1)
  343. #define MXC_CCM_PMCR0_DPTEN 0x00000001
  344. #define MXC_CCM_PMCR1_DVGP_OFFSET 0
  345. #define MXC_CCM_PMCR1_DVGP_MASK (0xF)
  346. #define MXC_CCM_PMCR1_PLLRDIS (0x1 << 7)
  347. #define MXC_CCM_PMCR1_EMIRQ_EN (0x1 << 8)
  348. #define MXC_CCM_DCVR_ULV_MASK (0x3FF << 22)
  349. #define MXC_CCM_DCVR_ULV_OFFSET 22
  350. #define MXC_CCM_DCVR_LLV_MASK (0x3FF << 12)
  351. #define MXC_CCM_DCVR_LLV_OFFSET 12
  352. #define MXC_CCM_DCVR_ELV_MASK (0x3FF << 2)
  353. #define MXC_CCM_DCVR_ELV_OFFSET 2
  354. #define MXC_CCM_PDR2_MST2_PDF_MASK (0x3F << 7)
  355. #define MXC_CCM_PDR2_MST2_PDF_OFFSET 7
  356. #define MXC_CCM_PDR2_MST1_PDF_MASK 0x3F
  357. #define MXC_CCM_PDR2_MST1_PDF_OFFSET 0
  358. #define MXC_CCM_COSR_CLKOSEL_MASK 0x0F
  359. #define MXC_CCM_COSR_CLKOSEL_OFFSET 0
  360. #define MXC_CCM_COSR_CLKOUTDIV_MASK (0x07 << 6)
  361. #define MXC_CCM_COSR_CLKOUTDIV_OFFSET 6
  362. #define MXC_CCM_COSR_CLKOEN (1 << 9)
  363. /*
  364. * PMCR0 register offsets
  365. */
  366. #define MXC_CCM_PMCR0_LBFL_OFFSET 20
  367. #define MXC_CCM_PMCR0_DFSUP0_OFFSET 30
  368. #define MXC_CCM_PMCR0_DFSUP1_OFFSET 31
  369. #endif /* __ARCH_ARM_MACH_MX3_CRM_REGS_H__ */