crm_regs.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #ifndef __ARCH_ARM_MACH_MX2_CRM_REGS_H__
  20. #define __ARCH_ARM_MACH_MX2_CRM_REGS_H__
  21. #include <mach/hardware.h>
  22. /* Register offsets */
  23. #define CCM_CSCR (IO_ADDRESS(CCM_BASE_ADDR) + 0x0)
  24. #define CCM_MPCTL0 (IO_ADDRESS(CCM_BASE_ADDR) + 0x4)
  25. #define CCM_MPCTL1 (IO_ADDRESS(CCM_BASE_ADDR) + 0x8)
  26. #define CCM_SPCTL0 (IO_ADDRESS(CCM_BASE_ADDR) + 0xC)
  27. #define CCM_SPCTL1 (IO_ADDRESS(CCM_BASE_ADDR) + 0x10)
  28. #define CCM_OSC26MCTL (IO_ADDRESS(CCM_BASE_ADDR) + 0x14)
  29. #define CCM_PCDR0 (IO_ADDRESS(CCM_BASE_ADDR) + 0x18)
  30. #define CCM_PCDR1 (IO_ADDRESS(CCM_BASE_ADDR) + 0x1c)
  31. #define CCM_PCCR0 (IO_ADDRESS(CCM_BASE_ADDR) + 0x20)
  32. #define CCM_PCCR1 (IO_ADDRESS(CCM_BASE_ADDR) + 0x24)
  33. #define CCM_CCSR (IO_ADDRESS(CCM_BASE_ADDR) + 0x28)
  34. #define CCM_PMCTL (IO_ADDRESS(CCM_BASE_ADDR) + 0x2c)
  35. #define CCM_PMCOUNT (IO_ADDRESS(CCM_BASE_ADDR) + 0x30)
  36. #define CCM_WKGDCTL (IO_ADDRESS(CCM_BASE_ADDR) + 0x34)
  37. #define CCM_CSCR_USB_OFFSET 28
  38. #define CCM_CSCR_USB_MASK (0x7 << 28)
  39. #define CCM_CSCR_SD_OFFSET 24
  40. #define CCM_CSCR_SD_MASK (0x3 << 24)
  41. #define CCM_CSCR_SSI2 (1 << 23)
  42. #define CCM_CSCR_SSI2_OFFSET 23
  43. #define CCM_CSCR_SSI1 (1 << 22)
  44. #define CCM_CSCR_SSI1_OFFSET 22
  45. #define CCM_CSCR_VPU (1 << 21)
  46. #define CCM_CSCR_VPU_OFFSET 21
  47. #define CCM_CSCR_MSHC (1 << 20)
  48. #define CCM_CSCR_SPLLRES (1 << 19)
  49. #define CCM_CSCR_MPLLRES (1 << 18)
  50. #define CCM_CSCR_SP (1 << 17)
  51. #define CCM_CSCR_MCU (1 << 16)
  52. /* CCM_CSCR_ARM_xxx just be avaliable on i.MX27 TO2*/
  53. #define CCM_CSCR_ARM_SRC (1 << 15)
  54. #define CCM_CSCR_ARM_OFFSET 12
  55. #define CCM_CSCR_ARM_MASK (0x3 << 12)
  56. /* CCM_CSCR_ARM_xxx just be avaliable on i.MX27 TO2*/
  57. #define CCM_CSCR_PRESC_OFFSET 13
  58. #define CCM_CSCR_PRESC_MASK (0x7 << 13)
  59. #define CCM_CSCR_BCLK_OFFSET 9
  60. #define CCM_CSCR_BCLK_MASK (0xf << 9)
  61. #define CCM_CSCR_IPDIV_OFFSET 8
  62. #define CCM_CSCR_IPDIV (1 << 8)
  63. /* CCM_CSCR_AHB_xxx just be avaliable on i.MX27 TO2*/
  64. #define CCM_CSCR_AHB_OFFSET 8
  65. #define CCM_CSCR_AHB_MASK (0x3 << 8)
  66. /* CCM_CSCR_AHB_xxx just be avaliable on i.MX27 TO2*/
  67. #define CCM_CSCR_OSC26MDIV (1 << 4)
  68. #define CCM_CSCR_OSC26M (1 << 3)
  69. #define CCM_CSCR_FPM (1 << 2)
  70. #define CCM_CSCR_SPEN (1 << 1)
  71. #define CCM_CSCR_MPEN 1
  72. #define CCM_MPCTL0_CPLM (1 << 31)
  73. #define CCM_MPCTL0_PD_OFFSET 26
  74. #define CCM_MPCTL0_PD_MASK (0xf << 26)
  75. #define CCM_MPCTL0_MFD_OFFSET 16
  76. #define CCM_MPCTL0_MFD_MASK (0x3ff << 16)
  77. #define CCM_MPCTL0_MFI_OFFSET 10
  78. #define CCM_MPCTL0_MFI_MASK (0xf << 10)
  79. #define CCM_MPCTL0_MFN_OFFSET 0
  80. #define CCM_MPCTL0_MFN_MASK 0x3ff
  81. #define CCM_MPCTL1_LF (1 << 15)
  82. #define CCM_MPCTL1_BRMO (1 << 6)
  83. #define CCM_SPCTL0_CPLM (1 << 31)
  84. #define CCM_SPCTL0_PD_OFFSET 26
  85. #define CCM_SPCTL0_PD_MASK (0xf << 26)
  86. #define CCM_SPCTL0_MFD_OFFSET 16
  87. #define CCM_SPCTL0_MFD_MASK (0x3ff << 16)
  88. #define CCM_SPCTL0_MFI_OFFSET 10
  89. #define CCM_SPCTL0_MFI_MASK (0xf << 10)
  90. #define CCM_SPCTL0_MFN_OFFSET 0
  91. #define CCM_SPCTL0_MFN_MASK 0x3ff
  92. #define CCM_SPCTL1_LF (1 << 15)
  93. #define CCM_SPCTL1_BRMO (1 << 6)
  94. #define CCM_OSC26MCTL_PEAK_OFFSET 16
  95. #define CCM_OSC26MCTL_PEAK_MASK (0x3 << 16)
  96. #define CCM_OSC26MCTL_AGC_OFFSET 8
  97. #define CCM_OSC26MCTL_AGC_MASK (0x3f << 8)
  98. #define CCM_OSC26MCTL_ANATEST_OFFSET 0
  99. #define CCM_OSC26MCTL_ANATEST_MASK 0x3f
  100. #define CCM_PCDR0_SSI2BAUDDIV_OFFSET 26
  101. #define CCM_PCDR0_SSI2BAUDDIV_MASK (0x3f << 26)
  102. #define CCM_PCDR0_CLKO_EN 25
  103. #define CCM_PCDR0_CLKODIV_OFFSET 22
  104. #define CCM_PCDR0_CLKODIV_MASK (0x7 << 22)
  105. #define CCM_PCDR0_SSI1BAUDDIV_OFFSET 16
  106. #define CCM_PCDR0_SSI1BAUDDIV_MASK (0x3f << 16)
  107. /*The difinition for i.MX27 TO2*/
  108. #define CCM_PCDR0_VPUDIV2_OFFSET 10
  109. #define CCM_PCDR0_VPUDIV2_MASK (0x3f << 10)
  110. #define CCM_PCDR0_NFCDIV2_OFFSET 6
  111. #define CCM_PCDR0_NFCDIV2_MASK (0xf << 6)
  112. #define CCM_PCDR0_MSHCDIV2_MASK 0x3f
  113. /*The difinition for i.MX27 TO2*/
  114. #define CCM_PCDR0_NFCDIV_OFFSET 12
  115. #define CCM_PCDR0_NFCDIV_MASK (0xf << 12)
  116. #define CCM_PCDR0_VPUDIV_OFFSET 8
  117. #define CCM_PCDR0_VPUDIV_MASK (0xf << 8)
  118. #define CCM_PCDR0_MSHCDIV_OFFSET 0
  119. #define CCM_PCDR0_MSHCDIV_MASK 0x1f
  120. #define CCM_PCDR1_PERDIV4_OFFSET 24
  121. #define CCM_PCDR1_PERDIV4_MASK (0x3f << 24)
  122. #define CCM_PCDR1_PERDIV3_OFFSET 16
  123. #define CCM_PCDR1_PERDIV3_MASK (0x3f << 16)
  124. #define CCM_PCDR1_PERDIV2_OFFSET 8
  125. #define CCM_PCDR1_PERDIV2_MASK (0x3f << 8)
  126. #define CCM_PCDR1_PERDIV1_OFFSET 0
  127. #define CCM_PCDR1_PERDIV1_MASK 0x3f
  128. #define CCM_PCCR0_CSPI1_OFFSET 31
  129. #define CCM_PCCR0_CSPI1_MASK (1 << 31)
  130. #define CCM_PCCR0_CSPI2_OFFSET 30
  131. #define CCM_PCCR0_CSPI2_MASK (1 << 30)
  132. #define CCM_PCCR0_CSPI3_OFFSET 29
  133. #define CCM_PCCR0_CSPI3_MASK (1 << 29)
  134. #define CCM_PCCR0_DMA_OFFSET 28
  135. #define CCM_PCCR0_DMA_MASK (1 << 28)
  136. #define CCM_PCCR0_EMMA_OFFSET 27
  137. #define CCM_PCCR0_EMMA_MASK (1 << 27)
  138. #define CCM_PCCR0_FEC_OFFSET 26
  139. #define CCM_PCCR0_FEC_MASK (1 << 26)
  140. #define CCM_PCCR0_GPIO_OFFSET 25
  141. #define CCM_PCCR0_GPIO_MASK (1 << 25)
  142. #define CCM_PCCR0_GPT1_OFFSET 24
  143. #define CCM_PCCR0_GPT1_MASK (1 << 24)
  144. #define CCM_PCCR0_GPT2_OFFSET 23
  145. #define CCM_PCCR0_GPT2_MASK (1 << 23)
  146. #define CCM_PCCR0_GPT3_OFFSET 22
  147. #define CCM_PCCR0_GPT3_MASK (1 << 22)
  148. #define CCM_PCCR0_GPT4_OFFSET 21
  149. #define CCM_PCCR0_GPT4_MASK (1 << 21)
  150. #define CCM_PCCR0_GPT5_OFFSET 20
  151. #define CCM_PCCR0_GPT5_MASK (1 << 20)
  152. #define CCM_PCCR0_GPT6_OFFSET 19
  153. #define CCM_PCCR0_GPT6_MASK (1 << 19)
  154. #define CCM_PCCR0_I2C1_OFFSET 18
  155. #define CCM_PCCR0_I2C1_MASK (1 << 18)
  156. #define CCM_PCCR0_I2C2_OFFSET 17
  157. #define CCM_PCCR0_I2C2_MASK (1 << 17)
  158. #define CCM_PCCR0_IIM_OFFSET 16
  159. #define CCM_PCCR0_IIM_MASK (1 << 16)
  160. #define CCM_PCCR0_KPP_OFFSET 15
  161. #define CCM_PCCR0_KPP_MASK (1 << 15)
  162. #define CCM_PCCR0_LCDC_OFFSET 14
  163. #define CCM_PCCR0_LCDC_MASK (1 << 14)
  164. #define CCM_PCCR0_MSHC_OFFSET 13
  165. #define CCM_PCCR0_MSHC_MASK (1 << 13)
  166. #define CCM_PCCR0_OWIRE_OFFSET 12
  167. #define CCM_PCCR0_OWIRE_MASK (1 << 12)
  168. #define CCM_PCCR0_PWM_OFFSET 11
  169. #define CCM_PCCR0_PWM_MASK (1 << 11)
  170. #define CCM_PCCR0_RTC_OFFSET 9
  171. #define CCM_PCCR0_RTC_MASK (1 << 9)
  172. #define CCM_PCCR0_RTIC_OFFSET 8
  173. #define CCM_PCCR0_RTIC_MASK (1 << 8)
  174. #define CCM_PCCR0_SAHARA_OFFSET 7
  175. #define CCM_PCCR0_SAHARA_MASK (1 << 7)
  176. #define CCM_PCCR0_SCC_OFFSET 6
  177. #define CCM_PCCR0_SCC_MASK (1 << 6)
  178. #define CCM_PCCR0_SDHC1_OFFSET 5
  179. #define CCM_PCCR0_SDHC1_MASK (1 << 5)
  180. #define CCM_PCCR0_SDHC2_OFFSET 4
  181. #define CCM_PCCR0_SDHC2_MASK (1 << 4)
  182. #define CCM_PCCR0_SDHC3_OFFSET 3
  183. #define CCM_PCCR0_SDHC3_MASK (1 << 3)
  184. #define CCM_PCCR0_SLCDC_OFFSET 2
  185. #define CCM_PCCR0_SLCDC_MASK (1 << 2)
  186. #define CCM_PCCR0_SSI1_IPG_OFFSET 1
  187. #define CCM_PCCR0_SSI1_IPG_MASK (1 << 1)
  188. #define CCM_PCCR0_SSI2_IPG_OFFSET 0
  189. #define CCM_PCCR0_SSI2_IPG_MASK (1 << 0)
  190. #define CCM_PCCR1_UART1_OFFSET 31
  191. #define CCM_PCCR1_UART1_MASK (1 << 31)
  192. #define CCM_PCCR1_UART2_OFFSET 30
  193. #define CCM_PCCR1_UART2_MASK (1 << 30)
  194. #define CCM_PCCR1_UART3_OFFSET 29
  195. #define CCM_PCCR1_UART3_MASK (1 << 29)
  196. #define CCM_PCCR1_UART4_OFFSET 28
  197. #define CCM_PCCR1_UART4_MASK (1 << 28)
  198. #define CCM_PCCR1_UART5_OFFSET 27
  199. #define CCM_PCCR1_UART5_MASK (1 << 27)
  200. #define CCM_PCCR1_UART6_OFFSET 26
  201. #define CCM_PCCR1_UART6_MASK (1 << 26)
  202. #define CCM_PCCR1_USBOTG_OFFSET 25
  203. #define CCM_PCCR1_USBOTG_MASK (1 << 25)
  204. #define CCM_PCCR1_WDT_OFFSET 24
  205. #define CCM_PCCR1_WDT_MASK (1 << 24)
  206. #define CCM_PCCR1_HCLK_ATA_OFFSET 23
  207. #define CCM_PCCR1_HCLK_ATA_MASK (1 << 23)
  208. #define CCM_PCCR1_HCLK_BROM_OFFSET 22
  209. #define CCM_PCCR1_HCLK_BROM_MASK (1 << 22)
  210. #define CCM_PCCR1_HCLK_CSI_OFFSET 21
  211. #define CCM_PCCR1_HCLK_CSI_MASK (1 << 21)
  212. #define CCM_PCCR1_HCLK_DMA_OFFSET 20
  213. #define CCM_PCCR1_HCLK_DMA_MASK (1 << 20)
  214. #define CCM_PCCR1_HCLK_EMI_OFFSET 19
  215. #define CCM_PCCR1_HCLK_EMI_MASK (1 << 19)
  216. #define CCM_PCCR1_HCLK_EMMA_OFFSET 18
  217. #define CCM_PCCR1_HCLK_EMMA_MASK (1 << 18)
  218. #define CCM_PCCR1_HCLK_FEC_OFFSET 17
  219. #define CCM_PCCR1_HCLK_FEC_MASK (1 << 17)
  220. #define CCM_PCCR1_HCLK_VPU_OFFSET 16
  221. #define CCM_PCCR1_HCLK_VPU_MASK (1 << 16)
  222. #define CCM_PCCR1_HCLK_LCDC_OFFSET 15
  223. #define CCM_PCCR1_HCLK_LCDC_MASK (1 << 15)
  224. #define CCM_PCCR1_HCLK_RTIC_OFFSET 14
  225. #define CCM_PCCR1_HCLK_RTIC_MASK (1 << 14)
  226. #define CCM_PCCR1_HCLK_SAHARA_OFFSET 13
  227. #define CCM_PCCR1_HCLK_SAHARA_MASK (1 << 13)
  228. #define CCM_PCCR1_HCLK_SLCDC_OFFSET 12
  229. #define CCM_PCCR1_HCLK_SLCDC_MASK (1 << 12)
  230. #define CCM_PCCR1_HCLK_USBOTG_OFFSET 11
  231. #define CCM_PCCR1_HCLK_USBOTG_MASK (1 << 11)
  232. #define CCM_PCCR1_PERCLK1_OFFSET 10
  233. #define CCM_PCCR1_PERCLK1_MASK (1 << 10)
  234. #define CCM_PCCR1_PERCLK2_OFFSET 9
  235. #define CCM_PCCR1_PERCLK2_MASK (1 << 9)
  236. #define CCM_PCCR1_PERCLK3_OFFSET 8
  237. #define CCM_PCCR1_PERCLK3_MASK (1 << 8)
  238. #define CCM_PCCR1_PERCLK4_OFFSET 7
  239. #define CCM_PCCR1_PERCLK4_MASK (1 << 7)
  240. #define CCM_PCCR1_VPU_BAUD_OFFSET 6
  241. #define CCM_PCCR1_VPU_BAUD_MASK (1 << 6)
  242. #define CCM_PCCR1_SSI1_BAUD_OFFSET 5
  243. #define CCM_PCCR1_SSI1_BAUD_MASK (1 << 5)
  244. #define CCM_PCCR1_SSI2_BAUD_OFFSET 4
  245. #define CCM_PCCR1_SSI2_BAUD_MASK (1 << 4)
  246. #define CCM_PCCR1_NFC_BAUD_OFFSET 3
  247. #define CCM_PCCR1_NFC_BAUD_MASK (1 << 3)
  248. #define CCM_PCCR1_MSHC_BAUD_OFFSET 2
  249. #define CCM_PCCR1_MSHC_BAUD_MASK (1 << 2)
  250. #define CCM_CCSR_32KSR (1 << 15)
  251. #define CCM_CCSR_CLKMODE1 (1 << 9)
  252. #define CCM_CCSR_CLKMODE0 (1 << 8)
  253. #define CCM_CCSR_CLKOSEL_OFFSET 0
  254. #define CCM_CCSR_CLKOSEL_MASK 0x1f
  255. #define SYS_FMCR 0x14 /* Functional Muxing Control Reg */
  256. #define SYS_CHIP_ID 0x00 /* The offset of CHIP ID register */
  257. #endif /* __ARCH_ARM_MACH_MX2_CRM_REGS_H__ */