clock_imx27.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/module.h>
  22. #include <linux/spinlock.h>
  23. #include <mach/clock.h>
  24. #include <mach/common.h>
  25. #include <asm/div64.h>
  26. #include "crm_regs.h"
  27. static struct clk ckil_clk;
  28. static struct clk mpll_clk;
  29. static struct clk mpll_main_clk[];
  30. static struct clk spll_clk;
  31. static int _clk_enable(struct clk *clk)
  32. {
  33. unsigned long reg;
  34. reg = __raw_readl(clk->enable_reg);
  35. reg |= 1 << clk->enable_shift;
  36. __raw_writel(reg, clk->enable_reg);
  37. return 0;
  38. }
  39. static void _clk_disable(struct clk *clk)
  40. {
  41. unsigned long reg;
  42. reg = __raw_readl(clk->enable_reg);
  43. reg &= ~(1 << clk->enable_shift);
  44. __raw_writel(reg, clk->enable_reg);
  45. }
  46. static int _clk_spll_enable(struct clk *clk)
  47. {
  48. unsigned long reg;
  49. reg = __raw_readl(CCM_CSCR);
  50. reg |= CCM_CSCR_SPEN;
  51. __raw_writel(reg, CCM_CSCR);
  52. while ((__raw_readl(CCM_SPCTL1) & CCM_SPCTL1_LF) == 0)
  53. ;
  54. return 0;
  55. }
  56. static void _clk_spll_disable(struct clk *clk)
  57. {
  58. unsigned long reg;
  59. reg = __raw_readl(CCM_CSCR);
  60. reg &= ~CCM_CSCR_SPEN;
  61. __raw_writel(reg, CCM_CSCR);
  62. }
  63. static void _clk_pccr01_enable(unsigned long mask0, unsigned long mask1)
  64. {
  65. unsigned long reg;
  66. reg = __raw_readl(CCM_PCCR0);
  67. reg |= mask0;
  68. __raw_writel(reg, CCM_PCCR0);
  69. reg = __raw_readl(CCM_PCCR1);
  70. reg |= mask1;
  71. __raw_writel(reg, CCM_PCCR1);
  72. }
  73. static void _clk_pccr01_disable(unsigned long mask0, unsigned long mask1)
  74. {
  75. unsigned long reg;
  76. reg = __raw_readl(CCM_PCCR0);
  77. reg &= ~mask0;
  78. __raw_writel(reg, CCM_PCCR0);
  79. reg = __raw_readl(CCM_PCCR1);
  80. reg &= ~mask1;
  81. __raw_writel(reg, CCM_PCCR1);
  82. }
  83. static void _clk_pccr10_enable(unsigned long mask1, unsigned long mask0)
  84. {
  85. unsigned long reg;
  86. reg = __raw_readl(CCM_PCCR1);
  87. reg |= mask1;
  88. __raw_writel(reg, CCM_PCCR1);
  89. reg = __raw_readl(CCM_PCCR0);
  90. reg |= mask0;
  91. __raw_writel(reg, CCM_PCCR0);
  92. }
  93. static void _clk_pccr10_disable(unsigned long mask1, unsigned long mask0)
  94. {
  95. unsigned long reg;
  96. reg = __raw_readl(CCM_PCCR1);
  97. reg &= ~mask1;
  98. __raw_writel(reg, CCM_PCCR1);
  99. reg = __raw_readl(CCM_PCCR0);
  100. reg &= ~mask0;
  101. __raw_writel(reg, CCM_PCCR0);
  102. }
  103. static int _clk_dma_enable(struct clk *clk)
  104. {
  105. _clk_pccr01_enable(CCM_PCCR0_DMA_MASK, CCM_PCCR1_HCLK_DMA_MASK);
  106. return 0;
  107. }
  108. static void _clk_dma_disable(struct clk *clk)
  109. {
  110. _clk_pccr01_disable(CCM_PCCR0_DMA_MASK, CCM_PCCR1_HCLK_DMA_MASK);
  111. }
  112. static int _clk_rtic_enable(struct clk *clk)
  113. {
  114. _clk_pccr01_enable(CCM_PCCR0_RTIC_MASK, CCM_PCCR1_HCLK_RTIC_MASK);
  115. return 0;
  116. }
  117. static void _clk_rtic_disable(struct clk *clk)
  118. {
  119. _clk_pccr01_disable(CCM_PCCR0_RTIC_MASK, CCM_PCCR1_HCLK_RTIC_MASK);
  120. }
  121. static int _clk_emma_enable(struct clk *clk)
  122. {
  123. _clk_pccr01_enable(CCM_PCCR0_EMMA_MASK, CCM_PCCR1_HCLK_EMMA_MASK);
  124. return 0;
  125. }
  126. static void _clk_emma_disable(struct clk *clk)
  127. {
  128. _clk_pccr01_disable(CCM_PCCR0_EMMA_MASK, CCM_PCCR1_HCLK_EMMA_MASK);
  129. }
  130. static int _clk_slcdc_enable(struct clk *clk)
  131. {
  132. _clk_pccr01_enable(CCM_PCCR0_SLCDC_MASK, CCM_PCCR1_HCLK_SLCDC_MASK);
  133. return 0;
  134. }
  135. static void _clk_slcdc_disable(struct clk *clk)
  136. {
  137. _clk_pccr01_disable(CCM_PCCR0_SLCDC_MASK, CCM_PCCR1_HCLK_SLCDC_MASK);
  138. }
  139. static int _clk_fec_enable(struct clk *clk)
  140. {
  141. _clk_pccr01_enable(CCM_PCCR0_FEC_MASK, CCM_PCCR1_HCLK_FEC_MASK);
  142. return 0;
  143. }
  144. static void _clk_fec_disable(struct clk *clk)
  145. {
  146. _clk_pccr01_disable(CCM_PCCR0_FEC_MASK, CCM_PCCR1_HCLK_FEC_MASK);
  147. }
  148. static int _clk_vpu_enable(struct clk *clk)
  149. {
  150. unsigned long reg;
  151. reg = __raw_readl(CCM_PCCR1);
  152. reg |= CCM_PCCR1_VPU_BAUD_MASK | CCM_PCCR1_HCLK_VPU_MASK;
  153. __raw_writel(reg, CCM_PCCR1);
  154. return 0;
  155. }
  156. static void _clk_vpu_disable(struct clk *clk)
  157. {
  158. unsigned long reg;
  159. reg = __raw_readl(CCM_PCCR1);
  160. reg &= ~(CCM_PCCR1_VPU_BAUD_MASK | CCM_PCCR1_HCLK_VPU_MASK);
  161. __raw_writel(reg, CCM_PCCR1);
  162. }
  163. static int _clk_sahara2_enable(struct clk *clk)
  164. {
  165. _clk_pccr01_enable(CCM_PCCR0_SAHARA_MASK, CCM_PCCR1_HCLK_SAHARA_MASK);
  166. return 0;
  167. }
  168. static void _clk_sahara2_disable(struct clk *clk)
  169. {
  170. _clk_pccr01_disable(CCM_PCCR0_SAHARA_MASK, CCM_PCCR1_HCLK_SAHARA_MASK);
  171. }
  172. static int _clk_mstick1_enable(struct clk *clk)
  173. {
  174. _clk_pccr10_enable(CCM_PCCR1_MSHC_BAUD_MASK, CCM_PCCR0_MSHC_MASK);
  175. return 0;
  176. }
  177. static void _clk_mstick1_disable(struct clk *clk)
  178. {
  179. _clk_pccr10_disable(CCM_PCCR1_MSHC_BAUD_MASK, CCM_PCCR0_MSHC_MASK);
  180. }
  181. #define CSCR() (__raw_readl(CCM_CSCR))
  182. #define PCDR0() (__raw_readl(CCM_PCDR0))
  183. #define PCDR1() (__raw_readl(CCM_PCDR1))
  184. static int _clk_cpu_set_parent(struct clk *clk, struct clk *parent)
  185. {
  186. int cscr = CSCR();
  187. if (clk->parent == parent)
  188. return 0;
  189. if (mx27_revision() >= CHIP_REV_2_0) {
  190. if (parent == &mpll_main_clk[0]) {
  191. cscr |= CCM_CSCR_ARM_SRC;
  192. } else {
  193. if (parent == &mpll_main_clk[1])
  194. cscr &= ~CCM_CSCR_ARM_SRC;
  195. else
  196. return -EINVAL;
  197. }
  198. __raw_writel(cscr, CCM_CSCR);
  199. } else
  200. return -ENODEV;
  201. clk->parent = parent;
  202. return 0;
  203. }
  204. static unsigned long _clk_cpu_round_rate(struct clk *clk, unsigned long rate)
  205. {
  206. int div;
  207. unsigned long parent_rate;
  208. parent_rate = clk_get_rate(clk->parent);
  209. div = parent_rate / rate;
  210. if (parent_rate % rate)
  211. div++;
  212. if (div > 4)
  213. div = 4;
  214. return parent_rate / div;
  215. }
  216. static int _clk_cpu_set_rate(struct clk *clk, unsigned long rate)
  217. {
  218. unsigned int div;
  219. uint32_t reg;
  220. unsigned long parent_rate;
  221. parent_rate = clk_get_rate(clk->parent);
  222. div = parent_rate / rate;
  223. if (div > 4 || div < 1 || ((parent_rate / div) != rate))
  224. return -EINVAL;
  225. div--;
  226. reg = __raw_readl(CCM_CSCR);
  227. if (mx27_revision() >= CHIP_REV_2_0) {
  228. reg &= ~CCM_CSCR_ARM_MASK;
  229. reg |= div << CCM_CSCR_ARM_OFFSET;
  230. reg &= ~0x06;
  231. __raw_writel(reg | 0x80000000, CCM_CSCR);
  232. } else {
  233. printk(KERN_ERR "Cant set CPU frequency!\n");
  234. }
  235. return 0;
  236. }
  237. static unsigned long _clk_perclkx_round_rate(struct clk *clk,
  238. unsigned long rate)
  239. {
  240. u32 div;
  241. unsigned long parent_rate;
  242. parent_rate = clk_get_rate(clk->parent);
  243. div = parent_rate / rate;
  244. if (parent_rate % rate)
  245. div++;
  246. if (div > 64)
  247. div = 64;
  248. return parent_rate / div;
  249. }
  250. static int _clk_perclkx_set_rate(struct clk *clk, unsigned long rate)
  251. {
  252. u32 reg;
  253. u32 div;
  254. unsigned long parent_rate;
  255. parent_rate = clk_get_rate(clk->parent);
  256. if (clk->id < 0 || clk->id > 3)
  257. return -EINVAL;
  258. div = parent_rate / rate;
  259. if (div > 64 || div < 1 || ((parent_rate / div) != rate))
  260. return -EINVAL;
  261. div--;
  262. reg =
  263. __raw_readl(CCM_PCDR1) & ~(CCM_PCDR1_PERDIV1_MASK <<
  264. (clk->id << 3));
  265. reg |= div << (clk->id << 3);
  266. __raw_writel(reg, CCM_PCDR1);
  267. return 0;
  268. }
  269. static unsigned long _clk_usb_recalc(struct clk *clk)
  270. {
  271. unsigned long usb_pdf;
  272. unsigned long parent_rate;
  273. parent_rate = clk_get_rate(clk->parent);
  274. usb_pdf = (CSCR() & CCM_CSCR_USB_MASK) >> CCM_CSCR_USB_OFFSET;
  275. return parent_rate / (usb_pdf + 1U);
  276. }
  277. static unsigned long _clk_ssi1_recalc(struct clk *clk)
  278. {
  279. unsigned long ssi1_pdf;
  280. unsigned long parent_rate;
  281. parent_rate = clk_get_rate(clk->parent);
  282. ssi1_pdf = (PCDR0() & CCM_PCDR0_SSI1BAUDDIV_MASK) >>
  283. CCM_PCDR0_SSI1BAUDDIV_OFFSET;
  284. if (mx27_revision() >= CHIP_REV_2_0)
  285. ssi1_pdf += 4;
  286. else
  287. ssi1_pdf = (ssi1_pdf < 2) ? 124UL : ssi1_pdf;
  288. return 2UL * parent_rate / ssi1_pdf;
  289. }
  290. static unsigned long _clk_ssi2_recalc(struct clk *clk)
  291. {
  292. unsigned long ssi2_pdf;
  293. unsigned long parent_rate;
  294. parent_rate = clk_get_rate(clk->parent);
  295. ssi2_pdf = (PCDR0() & CCM_PCDR0_SSI2BAUDDIV_MASK) >>
  296. CCM_PCDR0_SSI2BAUDDIV_OFFSET;
  297. if (mx27_revision() >= CHIP_REV_2_0)
  298. ssi2_pdf += 4;
  299. else
  300. ssi2_pdf = (ssi2_pdf < 2) ? 124UL : ssi2_pdf;
  301. return 2UL * parent_rate / ssi2_pdf;
  302. }
  303. static unsigned long _clk_nfc_recalc(struct clk *clk)
  304. {
  305. unsigned long nfc_pdf;
  306. unsigned long parent_rate;
  307. parent_rate = clk_get_rate(clk->parent);
  308. if (mx27_revision() >= CHIP_REV_2_0) {
  309. nfc_pdf =
  310. (PCDR0() & CCM_PCDR0_NFCDIV2_MASK) >>
  311. CCM_PCDR0_NFCDIV2_OFFSET;
  312. } else {
  313. nfc_pdf =
  314. (PCDR0() & CCM_PCDR0_NFCDIV_MASK) >>
  315. CCM_PCDR0_NFCDIV_OFFSET;
  316. }
  317. return parent_rate / (nfc_pdf + 1);
  318. }
  319. static unsigned long _clk_vpu_recalc(struct clk *clk)
  320. {
  321. unsigned long vpu_pdf;
  322. unsigned long parent_rate;
  323. parent_rate = clk_get_rate(clk->parent);
  324. if (mx27_revision() >= CHIP_REV_2_0) {
  325. vpu_pdf =
  326. (PCDR0() & CCM_PCDR0_VPUDIV2_MASK) >>
  327. CCM_PCDR0_VPUDIV2_OFFSET;
  328. vpu_pdf += 4;
  329. } else {
  330. vpu_pdf =
  331. (PCDR0() & CCM_PCDR0_VPUDIV_MASK) >>
  332. CCM_PCDR0_VPUDIV_OFFSET;
  333. vpu_pdf = (vpu_pdf < 2) ? 124 : vpu_pdf;
  334. }
  335. return 2UL * parent_rate / vpu_pdf;
  336. }
  337. static unsigned long _clk_parent_round_rate(struct clk *clk, unsigned long rate)
  338. {
  339. return clk->parent->round_rate(clk->parent, rate);
  340. }
  341. static int _clk_parent_set_rate(struct clk *clk, unsigned long rate)
  342. {
  343. return clk->parent->set_rate(clk->parent, rate);
  344. }
  345. /* in Hz */
  346. static unsigned long external_high_reference = 26000000;
  347. static unsigned long get_high_reference_clock_rate(struct clk *clk)
  348. {
  349. return external_high_reference;
  350. }
  351. /*
  352. * the high frequency external clock reference
  353. * Default case is 26MHz. Could be changed at runtime
  354. * with a call to change_external_high_reference()
  355. */
  356. static struct clk ckih_clk = {
  357. .name = "ckih",
  358. .get_rate = get_high_reference_clock_rate,
  359. };
  360. /* in Hz */
  361. static unsigned long external_low_reference = 32768;
  362. static unsigned long get_low_reference_clock_rate(struct clk *clk)
  363. {
  364. return external_low_reference;
  365. }
  366. /*
  367. * the low frequency external clock reference
  368. * Default case is 32.768kHz Could be changed at runtime
  369. * with a call to change_external_low_reference()
  370. */
  371. static struct clk ckil_clk = {
  372. .name = "ckil",
  373. .get_rate = get_low_reference_clock_rate,
  374. };
  375. static unsigned long get_mpll_clk(struct clk *clk)
  376. {
  377. uint32_t reg;
  378. unsigned long ref_clk;
  379. unsigned long mfi = 0, mfn = 0, mfd = 0, pdf = 0;
  380. unsigned long long temp;
  381. ref_clk = clk_get_rate(clk->parent);
  382. reg = __raw_readl(CCM_MPCTL0);
  383. pdf = (reg & CCM_MPCTL0_PD_MASK) >> CCM_MPCTL0_PD_OFFSET;
  384. mfd = (reg & CCM_MPCTL0_MFD_MASK) >> CCM_MPCTL0_MFD_OFFSET;
  385. mfi = (reg & CCM_MPCTL0_MFI_MASK) >> CCM_MPCTL0_MFI_OFFSET;
  386. mfn = (reg & CCM_MPCTL0_MFN_MASK) >> CCM_MPCTL0_MFN_OFFSET;
  387. mfi = (mfi <= 5) ? 5 : mfi;
  388. temp = 2LL * ref_clk * mfn;
  389. do_div(temp, mfd + 1);
  390. temp = 2LL * ref_clk * mfi + temp;
  391. do_div(temp, pdf + 1);
  392. return (unsigned long)temp;
  393. }
  394. static struct clk mpll_clk = {
  395. .name = "mpll",
  396. .parent = &ckih_clk,
  397. .get_rate = get_mpll_clk,
  398. };
  399. static unsigned long _clk_mpll_main_get_rate(struct clk *clk)
  400. {
  401. unsigned long parent_rate;
  402. parent_rate = clk_get_rate(clk->parent);
  403. /* i.MX27 TO2:
  404. * clk->id == 0: arm clock source path 1 which is from 2*MPLL/DIV_2
  405. * clk->id == 1: arm clock source path 2 which is from 2*MPLL/DIV_3
  406. */
  407. if (mx27_revision() >= CHIP_REV_2_0 && clk->id == 1)
  408. return 2UL * parent_rate / 3UL;
  409. return parent_rate;
  410. }
  411. static struct clk mpll_main_clk[] = {
  412. {
  413. /* For i.MX27 TO2, it is the MPLL path 1 of ARM core
  414. * It provide the clock source whose rate is same as MPLL
  415. */
  416. .name = "mpll_main",
  417. .id = 0,
  418. .parent = &mpll_clk,
  419. .get_rate = _clk_mpll_main_get_rate
  420. }, {
  421. /* For i.MX27 TO2, it is the MPLL path 2 of ARM core
  422. * It provide the clock source whose rate is same MPLL * 2/3
  423. */
  424. .name = "mpll_main",
  425. .id = 1,
  426. .parent = &mpll_clk,
  427. .get_rate = _clk_mpll_main_get_rate
  428. }
  429. };
  430. static unsigned long get_spll_clk(struct clk *clk)
  431. {
  432. uint32_t reg;
  433. unsigned long ref_clk;
  434. unsigned long mfi = 0, mfn = 0, mfd = 0, pdf = 0;
  435. unsigned long long temp;
  436. ref_clk = clk_get_rate(clk->parent);
  437. reg = __raw_readl(CCM_SPCTL0);
  438. /*TODO: This is TO2 Bug */
  439. if (mx27_revision() >= CHIP_REV_2_0)
  440. __raw_writel(reg, CCM_SPCTL0);
  441. pdf = (reg & CCM_SPCTL0_PD_MASK) >> CCM_SPCTL0_PD_OFFSET;
  442. mfd = (reg & CCM_SPCTL0_MFD_MASK) >> CCM_SPCTL0_MFD_OFFSET;
  443. mfi = (reg & CCM_SPCTL0_MFI_MASK) >> CCM_SPCTL0_MFI_OFFSET;
  444. mfn = (reg & CCM_SPCTL0_MFN_MASK) >> CCM_SPCTL0_MFN_OFFSET;
  445. mfi = (mfi <= 5) ? 5 : mfi;
  446. temp = 2LL * ref_clk * mfn;
  447. do_div(temp, mfd + 1);
  448. temp = 2LL * ref_clk * mfi + temp;
  449. do_div(temp, pdf + 1);
  450. return (unsigned long)temp;
  451. }
  452. static struct clk spll_clk = {
  453. .name = "spll",
  454. .parent = &ckih_clk,
  455. .get_rate = get_spll_clk,
  456. .enable = _clk_spll_enable,
  457. .disable = _clk_spll_disable,
  458. };
  459. static unsigned long get_cpu_clk(struct clk *clk)
  460. {
  461. u32 div;
  462. unsigned long rate;
  463. if (mx27_revision() >= CHIP_REV_2_0)
  464. div = (CSCR() & CCM_CSCR_ARM_MASK) >> CCM_CSCR_ARM_OFFSET;
  465. else
  466. div = (CSCR() & CCM_CSCR_PRESC_MASK) >> CCM_CSCR_PRESC_OFFSET;
  467. rate = clk_get_rate(clk->parent);
  468. return rate / (div + 1);
  469. }
  470. static struct clk cpu_clk = {
  471. .name = "cpu_clk",
  472. .parent = &mpll_main_clk[1],
  473. .set_parent = _clk_cpu_set_parent,
  474. .round_rate = _clk_cpu_round_rate,
  475. .get_rate = get_cpu_clk,
  476. .set_rate = _clk_cpu_set_rate,
  477. };
  478. static unsigned long get_ahb_clk(struct clk *clk)
  479. {
  480. unsigned long rate;
  481. unsigned long bclk_pdf;
  482. if (mx27_revision() >= CHIP_REV_2_0)
  483. bclk_pdf = (CSCR() & CCM_CSCR_AHB_MASK)
  484. >> CCM_CSCR_AHB_OFFSET;
  485. else
  486. bclk_pdf = (CSCR() & CCM_CSCR_BCLK_MASK)
  487. >> CCM_CSCR_BCLK_OFFSET;
  488. rate = clk_get_rate(clk->parent);
  489. return rate / (bclk_pdf + 1);
  490. }
  491. static struct clk ahb_clk = {
  492. .name = "ahb_clk",
  493. .parent = &mpll_main_clk[1],
  494. .get_rate = get_ahb_clk,
  495. };
  496. static unsigned long get_ipg_clk(struct clk *clk)
  497. {
  498. unsigned long rate;
  499. unsigned long ipg_pdf;
  500. if (mx27_revision() >= CHIP_REV_2_0)
  501. return clk_get_rate(clk->parent);
  502. else
  503. ipg_pdf = (CSCR() & CCM_CSCR_IPDIV) >> CCM_CSCR_IPDIV_OFFSET;
  504. rate = clk_get_rate(clk->parent);
  505. return rate / (ipg_pdf + 1);
  506. }
  507. static struct clk ipg_clk = {
  508. .name = "ipg_clk",
  509. .parent = &ahb_clk,
  510. .get_rate = get_ipg_clk,
  511. };
  512. static unsigned long _clk_perclkx_recalc(struct clk *clk)
  513. {
  514. unsigned long perclk_pdf;
  515. unsigned long parent_rate;
  516. parent_rate = clk_get_rate(clk->parent);
  517. if (clk->id < 0 || clk->id > 3)
  518. return 0;
  519. perclk_pdf = (PCDR1() >> (clk->id << 3)) & CCM_PCDR1_PERDIV1_MASK;
  520. return parent_rate / (perclk_pdf + 1);
  521. }
  522. static struct clk per_clk[] = {
  523. {
  524. .name = "per_clk",
  525. .id = 0,
  526. .parent = &mpll_main_clk[1],
  527. .get_rate = _clk_perclkx_recalc,
  528. .enable = _clk_enable,
  529. .enable_reg = CCM_PCCR1,
  530. .enable_shift = CCM_PCCR1_PERCLK1_OFFSET,
  531. .disable = _clk_disable,
  532. }, {
  533. .name = "per_clk",
  534. .id = 1,
  535. .parent = &mpll_main_clk[1],
  536. .get_rate = _clk_perclkx_recalc,
  537. .enable = _clk_enable,
  538. .enable_reg = CCM_PCCR1,
  539. .enable_shift = CCM_PCCR1_PERCLK2_OFFSET,
  540. .disable = _clk_disable,
  541. }, {
  542. .name = "per_clk",
  543. .id = 2,
  544. .parent = &mpll_main_clk[1],
  545. .round_rate = _clk_perclkx_round_rate,
  546. .set_rate = _clk_perclkx_set_rate,
  547. .get_rate = _clk_perclkx_recalc,
  548. .enable = _clk_enable,
  549. .enable_reg = CCM_PCCR1,
  550. .enable_shift = CCM_PCCR1_PERCLK3_OFFSET,
  551. .disable = _clk_disable,
  552. }, {
  553. .name = "per_clk",
  554. .id = 3,
  555. .parent = &mpll_main_clk[1],
  556. .round_rate = _clk_perclkx_round_rate,
  557. .set_rate = _clk_perclkx_set_rate,
  558. .get_rate = _clk_perclkx_recalc,
  559. .enable = _clk_enable,
  560. .enable_reg = CCM_PCCR1,
  561. .enable_shift = CCM_PCCR1_PERCLK4_OFFSET,
  562. .disable = _clk_disable,
  563. },
  564. };
  565. struct clk uart1_clk[] = {
  566. {
  567. .name = "uart_clk",
  568. .id = 0,
  569. .parent = &per_clk[0],
  570. .secondary = &uart1_clk[1],
  571. }, {
  572. .name = "uart_ipg_clk",
  573. .id = 0,
  574. .parent = &ipg_clk,
  575. .enable = _clk_enable,
  576. .enable_reg = CCM_PCCR1,
  577. .enable_shift = CCM_PCCR1_UART1_OFFSET,
  578. .disable = _clk_disable,
  579. },
  580. };
  581. struct clk uart2_clk[] = {
  582. {
  583. .name = "uart_clk",
  584. .id = 1,
  585. .parent = &per_clk[0],
  586. .secondary = &uart2_clk[1],
  587. }, {
  588. .name = "uart_ipg_clk",
  589. .id = 1,
  590. .parent = &ipg_clk,
  591. .enable = _clk_enable,
  592. .enable_reg = CCM_PCCR1,
  593. .enable_shift = CCM_PCCR1_UART2_OFFSET,
  594. .disable = _clk_disable,
  595. },
  596. };
  597. struct clk uart3_clk[] = {
  598. {
  599. .name = "uart_clk",
  600. .id = 2,
  601. .parent = &per_clk[0],
  602. .secondary = &uart3_clk[1],
  603. }, {
  604. .name = "uart_ipg_clk",
  605. .id = 2,
  606. .parent = &ipg_clk,
  607. .enable = _clk_enable,
  608. .enable_reg = CCM_PCCR1,
  609. .enable_shift = CCM_PCCR1_UART3_OFFSET,
  610. .disable = _clk_disable,
  611. },
  612. };
  613. struct clk uart4_clk[] = {
  614. {
  615. .name = "uart_clk",
  616. .id = 3,
  617. .parent = &per_clk[0],
  618. .secondary = &uart4_clk[1],
  619. }, {
  620. .name = "uart_ipg_clk",
  621. .id = 3,
  622. .parent = &ipg_clk,
  623. .enable = _clk_enable,
  624. .enable_reg = CCM_PCCR1,
  625. .enable_shift = CCM_PCCR1_UART4_OFFSET,
  626. .disable = _clk_disable,
  627. },
  628. };
  629. struct clk uart5_clk[] = {
  630. {
  631. .name = "uart_clk",
  632. .id = 4,
  633. .parent = &per_clk[0],
  634. .secondary = &uart5_clk[1],
  635. }, {
  636. .name = "uart_ipg_clk",
  637. .id = 4,
  638. .parent = &ipg_clk,
  639. .enable = _clk_enable,
  640. .enable_reg = CCM_PCCR1,
  641. .enable_shift = CCM_PCCR1_UART5_OFFSET,
  642. .disable = _clk_disable,
  643. },
  644. };
  645. struct clk uart6_clk[] = {
  646. {
  647. .name = "uart_clk",
  648. .id = 5,
  649. .parent = &per_clk[0],
  650. .secondary = &uart6_clk[1],
  651. }, {
  652. .name = "uart_ipg_clk",
  653. .id = 5,
  654. .parent = &ipg_clk,
  655. .enable = _clk_enable,
  656. .enable_reg = CCM_PCCR1,
  657. .enable_shift = CCM_PCCR1_UART6_OFFSET,
  658. .disable = _clk_disable,
  659. },
  660. };
  661. static struct clk gpt1_clk[] = {
  662. {
  663. .name = "gpt_clk",
  664. .id = 0,
  665. .parent = &per_clk[0],
  666. .secondary = &gpt1_clk[1],
  667. }, {
  668. .name = "gpt_ipg_clk",
  669. .id = 0,
  670. .parent = &ipg_clk,
  671. .enable = _clk_enable,
  672. .enable_reg = CCM_PCCR0,
  673. .enable_shift = CCM_PCCR0_GPT1_OFFSET,
  674. .disable = _clk_disable,
  675. },
  676. };
  677. static struct clk gpt2_clk[] = {
  678. {
  679. .name = "gpt_clk",
  680. .id = 1,
  681. .parent = &per_clk[0],
  682. .secondary = &gpt2_clk[1],
  683. }, {
  684. .name = "gpt_ipg_clk",
  685. .id = 1,
  686. .parent = &ipg_clk,
  687. .enable = _clk_enable,
  688. .enable_reg = CCM_PCCR0,
  689. .enable_shift = CCM_PCCR0_GPT2_OFFSET,
  690. .disable = _clk_disable,
  691. },
  692. };
  693. static struct clk gpt3_clk[] = {
  694. {
  695. .name = "gpt_clk",
  696. .id = 2,
  697. .parent = &per_clk[0],
  698. .secondary = &gpt3_clk[1],
  699. }, {
  700. .name = "gpt_ipg_clk",
  701. .id = 2,
  702. .parent = &ipg_clk,
  703. .enable = _clk_enable,
  704. .enable_reg = CCM_PCCR0,
  705. .enable_shift = CCM_PCCR0_GPT3_OFFSET,
  706. .disable = _clk_disable,
  707. },
  708. };
  709. static struct clk gpt4_clk[] = {
  710. {
  711. .name = "gpt_clk",
  712. .id = 3,
  713. .parent = &per_clk[0],
  714. .secondary = &gpt4_clk[1],
  715. }, {
  716. .name = "gpt_ipg_clk",
  717. .id = 3,
  718. .parent = &ipg_clk,
  719. .enable = _clk_enable,
  720. .enable_reg = CCM_PCCR0,
  721. .enable_shift = CCM_PCCR0_GPT4_OFFSET,
  722. .disable = _clk_disable,
  723. },
  724. };
  725. static struct clk gpt5_clk[] = {
  726. {
  727. .name = "gpt_clk",
  728. .id = 4,
  729. .parent = &per_clk[0],
  730. .secondary = &gpt5_clk[1],
  731. }, {
  732. .name = "gpt_ipg_clk",
  733. .id = 4,
  734. .parent = &ipg_clk,
  735. .enable = _clk_enable,
  736. .enable_reg = CCM_PCCR0,
  737. .enable_shift = CCM_PCCR0_GPT5_OFFSET,
  738. .disable = _clk_disable,
  739. },
  740. };
  741. static struct clk gpt6_clk[] = {
  742. {
  743. .name = "gpt_clk",
  744. .id = 5,
  745. .parent = &per_clk[0],
  746. .secondary = &gpt6_clk[1],
  747. }, {
  748. .name = "gpt_ipg_clk",
  749. .id = 5,
  750. .parent = &ipg_clk,
  751. .enable = _clk_enable,
  752. .enable_reg = CCM_PCCR0,
  753. .enable_shift = CCM_PCCR0_GPT6_OFFSET,
  754. .disable = _clk_disable,
  755. },
  756. };
  757. static struct clk pwm_clk[] = {
  758. {
  759. .name = "pwm_clk",
  760. .parent = &per_clk[0],
  761. .secondary = &pwm_clk[1],
  762. }, {
  763. .name = "pwm_clk",
  764. .parent = &ipg_clk,
  765. .enable = _clk_enable,
  766. .enable_reg = CCM_PCCR0,
  767. .enable_shift = CCM_PCCR0_PWM_OFFSET,
  768. .disable = _clk_disable,
  769. },
  770. };
  771. static struct clk sdhc1_clk[] = {
  772. {
  773. .name = "sdhc_clk",
  774. .id = 0,
  775. .parent = &per_clk[1],
  776. .secondary = &sdhc1_clk[1],
  777. }, {
  778. .name = "sdhc_ipg_clk",
  779. .id = 0,
  780. .parent = &ipg_clk,
  781. .enable = _clk_enable,
  782. .enable_reg = CCM_PCCR0,
  783. .enable_shift = CCM_PCCR0_SDHC1_OFFSET,
  784. .disable = _clk_disable,
  785. },
  786. };
  787. static struct clk sdhc2_clk[] = {
  788. {
  789. .name = "sdhc_clk",
  790. .id = 1,
  791. .parent = &per_clk[1],
  792. .secondary = &sdhc2_clk[1],
  793. }, {
  794. .name = "sdhc_ipg_clk",
  795. .id = 1,
  796. .parent = &ipg_clk,
  797. .enable = _clk_enable,
  798. .enable_reg = CCM_PCCR0,
  799. .enable_shift = CCM_PCCR0_SDHC2_OFFSET,
  800. .disable = _clk_disable,
  801. },
  802. };
  803. static struct clk sdhc3_clk[] = {
  804. {
  805. .name = "sdhc_clk",
  806. .id = 2,
  807. .parent = &per_clk[1],
  808. .secondary = &sdhc3_clk[1],
  809. }, {
  810. .name = "sdhc_ipg_clk",
  811. .id = 2,
  812. .parent = &ipg_clk,
  813. .enable = _clk_enable,
  814. .enable_reg = CCM_PCCR0,
  815. .enable_shift = CCM_PCCR0_SDHC3_OFFSET,
  816. .disable = _clk_disable,
  817. },
  818. };
  819. static struct clk cspi1_clk[] = {
  820. {
  821. .name = "cspi_clk",
  822. .id = 0,
  823. .parent = &per_clk[1],
  824. .secondary = &cspi1_clk[1],
  825. }, {
  826. .name = "cspi_ipg_clk",
  827. .id = 0,
  828. .parent = &ipg_clk,
  829. .enable = _clk_enable,
  830. .enable_reg = CCM_PCCR0,
  831. .enable_shift = CCM_PCCR0_CSPI1_OFFSET,
  832. .disable = _clk_disable,
  833. },
  834. };
  835. static struct clk cspi2_clk[] = {
  836. {
  837. .name = "cspi_clk",
  838. .id = 1,
  839. .parent = &per_clk[1],
  840. .secondary = &cspi2_clk[1],
  841. }, {
  842. .name = "cspi_ipg_clk",
  843. .id = 1,
  844. .parent = &ipg_clk,
  845. .enable = _clk_enable,
  846. .enable_reg = CCM_PCCR0,
  847. .enable_shift = CCM_PCCR0_CSPI2_OFFSET,
  848. .disable = _clk_disable,
  849. },
  850. };
  851. static struct clk cspi3_clk[] = {
  852. {
  853. .name = "cspi_clk",
  854. .id = 2,
  855. .parent = &per_clk[1],
  856. .secondary = &cspi3_clk[1],
  857. }, {
  858. .name = "cspi_ipg_clk",
  859. .id = 2,
  860. .parent = &ipg_clk,
  861. .enable = _clk_enable,
  862. .enable_reg = CCM_PCCR0,
  863. .enable_shift = CCM_PCCR0_CSPI3_OFFSET,
  864. .disable = _clk_disable,
  865. },
  866. };
  867. static struct clk lcdc_clk[] = {
  868. {
  869. .name = "lcdc_clk",
  870. .parent = &per_clk[2],
  871. .secondary = &lcdc_clk[1],
  872. .round_rate = _clk_parent_round_rate,
  873. .set_rate = _clk_parent_set_rate,
  874. }, {
  875. .name = "lcdc_ipg_clk",
  876. .parent = &ipg_clk,
  877. .secondary = &lcdc_clk[2],
  878. .enable = _clk_enable,
  879. .enable_reg = CCM_PCCR0,
  880. .enable_shift = CCM_PCCR0_LCDC_OFFSET,
  881. .disable = _clk_disable,
  882. }, {
  883. .name = "lcdc_ahb_clk",
  884. .parent = &ahb_clk,
  885. .enable = _clk_enable,
  886. .enable_reg = CCM_PCCR1,
  887. .enable_shift = CCM_PCCR1_HCLK_LCDC_OFFSET,
  888. .disable = _clk_disable,
  889. },
  890. };
  891. static struct clk csi_clk[] = {
  892. {
  893. .name = "csi_perclk",
  894. .parent = &per_clk[3],
  895. .secondary = &csi_clk[1],
  896. .round_rate = _clk_parent_round_rate,
  897. .set_rate = _clk_parent_set_rate,
  898. }, {
  899. .name = "csi_ahb_clk",
  900. .parent = &ahb_clk,
  901. .enable = _clk_enable,
  902. .enable_reg = CCM_PCCR1,
  903. .enable_shift = CCM_PCCR1_HCLK_CSI_OFFSET,
  904. .disable = _clk_disable,
  905. },
  906. };
  907. static struct clk usb_clk[] = {
  908. {
  909. .name = "usb_clk",
  910. .parent = &spll_clk,
  911. .get_rate = _clk_usb_recalc,
  912. .enable = _clk_enable,
  913. .enable_reg = CCM_PCCR1,
  914. .enable_shift = CCM_PCCR1_USBOTG_OFFSET,
  915. .disable = _clk_disable,
  916. }, {
  917. .name = "usb_ahb_clk",
  918. .parent = &ahb_clk,
  919. .enable = _clk_enable,
  920. .enable_reg = CCM_PCCR1,
  921. .enable_shift = CCM_PCCR1_HCLK_USBOTG_OFFSET,
  922. .disable = _clk_disable,
  923. }
  924. };
  925. static struct clk ssi1_clk[] = {
  926. {
  927. .name = "ssi_clk",
  928. .id = 0,
  929. .parent = &mpll_main_clk[1],
  930. .secondary = &ssi1_clk[1],
  931. .get_rate = _clk_ssi1_recalc,
  932. .enable = _clk_enable,
  933. .enable_reg = CCM_PCCR1,
  934. .enable_shift = CCM_PCCR1_SSI1_BAUD_OFFSET,
  935. .disable = _clk_disable,
  936. }, {
  937. .name = "ssi_ipg_clk",
  938. .id = 0,
  939. .parent = &ipg_clk,
  940. .enable = _clk_enable,
  941. .enable_reg = CCM_PCCR0,
  942. .enable_shift = CCM_PCCR0_SSI1_IPG_OFFSET,
  943. .disable = _clk_disable,
  944. },
  945. };
  946. static struct clk ssi2_clk[] = {
  947. {
  948. .name = "ssi_clk",
  949. .id = 1,
  950. .parent = &mpll_main_clk[1],
  951. .secondary = &ssi2_clk[1],
  952. .get_rate = _clk_ssi2_recalc,
  953. .enable = _clk_enable,
  954. .enable_reg = CCM_PCCR1,
  955. .enable_shift = CCM_PCCR1_SSI2_BAUD_OFFSET,
  956. .disable = _clk_disable,
  957. }, {
  958. .name = "ssi_ipg_clk",
  959. .id = 1,
  960. .parent = &ipg_clk,
  961. .enable = _clk_enable,
  962. .enable_reg = CCM_PCCR0,
  963. .enable_shift = CCM_PCCR0_SSI2_IPG_OFFSET,
  964. .disable = _clk_disable,
  965. },
  966. };
  967. static struct clk nfc_clk = {
  968. .name = "nfc_clk",
  969. .parent = &cpu_clk,
  970. .get_rate = _clk_nfc_recalc,
  971. .enable = _clk_enable,
  972. .enable_reg = CCM_PCCR1,
  973. .enable_shift = CCM_PCCR1_NFC_BAUD_OFFSET,
  974. .disable = _clk_disable,
  975. };
  976. static struct clk vpu_clk = {
  977. .name = "vpu_clk",
  978. .parent = &mpll_main_clk[1],
  979. .get_rate = _clk_vpu_recalc,
  980. .enable = _clk_vpu_enable,
  981. .disable = _clk_vpu_disable,
  982. };
  983. static struct clk dma_clk = {
  984. .name = "dma_clk",
  985. .parent = &ahb_clk,
  986. .enable = _clk_dma_enable,
  987. .disable = _clk_dma_disable,
  988. };
  989. static struct clk rtic_clk = {
  990. .name = "rtic_clk",
  991. .parent = &ahb_clk,
  992. .enable = _clk_rtic_enable,
  993. .disable = _clk_rtic_disable,
  994. };
  995. static struct clk brom_clk = {
  996. .name = "brom_clk",
  997. .parent = &ahb_clk,
  998. .enable = _clk_enable,
  999. .enable_reg = CCM_PCCR1,
  1000. .enable_shift = CCM_PCCR1_HCLK_BROM_OFFSET,
  1001. .disable = _clk_disable,
  1002. };
  1003. static struct clk emma_clk = {
  1004. .name = "emma_clk",
  1005. .parent = &ahb_clk,
  1006. .enable = _clk_emma_enable,
  1007. .disable = _clk_emma_disable,
  1008. };
  1009. static struct clk slcdc_clk = {
  1010. .name = "slcdc_clk",
  1011. .parent = &ahb_clk,
  1012. .enable = _clk_slcdc_enable,
  1013. .disable = _clk_slcdc_disable,
  1014. };
  1015. static struct clk fec_clk = {
  1016. .name = "fec_clk",
  1017. .parent = &ahb_clk,
  1018. .enable = _clk_fec_enable,
  1019. .disable = _clk_fec_disable,
  1020. };
  1021. static struct clk emi_clk = {
  1022. .name = "emi_clk",
  1023. .parent = &ahb_clk,
  1024. .enable = _clk_enable,
  1025. .enable_reg = CCM_PCCR1,
  1026. .enable_shift = CCM_PCCR1_HCLK_EMI_OFFSET,
  1027. .disable = _clk_disable,
  1028. };
  1029. static struct clk sahara2_clk = {
  1030. .name = "sahara_clk",
  1031. .parent = &ahb_clk,
  1032. .enable = _clk_sahara2_enable,
  1033. .disable = _clk_sahara2_disable,
  1034. };
  1035. static struct clk ata_clk = {
  1036. .name = "ata_clk",
  1037. .parent = &ahb_clk,
  1038. .enable = _clk_enable,
  1039. .enable_reg = CCM_PCCR1,
  1040. .enable_shift = CCM_PCCR1_HCLK_ATA_OFFSET,
  1041. .disable = _clk_disable,
  1042. };
  1043. static struct clk mstick1_clk = {
  1044. .name = "mstick1_clk",
  1045. .parent = &ipg_clk,
  1046. .enable = _clk_mstick1_enable,
  1047. .disable = _clk_mstick1_disable,
  1048. };
  1049. static struct clk wdog_clk = {
  1050. .name = "wdog_clk",
  1051. .parent = &ipg_clk,
  1052. .enable = _clk_enable,
  1053. .enable_reg = CCM_PCCR1,
  1054. .enable_shift = CCM_PCCR1_WDT_OFFSET,
  1055. .disable = _clk_disable,
  1056. };
  1057. static struct clk gpio_clk = {
  1058. .name = "gpio_clk",
  1059. .parent = &ipg_clk,
  1060. .enable = _clk_enable,
  1061. .enable_reg = CCM_PCCR1,
  1062. .enable_shift = CCM_PCCR0_GPIO_OFFSET,
  1063. .disable = _clk_disable,
  1064. };
  1065. static struct clk i2c_clk[] = {
  1066. {
  1067. .name = "i2c_clk",
  1068. .id = 0,
  1069. .parent = &ipg_clk,
  1070. .enable = _clk_enable,
  1071. .enable_reg = CCM_PCCR0,
  1072. .enable_shift = CCM_PCCR0_I2C1_OFFSET,
  1073. .disable = _clk_disable,
  1074. }, {
  1075. .name = "i2c_clk",
  1076. .id = 1,
  1077. .parent = &ipg_clk,
  1078. .enable = _clk_enable,
  1079. .enable_reg = CCM_PCCR0,
  1080. .enable_shift = CCM_PCCR0_I2C2_OFFSET,
  1081. .disable = _clk_disable,
  1082. },
  1083. };
  1084. static struct clk iim_clk = {
  1085. .name = "iim_clk",
  1086. .parent = &ipg_clk,
  1087. .enable = _clk_enable,
  1088. .enable_reg = CCM_PCCR0,
  1089. .enable_shift = CCM_PCCR0_IIM_OFFSET,
  1090. .disable = _clk_disable,
  1091. };
  1092. static struct clk kpp_clk = {
  1093. .name = "kpp_clk",
  1094. .parent = &ipg_clk,
  1095. .enable = _clk_enable,
  1096. .enable_reg = CCM_PCCR0,
  1097. .enable_shift = CCM_PCCR0_KPP_OFFSET,
  1098. .disable = _clk_disable,
  1099. };
  1100. static struct clk owire_clk = {
  1101. .name = "owire_clk",
  1102. .parent = &ipg_clk,
  1103. .enable = _clk_enable,
  1104. .enable_reg = CCM_PCCR0,
  1105. .enable_shift = CCM_PCCR0_OWIRE_OFFSET,
  1106. .disable = _clk_disable,
  1107. };
  1108. static struct clk rtc_clk = {
  1109. .name = "rtc_clk",
  1110. .parent = &ipg_clk,
  1111. .enable = _clk_enable,
  1112. .enable_reg = CCM_PCCR0,
  1113. .enable_shift = CCM_PCCR0_RTC_OFFSET,
  1114. .disable = _clk_disable,
  1115. };
  1116. static struct clk scc_clk = {
  1117. .name = "scc_clk",
  1118. .parent = &ipg_clk,
  1119. .enable = _clk_enable,
  1120. .enable_reg = CCM_PCCR0,
  1121. .enable_shift = CCM_PCCR0_SCC_OFFSET,
  1122. .disable = _clk_disable,
  1123. };
  1124. static unsigned long _clk_clko_round_rate(struct clk *clk, unsigned long rate)
  1125. {
  1126. u32 div;
  1127. unsigned long parent_rate;
  1128. parent_rate = clk_get_rate(clk->parent);
  1129. div = parent_rate / rate;
  1130. if (parent_rate % rate)
  1131. div++;
  1132. if (div > 8)
  1133. div = 8;
  1134. return parent_rate / div;
  1135. }
  1136. static int _clk_clko_set_rate(struct clk *clk, unsigned long rate)
  1137. {
  1138. u32 reg;
  1139. u32 div;
  1140. unsigned long parent_rate;
  1141. parent_rate = clk_get_rate(clk->parent);
  1142. div = parent_rate / rate;
  1143. if (div > 8 || div < 1 || ((parent_rate / div) != rate))
  1144. return -EINVAL;
  1145. div--;
  1146. reg = __raw_readl(CCM_PCDR0) & ~CCM_PCDR0_CLKODIV_MASK;
  1147. reg |= div << CCM_PCDR0_CLKODIV_OFFSET;
  1148. __raw_writel(reg, CCM_PCDR0);
  1149. return 0;
  1150. }
  1151. static unsigned long _clk_clko_recalc(struct clk *clk)
  1152. {
  1153. u32 div;
  1154. unsigned long parent_rate;
  1155. parent_rate = clk_get_rate(clk->parent);
  1156. div = __raw_readl(CCM_PCDR0) & CCM_PCDR0_CLKODIV_MASK >>
  1157. CCM_PCDR0_CLKODIV_OFFSET;
  1158. div++;
  1159. return parent_rate / div;
  1160. }
  1161. static int _clk_clko_set_parent(struct clk *clk, struct clk *parent)
  1162. {
  1163. u32 reg;
  1164. reg = __raw_readl(CCM_CCSR) & ~CCM_CCSR_CLKOSEL_MASK;
  1165. if (parent == &ckil_clk)
  1166. reg |= 0 << CCM_CCSR_CLKOSEL_OFFSET;
  1167. else if (parent == &ckih_clk)
  1168. reg |= 2 << CCM_CCSR_CLKOSEL_OFFSET;
  1169. else if (parent == mpll_clk.parent)
  1170. reg |= 3 << CCM_CCSR_CLKOSEL_OFFSET;
  1171. else if (parent == spll_clk.parent)
  1172. reg |= 4 << CCM_CCSR_CLKOSEL_OFFSET;
  1173. else if (parent == &mpll_clk)
  1174. reg |= 5 << CCM_CCSR_CLKOSEL_OFFSET;
  1175. else if (parent == &spll_clk)
  1176. reg |= 6 << CCM_CCSR_CLKOSEL_OFFSET;
  1177. else if (parent == &cpu_clk)
  1178. reg |= 7 << CCM_CCSR_CLKOSEL_OFFSET;
  1179. else if (parent == &ahb_clk)
  1180. reg |= 8 << CCM_CCSR_CLKOSEL_OFFSET;
  1181. else if (parent == &ipg_clk)
  1182. reg |= 9 << CCM_CCSR_CLKOSEL_OFFSET;
  1183. else if (parent == &per_clk[0])
  1184. reg |= 0xA << CCM_CCSR_CLKOSEL_OFFSET;
  1185. else if (parent == &per_clk[1])
  1186. reg |= 0xB << CCM_CCSR_CLKOSEL_OFFSET;
  1187. else if (parent == &per_clk[2])
  1188. reg |= 0xC << CCM_CCSR_CLKOSEL_OFFSET;
  1189. else if (parent == &per_clk[3])
  1190. reg |= 0xD << CCM_CCSR_CLKOSEL_OFFSET;
  1191. else if (parent == &ssi1_clk[0])
  1192. reg |= 0xE << CCM_CCSR_CLKOSEL_OFFSET;
  1193. else if (parent == &ssi2_clk[0])
  1194. reg |= 0xF << CCM_CCSR_CLKOSEL_OFFSET;
  1195. else if (parent == &nfc_clk)
  1196. reg |= 0x10 << CCM_CCSR_CLKOSEL_OFFSET;
  1197. else if (parent == &mstick1_clk)
  1198. reg |= 0x11 << CCM_CCSR_CLKOSEL_OFFSET;
  1199. else if (parent == &vpu_clk)
  1200. reg |= 0x12 << CCM_CCSR_CLKOSEL_OFFSET;
  1201. else if (parent == &usb_clk[0])
  1202. reg |= 0x15 << CCM_CCSR_CLKOSEL_OFFSET;
  1203. else
  1204. return -EINVAL;
  1205. __raw_writel(reg, CCM_CCSR);
  1206. return 0;
  1207. }
  1208. static int _clk_clko_enable(struct clk *clk)
  1209. {
  1210. u32 reg;
  1211. reg = __raw_readl(CCM_PCDR0) | CCM_PCDR0_CLKO_EN;
  1212. __raw_writel(reg, CCM_PCDR0);
  1213. return 0;
  1214. }
  1215. static void _clk_clko_disable(struct clk *clk)
  1216. {
  1217. u32 reg;
  1218. reg = __raw_readl(CCM_PCDR0) & ~CCM_PCDR0_CLKO_EN;
  1219. __raw_writel(reg, CCM_PCDR0);
  1220. }
  1221. static struct clk clko_clk = {
  1222. .name = "clko_clk",
  1223. .get_rate = _clk_clko_recalc,
  1224. .set_rate = _clk_clko_set_rate,
  1225. .round_rate = _clk_clko_round_rate,
  1226. .set_parent = _clk_clko_set_parent,
  1227. .enable = _clk_clko_enable,
  1228. .disable = _clk_clko_disable,
  1229. };
  1230. static struct clk *mxc_clks[] = {
  1231. &ckih_clk,
  1232. &ckil_clk,
  1233. &mpll_clk,
  1234. &mpll_main_clk[0],
  1235. &mpll_main_clk[1],
  1236. &spll_clk,
  1237. &cpu_clk,
  1238. &ahb_clk,
  1239. &ipg_clk,
  1240. &per_clk[0],
  1241. &per_clk[1],
  1242. &per_clk[2],
  1243. &per_clk[3],
  1244. &clko_clk,
  1245. &uart1_clk[0],
  1246. &uart1_clk[1],
  1247. &uart2_clk[0],
  1248. &uart2_clk[1],
  1249. &uart3_clk[0],
  1250. &uart3_clk[1],
  1251. &uart4_clk[0],
  1252. &uart4_clk[1],
  1253. &uart5_clk[0],
  1254. &uart5_clk[1],
  1255. &uart6_clk[0],
  1256. &uart6_clk[1],
  1257. &gpt1_clk[0],
  1258. &gpt1_clk[1],
  1259. &gpt2_clk[0],
  1260. &gpt2_clk[1],
  1261. &gpt3_clk[0],
  1262. &gpt3_clk[1],
  1263. &gpt4_clk[0],
  1264. &gpt4_clk[1],
  1265. &gpt5_clk[0],
  1266. &gpt5_clk[1],
  1267. &gpt6_clk[0],
  1268. &gpt6_clk[1],
  1269. &pwm_clk[0],
  1270. &pwm_clk[1],
  1271. &sdhc1_clk[0],
  1272. &sdhc1_clk[1],
  1273. &sdhc2_clk[0],
  1274. &sdhc2_clk[1],
  1275. &sdhc3_clk[0],
  1276. &sdhc3_clk[1],
  1277. &cspi1_clk[0],
  1278. &cspi1_clk[1],
  1279. &cspi2_clk[0],
  1280. &cspi2_clk[1],
  1281. &cspi3_clk[0],
  1282. &cspi3_clk[1],
  1283. &lcdc_clk[0],
  1284. &lcdc_clk[1],
  1285. &lcdc_clk[2],
  1286. &csi_clk[0],
  1287. &csi_clk[1],
  1288. &usb_clk[0],
  1289. &usb_clk[1],
  1290. &ssi1_clk[0],
  1291. &ssi1_clk[1],
  1292. &ssi2_clk[0],
  1293. &ssi2_clk[1],
  1294. &nfc_clk,
  1295. &vpu_clk,
  1296. &dma_clk,
  1297. &rtic_clk,
  1298. &brom_clk,
  1299. &emma_clk,
  1300. &slcdc_clk,
  1301. &fec_clk,
  1302. &emi_clk,
  1303. &sahara2_clk,
  1304. &ata_clk,
  1305. &mstick1_clk,
  1306. &wdog_clk,
  1307. &gpio_clk,
  1308. &i2c_clk[0],
  1309. &i2c_clk[1],
  1310. &iim_clk,
  1311. &kpp_clk,
  1312. &owire_clk,
  1313. &rtc_clk,
  1314. &scc_clk,
  1315. };
  1316. void __init change_external_low_reference(unsigned long new_ref)
  1317. {
  1318. external_low_reference = new_ref;
  1319. }
  1320. unsigned long __init clk_early_get_timer_rate(void)
  1321. {
  1322. return clk_get_rate(&per_clk[0]);
  1323. }
  1324. static void __init probe_mxc_clocks(void)
  1325. {
  1326. int i;
  1327. if (mx27_revision() >= CHIP_REV_2_0) {
  1328. if (CSCR() & 0x8000)
  1329. cpu_clk.parent = &mpll_main_clk[0];
  1330. if (!(CSCR() & 0x00800000))
  1331. ssi2_clk[0].parent = &spll_clk;
  1332. if (!(CSCR() & 0x00400000))
  1333. ssi1_clk[0].parent = &spll_clk;
  1334. if (!(CSCR() & 0x00200000))
  1335. vpu_clk.parent = &spll_clk;
  1336. } else {
  1337. cpu_clk.parent = &mpll_clk;
  1338. cpu_clk.set_parent = NULL;
  1339. cpu_clk.round_rate = NULL;
  1340. cpu_clk.set_rate = NULL;
  1341. ahb_clk.parent = &mpll_clk;
  1342. for (i = 0; i < sizeof(per_clk) / sizeof(per_clk[0]); i++)
  1343. per_clk[i].parent = &mpll_clk;
  1344. ssi1_clk[0].parent = &mpll_clk;
  1345. ssi2_clk[0].parent = &mpll_clk;
  1346. vpu_clk.parent = &mpll_clk;
  1347. }
  1348. }
  1349. /*
  1350. * must be called very early to get information about the
  1351. * available clock rate when the timer framework starts
  1352. */
  1353. int __init mxc_clocks_init(unsigned long fref)
  1354. {
  1355. u32 cscr;
  1356. struct clk **clkp;
  1357. external_high_reference = fref;
  1358. /* detect clock reference for both system PLL */
  1359. cscr = CSCR();
  1360. if (cscr & CCM_CSCR_MCU)
  1361. mpll_clk.parent = &ckih_clk;
  1362. else
  1363. mpll_clk.parent = &ckil_clk;
  1364. if (cscr & CCM_CSCR_SP)
  1365. spll_clk.parent = &ckih_clk;
  1366. else
  1367. spll_clk.parent = &ckil_clk;
  1368. probe_mxc_clocks();
  1369. per_clk[0].enable(&per_clk[0]);
  1370. gpt1_clk[1].enable(&gpt1_clk[1]);
  1371. for (clkp = mxc_clks; clkp < mxc_clks + ARRAY_SIZE(mxc_clks); clkp++)
  1372. clk_register(*clkp);
  1373. /* Turn off all possible clocks */
  1374. __raw_writel(CCM_PCCR0_GPT1_MASK, CCM_PCCR0);
  1375. __raw_writel(CCM_PCCR1_PERCLK1_MASK | CCM_PCCR1_HCLK_EMI_MASK,
  1376. CCM_PCCR1);
  1377. spll_clk.disable(&spll_clk);
  1378. /* This will propagate to all children and init all the clock rates */
  1379. clk_enable(&emi_clk);
  1380. clk_enable(&gpio_clk);
  1381. clk_enable(&iim_clk);
  1382. clk_enable(&gpt1_clk[0]);
  1383. #ifdef CONFIG_DEBUG_LL_CONSOLE
  1384. clk_enable(&uart1_clk[0]);
  1385. #endif
  1386. return 0;
  1387. }