core.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439
  1. /*
  2. * arch/arm/mach-ixp23xx/core.c
  3. *
  4. * Core routines for IXP23xx chips
  5. *
  6. * Author: Deepak Saxena <dsaxena@plexity.net>
  7. *
  8. * Copyright 2005 (c) MontaVista Software, Inc.
  9. *
  10. * Based on 2.4 code Copyright 2004 (c) Intel Corporation
  11. *
  12. * This file is licensed under the terms of the GNU General Public
  13. * License version 2. This program is licensed "as is" without any
  14. * warranty of any kind, whether express or implied.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/sched.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/serial.h>
  22. #include <linux/tty.h>
  23. #include <linux/bitops.h>
  24. #include <linux/serial_8250.h>
  25. #include <linux/serial_core.h>
  26. #include <linux/device.h>
  27. #include <linux/mm.h>
  28. #include <linux/time.h>
  29. #include <linux/timex.h>
  30. #include <asm/types.h>
  31. #include <asm/setup.h>
  32. #include <asm/memory.h>
  33. #include <mach/hardware.h>
  34. #include <asm/irq.h>
  35. #include <asm/system.h>
  36. #include <asm/tlbflush.h>
  37. #include <asm/pgtable.h>
  38. #include <asm/mach/map.h>
  39. #include <asm/mach/time.h>
  40. #include <asm/mach/irq.h>
  41. #include <asm/mach/arch.h>
  42. /*************************************************************************
  43. * Chip specific mappings shared by all IXP23xx systems
  44. *************************************************************************/
  45. static struct map_desc ixp23xx_io_desc[] __initdata = {
  46. { /* XSI-CPP CSRs */
  47. .virtual = IXP23XX_XSI2CPP_CSR_VIRT,
  48. .pfn = __phys_to_pfn(IXP23XX_XSI2CPP_CSR_PHYS),
  49. .length = IXP23XX_XSI2CPP_CSR_SIZE,
  50. .type = MT_DEVICE,
  51. }, { /* Expansion Bus Config */
  52. .virtual = IXP23XX_EXP_CFG_VIRT,
  53. .pfn = __phys_to_pfn(IXP23XX_EXP_CFG_PHYS),
  54. .length = IXP23XX_EXP_CFG_SIZE,
  55. .type = MT_DEVICE,
  56. }, { /* UART, Interrupt ctrl, GPIO, timers, NPEs, MACS,.... */
  57. .virtual = IXP23XX_PERIPHERAL_VIRT,
  58. .pfn = __phys_to_pfn(IXP23XX_PERIPHERAL_PHYS),
  59. .length = IXP23XX_PERIPHERAL_SIZE,
  60. .type = MT_DEVICE,
  61. }, { /* CAP CSRs */
  62. .virtual = IXP23XX_CAP_CSR_VIRT,
  63. .pfn = __phys_to_pfn(IXP23XX_CAP_CSR_PHYS),
  64. .length = IXP23XX_CAP_CSR_SIZE,
  65. .type = MT_DEVICE,
  66. }, { /* MSF CSRs */
  67. .virtual = IXP23XX_MSF_CSR_VIRT,
  68. .pfn = __phys_to_pfn(IXP23XX_MSF_CSR_PHYS),
  69. .length = IXP23XX_MSF_CSR_SIZE,
  70. .type = MT_DEVICE,
  71. }, { /* PCI I/O Space */
  72. .virtual = IXP23XX_PCI_IO_VIRT,
  73. .pfn = __phys_to_pfn(IXP23XX_PCI_IO_PHYS),
  74. .length = IXP23XX_PCI_IO_SIZE,
  75. .type = MT_DEVICE,
  76. }, { /* PCI Config Space */
  77. .virtual = IXP23XX_PCI_CFG_VIRT,
  78. .pfn = __phys_to_pfn(IXP23XX_PCI_CFG_PHYS),
  79. .length = IXP23XX_PCI_CFG_SIZE,
  80. .type = MT_DEVICE,
  81. }, { /* PCI local CFG CSRs */
  82. .virtual = IXP23XX_PCI_CREG_VIRT,
  83. .pfn = __phys_to_pfn(IXP23XX_PCI_CREG_PHYS),
  84. .length = IXP23XX_PCI_CREG_SIZE,
  85. .type = MT_DEVICE,
  86. }, { /* PCI MEM Space */
  87. .virtual = IXP23XX_PCI_MEM_VIRT,
  88. .pfn = __phys_to_pfn(IXP23XX_PCI_MEM_PHYS),
  89. .length = IXP23XX_PCI_MEM_SIZE,
  90. .type = MT_DEVICE,
  91. }
  92. };
  93. void __init ixp23xx_map_io(void)
  94. {
  95. iotable_init(ixp23xx_io_desc, ARRAY_SIZE(ixp23xx_io_desc));
  96. }
  97. /***************************************************************************
  98. * IXP23xx Interrupt Handling
  99. ***************************************************************************/
  100. enum ixp23xx_irq_type {
  101. IXP23XX_IRQ_LEVEL, IXP23XX_IRQ_EDGE
  102. };
  103. static void ixp23xx_config_irq(unsigned int, enum ixp23xx_irq_type);
  104. static int ixp23xx_irq_set_type(unsigned int irq, unsigned int type)
  105. {
  106. int line = irq - IRQ_IXP23XX_GPIO6 + 6;
  107. u32 int_style;
  108. enum ixp23xx_irq_type irq_type;
  109. volatile u32 *int_reg;
  110. /*
  111. * Only GPIOs 6-15 are wired to interrupts on IXP23xx
  112. */
  113. if (line < 6 || line > 15)
  114. return -EINVAL;
  115. switch (type) {
  116. case IRQ_TYPE_EDGE_BOTH:
  117. int_style = IXP23XX_GPIO_STYLE_TRANSITIONAL;
  118. irq_type = IXP23XX_IRQ_EDGE;
  119. break;
  120. case IRQ_TYPE_EDGE_RISING:
  121. int_style = IXP23XX_GPIO_STYLE_RISING_EDGE;
  122. irq_type = IXP23XX_IRQ_EDGE;
  123. break;
  124. case IRQ_TYPE_EDGE_FALLING:
  125. int_style = IXP23XX_GPIO_STYLE_FALLING_EDGE;
  126. irq_type = IXP23XX_IRQ_EDGE;
  127. break;
  128. case IRQ_TYPE_LEVEL_HIGH:
  129. int_style = IXP23XX_GPIO_STYLE_ACTIVE_HIGH;
  130. irq_type = IXP23XX_IRQ_LEVEL;
  131. break;
  132. case IRQ_TYPE_LEVEL_LOW:
  133. int_style = IXP23XX_GPIO_STYLE_ACTIVE_LOW;
  134. irq_type = IXP23XX_IRQ_LEVEL;
  135. break;
  136. default:
  137. return -EINVAL;
  138. }
  139. ixp23xx_config_irq(irq, irq_type);
  140. if (line >= 8) { /* pins 8-15 */
  141. line -= 8;
  142. int_reg = (volatile u32 *)IXP23XX_GPIO_GPIT2R;
  143. } else { /* pins 0-7 */
  144. int_reg = (volatile u32 *)IXP23XX_GPIO_GPIT1R;
  145. }
  146. /*
  147. * Clear pending interrupts
  148. */
  149. *IXP23XX_GPIO_GPISR = (1 << line);
  150. /* Clear the style for the appropriate pin */
  151. *int_reg &= ~(IXP23XX_GPIO_STYLE_MASK <<
  152. (line * IXP23XX_GPIO_STYLE_SIZE));
  153. /* Set the new style */
  154. *int_reg |= (int_style << (line * IXP23XX_GPIO_STYLE_SIZE));
  155. return 0;
  156. }
  157. static void ixp23xx_irq_mask(unsigned int irq)
  158. {
  159. volatile unsigned long *intr_reg;
  160. if (irq >= 56)
  161. irq += 8;
  162. intr_reg = IXP23XX_INTR_EN1 + (irq / 32);
  163. *intr_reg &= ~(1 << (irq % 32));
  164. }
  165. static void ixp23xx_irq_ack(unsigned int irq)
  166. {
  167. int line = irq - IRQ_IXP23XX_GPIO6 + 6;
  168. if ((line < 6) || (line > 15))
  169. return;
  170. *IXP23XX_GPIO_GPISR = (1 << line);
  171. }
  172. /*
  173. * Level triggered interrupts on GPIO lines can only be cleared when the
  174. * interrupt condition disappears.
  175. */
  176. static void ixp23xx_irq_level_unmask(unsigned int irq)
  177. {
  178. volatile unsigned long *intr_reg;
  179. ixp23xx_irq_ack(irq);
  180. if (irq >= 56)
  181. irq += 8;
  182. intr_reg = IXP23XX_INTR_EN1 + (irq / 32);
  183. *intr_reg |= (1 << (irq % 32));
  184. }
  185. static void ixp23xx_irq_edge_unmask(unsigned int irq)
  186. {
  187. volatile unsigned long *intr_reg;
  188. if (irq >= 56)
  189. irq += 8;
  190. intr_reg = IXP23XX_INTR_EN1 + (irq / 32);
  191. *intr_reg |= (1 << (irq % 32));
  192. }
  193. static struct irq_chip ixp23xx_irq_level_chip = {
  194. .ack = ixp23xx_irq_mask,
  195. .mask = ixp23xx_irq_mask,
  196. .unmask = ixp23xx_irq_level_unmask,
  197. .set_type = ixp23xx_irq_set_type
  198. };
  199. static struct irq_chip ixp23xx_irq_edge_chip = {
  200. .ack = ixp23xx_irq_ack,
  201. .mask = ixp23xx_irq_mask,
  202. .unmask = ixp23xx_irq_edge_unmask,
  203. .set_type = ixp23xx_irq_set_type
  204. };
  205. static void ixp23xx_pci_irq_mask(unsigned int irq)
  206. {
  207. *IXP23XX_PCI_XSCALE_INT_ENABLE &= ~(1 << (IRQ_IXP23XX_INTA + 27 - irq));
  208. }
  209. static void ixp23xx_pci_irq_unmask(unsigned int irq)
  210. {
  211. *IXP23XX_PCI_XSCALE_INT_ENABLE |= (1 << (IRQ_IXP23XX_INTA + 27 - irq));
  212. }
  213. /*
  214. * TODO: Should this just be done at ASM level?
  215. */
  216. static void pci_handler(unsigned int irq, struct irq_desc *desc)
  217. {
  218. u32 pci_interrupt;
  219. unsigned int irqno;
  220. pci_interrupt = *IXP23XX_PCI_XSCALE_INT_STATUS;
  221. desc->chip->ack(irq);
  222. /* See which PCI_INTA, or PCI_INTB interrupted */
  223. if (pci_interrupt & (1 << 26)) {
  224. irqno = IRQ_IXP23XX_INTB;
  225. } else if (pci_interrupt & (1 << 27)) {
  226. irqno = IRQ_IXP23XX_INTA;
  227. } else {
  228. BUG();
  229. }
  230. generic_handle_irq(irqno);
  231. desc->chip->unmask(irq);
  232. }
  233. static struct irq_chip ixp23xx_pci_irq_chip = {
  234. .ack = ixp23xx_pci_irq_mask,
  235. .mask = ixp23xx_pci_irq_mask,
  236. .unmask = ixp23xx_pci_irq_unmask
  237. };
  238. static void ixp23xx_config_irq(unsigned int irq, enum ixp23xx_irq_type type)
  239. {
  240. switch (type) {
  241. case IXP23XX_IRQ_LEVEL:
  242. set_irq_chip(irq, &ixp23xx_irq_level_chip);
  243. set_irq_handler(irq, handle_level_irq);
  244. break;
  245. case IXP23XX_IRQ_EDGE:
  246. set_irq_chip(irq, &ixp23xx_irq_edge_chip);
  247. set_irq_handler(irq, handle_edge_irq);
  248. break;
  249. }
  250. set_irq_flags(irq, IRQF_VALID);
  251. }
  252. void __init ixp23xx_init_irq(void)
  253. {
  254. int irq;
  255. /* Route everything to IRQ */
  256. *IXP23XX_INTR_SEL1 = 0x0;
  257. *IXP23XX_INTR_SEL2 = 0x0;
  258. *IXP23XX_INTR_SEL3 = 0x0;
  259. *IXP23XX_INTR_SEL4 = 0x0;
  260. /* Mask all sources */
  261. *IXP23XX_INTR_EN1 = 0x0;
  262. *IXP23XX_INTR_EN2 = 0x0;
  263. *IXP23XX_INTR_EN3 = 0x0;
  264. *IXP23XX_INTR_EN4 = 0x0;
  265. /*
  266. * Configure all IRQs for level-sensitive operation
  267. */
  268. for (irq = 0; irq <= NUM_IXP23XX_RAW_IRQS; irq++) {
  269. ixp23xx_config_irq(irq, IXP23XX_IRQ_LEVEL);
  270. }
  271. for (irq = IRQ_IXP23XX_INTA; irq <= IRQ_IXP23XX_INTB; irq++) {
  272. set_irq_chip(irq, &ixp23xx_pci_irq_chip);
  273. set_irq_handler(irq, handle_level_irq);
  274. set_irq_flags(irq, IRQF_VALID);
  275. }
  276. set_irq_chained_handler(IRQ_IXP23XX_PCI_INT_RPH, pci_handler);
  277. }
  278. /*************************************************************************
  279. * Timer-tick functions for IXP23xx
  280. *************************************************************************/
  281. #define CLOCK_TICKS_PER_USEC (CLOCK_TICK_RATE / USEC_PER_SEC)
  282. static unsigned long next_jiffy_time;
  283. static unsigned long
  284. ixp23xx_gettimeoffset(void)
  285. {
  286. unsigned long elapsed;
  287. elapsed = *IXP23XX_TIMER_CONT - (next_jiffy_time - LATCH);
  288. return elapsed / CLOCK_TICKS_PER_USEC;
  289. }
  290. static irqreturn_t
  291. ixp23xx_timer_interrupt(int irq, void *dev_id)
  292. {
  293. /* Clear Pending Interrupt by writing '1' to it */
  294. *IXP23XX_TIMER_STATUS = IXP23XX_TIMER1_INT_PEND;
  295. while ((signed long)(*IXP23XX_TIMER_CONT - next_jiffy_time) >= LATCH) {
  296. timer_tick();
  297. next_jiffy_time += LATCH;
  298. }
  299. return IRQ_HANDLED;
  300. }
  301. static struct irqaction ixp23xx_timer_irq = {
  302. .name = "IXP23xx Timer Tick",
  303. .handler = ixp23xx_timer_interrupt,
  304. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  305. };
  306. void __init ixp23xx_init_timer(void)
  307. {
  308. /* Clear Pending Interrupt by writing '1' to it */
  309. *IXP23XX_TIMER_STATUS = IXP23XX_TIMER1_INT_PEND;
  310. /* Setup the Timer counter value */
  311. *IXP23XX_TIMER1_RELOAD =
  312. (LATCH & ~IXP23XX_TIMER_RELOAD_MASK) | IXP23XX_TIMER_ENABLE;
  313. *IXP23XX_TIMER_CONT = 0;
  314. next_jiffy_time = LATCH;
  315. /* Connect the interrupt handler and enable the interrupt */
  316. setup_irq(IRQ_IXP23XX_TIMER1, &ixp23xx_timer_irq);
  317. }
  318. struct sys_timer ixp23xx_timer = {
  319. .init = ixp23xx_init_timer,
  320. .offset = ixp23xx_gettimeoffset,
  321. };
  322. /*************************************************************************
  323. * IXP23xx Platform Initialization
  324. *************************************************************************/
  325. static struct resource ixp23xx_uart_resources[] = {
  326. {
  327. .start = IXP23XX_UART1_PHYS,
  328. .end = IXP23XX_UART1_PHYS + 0x0fff,
  329. .flags = IORESOURCE_MEM
  330. }, {
  331. .start = IXP23XX_UART2_PHYS,
  332. .end = IXP23XX_UART2_PHYS + 0x0fff,
  333. .flags = IORESOURCE_MEM
  334. }
  335. };
  336. static struct plat_serial8250_port ixp23xx_uart_data[] = {
  337. {
  338. .mapbase = IXP23XX_UART1_PHYS,
  339. .membase = (char *)(IXP23XX_UART1_VIRT + 3),
  340. .irq = IRQ_IXP23XX_UART1,
  341. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  342. .iotype = UPIO_MEM,
  343. .regshift = 2,
  344. .uartclk = IXP23XX_UART_XTAL,
  345. }, {
  346. .mapbase = IXP23XX_UART2_PHYS,
  347. .membase = (char *)(IXP23XX_UART2_VIRT + 3),
  348. .irq = IRQ_IXP23XX_UART2,
  349. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST,
  350. .iotype = UPIO_MEM,
  351. .regshift = 2,
  352. .uartclk = IXP23XX_UART_XTAL,
  353. },
  354. { },
  355. };
  356. static struct platform_device ixp23xx_uart = {
  357. .name = "serial8250",
  358. .id = 0,
  359. .dev.platform_data = ixp23xx_uart_data,
  360. .num_resources = 2,
  361. .resource = ixp23xx_uart_resources,
  362. };
  363. static struct platform_device *ixp23xx_devices[] __initdata = {
  364. &ixp23xx_uart,
  365. };
  366. void __init ixp23xx_sys_init(void)
  367. {
  368. *IXP23XX_EXP_UNIT_FUSE |= 0xf;
  369. platform_add_devices(ixp23xx_devices, ARRAY_SIZE(ixp23xx_devices));
  370. }