adma.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537
  1. /*
  2. * Copyright(c) 2006, Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, write to the Free Software Foundation, Inc.,
  15. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  16. *
  17. */
  18. #ifndef _ADMA_H
  19. #define _ADMA_H
  20. #include <linux/types.h>
  21. #include <linux/io.h>
  22. #include <mach/hardware.h>
  23. #include <asm/hardware/iop_adma.h>
  24. #define ADMA_ACCR(chan) (chan->mmr_base + 0x0)
  25. #define ADMA_ACSR(chan) (chan->mmr_base + 0x4)
  26. #define ADMA_ADAR(chan) (chan->mmr_base + 0x8)
  27. #define ADMA_IIPCR(chan) (chan->mmr_base + 0x18)
  28. #define ADMA_IIPAR(chan) (chan->mmr_base + 0x1c)
  29. #define ADMA_IIPUAR(chan) (chan->mmr_base + 0x20)
  30. #define ADMA_ANDAR(chan) (chan->mmr_base + 0x24)
  31. #define ADMA_ADCR(chan) (chan->mmr_base + 0x28)
  32. #define ADMA_CARMD(chan) (chan->mmr_base + 0x2c)
  33. #define ADMA_ABCR(chan) (chan->mmr_base + 0x30)
  34. #define ADMA_DLADR(chan) (chan->mmr_base + 0x34)
  35. #define ADMA_DUADR(chan) (chan->mmr_base + 0x38)
  36. #define ADMA_SLAR(src, chan) (chan->mmr_base + (0x3c + (src << 3)))
  37. #define ADMA_SUAR(src, chan) (chan->mmr_base + (0x40 + (src << 3)))
  38. struct iop13xx_adma_src {
  39. u32 src_addr;
  40. union {
  41. u32 upper_src_addr;
  42. struct {
  43. unsigned int pq_upper_src_addr:24;
  44. unsigned int pq_dmlt:8;
  45. };
  46. };
  47. };
  48. struct iop13xx_adma_desc_ctrl {
  49. unsigned int int_en:1;
  50. unsigned int xfer_dir:2;
  51. unsigned int src_select:4;
  52. unsigned int zero_result:1;
  53. unsigned int block_fill_en:1;
  54. unsigned int crc_gen_en:1;
  55. unsigned int crc_xfer_dis:1;
  56. unsigned int crc_seed_fetch_dis:1;
  57. unsigned int status_write_back_en:1;
  58. unsigned int endian_swap_en:1;
  59. unsigned int reserved0:2;
  60. unsigned int pq_update_xfer_en:1;
  61. unsigned int dual_xor_en:1;
  62. unsigned int pq_xfer_en:1;
  63. unsigned int p_xfer_dis:1;
  64. unsigned int reserved1:10;
  65. unsigned int relax_order_en:1;
  66. unsigned int no_snoop_en:1;
  67. };
  68. struct iop13xx_adma_byte_count {
  69. unsigned int byte_count:24;
  70. unsigned int host_if:3;
  71. unsigned int reserved:2;
  72. unsigned int zero_result_err_q:1;
  73. unsigned int zero_result_err:1;
  74. unsigned int tx_complete:1;
  75. };
  76. struct iop13xx_adma_desc_hw {
  77. u32 next_desc;
  78. union {
  79. u32 desc_ctrl;
  80. struct iop13xx_adma_desc_ctrl desc_ctrl_field;
  81. };
  82. union {
  83. u32 crc_addr;
  84. u32 block_fill_data;
  85. u32 q_dest_addr;
  86. };
  87. union {
  88. u32 byte_count;
  89. struct iop13xx_adma_byte_count byte_count_field;
  90. };
  91. union {
  92. u32 dest_addr;
  93. u32 p_dest_addr;
  94. };
  95. union {
  96. u32 upper_dest_addr;
  97. u32 pq_upper_dest_addr;
  98. };
  99. struct iop13xx_adma_src src[1];
  100. };
  101. struct iop13xx_adma_desc_dual_xor {
  102. u32 next_desc;
  103. u32 desc_ctrl;
  104. u32 reserved;
  105. u32 byte_count;
  106. u32 h_dest_addr;
  107. u32 h_upper_dest_addr;
  108. u32 src0_addr;
  109. u32 upper_src0_addr;
  110. u32 src1_addr;
  111. u32 upper_src1_addr;
  112. u32 h_src_addr;
  113. u32 h_upper_src_addr;
  114. u32 d_src_addr;
  115. u32 d_upper_src_addr;
  116. u32 d_dest_addr;
  117. u32 d_upper_dest_addr;
  118. };
  119. struct iop13xx_adma_desc_pq_update {
  120. u32 next_desc;
  121. u32 desc_ctrl;
  122. u32 reserved;
  123. u32 byte_count;
  124. u32 p_dest_addr;
  125. u32 p_upper_dest_addr;
  126. u32 src0_addr;
  127. u32 upper_src0_addr;
  128. u32 src1_addr;
  129. u32 upper_src1_addr;
  130. u32 p_src_addr;
  131. u32 p_upper_src_addr;
  132. u32 q_src_addr;
  133. struct {
  134. unsigned int q_upper_src_addr:24;
  135. unsigned int q_dmlt:8;
  136. };
  137. u32 q_dest_addr;
  138. u32 q_upper_dest_addr;
  139. };
  140. static inline int iop_adma_get_max_xor(void)
  141. {
  142. return 16;
  143. }
  144. static inline u32 iop_chan_get_current_descriptor(struct iop_adma_chan *chan)
  145. {
  146. return __raw_readl(ADMA_ADAR(chan));
  147. }
  148. static inline void iop_chan_set_next_descriptor(struct iop_adma_chan *chan,
  149. u32 next_desc_addr)
  150. {
  151. __raw_writel(next_desc_addr, ADMA_ANDAR(chan));
  152. }
  153. #define ADMA_STATUS_BUSY (1 << 13)
  154. static inline char iop_chan_is_busy(struct iop_adma_chan *chan)
  155. {
  156. if (__raw_readl(ADMA_ACSR(chan)) &
  157. ADMA_STATUS_BUSY)
  158. return 1;
  159. else
  160. return 0;
  161. }
  162. static inline int
  163. iop_chan_get_desc_align(struct iop_adma_chan *chan, int num_slots)
  164. {
  165. return 1;
  166. }
  167. #define iop_desc_is_aligned(x, y) 1
  168. static inline int
  169. iop_chan_memcpy_slot_count(size_t len, int *slots_per_op)
  170. {
  171. *slots_per_op = 1;
  172. return 1;
  173. }
  174. #define iop_chan_interrupt_slot_count(s, c) iop_chan_memcpy_slot_count(0, s)
  175. static inline int
  176. iop_chan_memset_slot_count(size_t len, int *slots_per_op)
  177. {
  178. *slots_per_op = 1;
  179. return 1;
  180. }
  181. static inline int
  182. iop_chan_xor_slot_count(size_t len, int src_cnt, int *slots_per_op)
  183. {
  184. static const char slot_count_table[] = { 1, 2, 2, 2,
  185. 2, 3, 3, 3,
  186. 3, 4, 4, 4,
  187. 4, 5, 5, 5,
  188. };
  189. *slots_per_op = slot_count_table[src_cnt - 1];
  190. return *slots_per_op;
  191. }
  192. #define ADMA_MAX_BYTE_COUNT (16 * 1024 * 1024)
  193. #define IOP_ADMA_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  194. #define IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  195. #define IOP_ADMA_XOR_MAX_BYTE_COUNT ADMA_MAX_BYTE_COUNT
  196. #define iop_chan_zero_sum_slot_count(l, s, o) iop_chan_xor_slot_count(l, s, o)
  197. static inline u32 iop_desc_get_dest_addr(struct iop_adma_desc_slot *desc,
  198. struct iop_adma_chan *chan)
  199. {
  200. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  201. return hw_desc->dest_addr;
  202. }
  203. static inline u32 iop_desc_get_byte_count(struct iop_adma_desc_slot *desc,
  204. struct iop_adma_chan *chan)
  205. {
  206. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  207. return hw_desc->byte_count_field.byte_count;
  208. }
  209. static inline u32 iop_desc_get_src_addr(struct iop_adma_desc_slot *desc,
  210. struct iop_adma_chan *chan,
  211. int src_idx)
  212. {
  213. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  214. return hw_desc->src[src_idx].src_addr;
  215. }
  216. static inline u32 iop_desc_get_src_count(struct iop_adma_desc_slot *desc,
  217. struct iop_adma_chan *chan)
  218. {
  219. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  220. return hw_desc->desc_ctrl_field.src_select + 1;
  221. }
  222. static inline void
  223. iop_desc_init_memcpy(struct iop_adma_desc_slot *desc, unsigned long flags)
  224. {
  225. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  226. union {
  227. u32 value;
  228. struct iop13xx_adma_desc_ctrl field;
  229. } u_desc_ctrl;
  230. u_desc_ctrl.value = 0;
  231. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  232. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  233. hw_desc->desc_ctrl = u_desc_ctrl.value;
  234. hw_desc->crc_addr = 0;
  235. }
  236. static inline void
  237. iop_desc_init_memset(struct iop_adma_desc_slot *desc, unsigned long flags)
  238. {
  239. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  240. union {
  241. u32 value;
  242. struct iop13xx_adma_desc_ctrl field;
  243. } u_desc_ctrl;
  244. u_desc_ctrl.value = 0;
  245. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  246. u_desc_ctrl.field.block_fill_en = 1;
  247. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  248. hw_desc->desc_ctrl = u_desc_ctrl.value;
  249. hw_desc->crc_addr = 0;
  250. }
  251. /* to do: support buffers larger than ADMA_MAX_BYTE_COUNT */
  252. static inline void
  253. iop_desc_init_xor(struct iop_adma_desc_slot *desc, int src_cnt,
  254. unsigned long flags)
  255. {
  256. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  257. union {
  258. u32 value;
  259. struct iop13xx_adma_desc_ctrl field;
  260. } u_desc_ctrl;
  261. u_desc_ctrl.value = 0;
  262. u_desc_ctrl.field.src_select = src_cnt - 1;
  263. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  264. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  265. hw_desc->desc_ctrl = u_desc_ctrl.value;
  266. hw_desc->crc_addr = 0;
  267. }
  268. #define iop_desc_init_null_xor(d, s, i) iop_desc_init_xor(d, s, i)
  269. /* to do: support buffers larger than ADMA_MAX_BYTE_COUNT */
  270. static inline int
  271. iop_desc_init_zero_sum(struct iop_adma_desc_slot *desc, int src_cnt,
  272. unsigned long flags)
  273. {
  274. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  275. union {
  276. u32 value;
  277. struct iop13xx_adma_desc_ctrl field;
  278. } u_desc_ctrl;
  279. u_desc_ctrl.value = 0;
  280. u_desc_ctrl.field.src_select = src_cnt - 1;
  281. u_desc_ctrl.field.xfer_dir = 3; /* local to internal bus */
  282. u_desc_ctrl.field.zero_result = 1;
  283. u_desc_ctrl.field.status_write_back_en = 1;
  284. u_desc_ctrl.field.int_en = flags & DMA_PREP_INTERRUPT;
  285. hw_desc->desc_ctrl = u_desc_ctrl.value;
  286. hw_desc->crc_addr = 0;
  287. return 1;
  288. }
  289. static inline void iop_desc_set_byte_count(struct iop_adma_desc_slot *desc,
  290. struct iop_adma_chan *chan,
  291. u32 byte_count)
  292. {
  293. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  294. hw_desc->byte_count = byte_count;
  295. }
  296. static inline void
  297. iop_desc_set_zero_sum_byte_count(struct iop_adma_desc_slot *desc, u32 len)
  298. {
  299. int slots_per_op = desc->slots_per_op;
  300. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc, *iter;
  301. int i = 0;
  302. if (len <= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT) {
  303. hw_desc->byte_count = len;
  304. } else {
  305. do {
  306. iter = iop_hw_desc_slot_idx(hw_desc, i);
  307. iter->byte_count = IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;
  308. len -= IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT;
  309. i += slots_per_op;
  310. } while (len > IOP_ADMA_ZERO_SUM_MAX_BYTE_COUNT);
  311. if (len) {
  312. iter = iop_hw_desc_slot_idx(hw_desc, i);
  313. iter->byte_count = len;
  314. }
  315. }
  316. }
  317. static inline void iop_desc_set_dest_addr(struct iop_adma_desc_slot *desc,
  318. struct iop_adma_chan *chan,
  319. dma_addr_t addr)
  320. {
  321. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  322. hw_desc->dest_addr = addr;
  323. hw_desc->upper_dest_addr = 0;
  324. }
  325. static inline void iop_desc_set_memcpy_src_addr(struct iop_adma_desc_slot *desc,
  326. dma_addr_t addr)
  327. {
  328. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  329. hw_desc->src[0].src_addr = addr;
  330. hw_desc->src[0].upper_src_addr = 0;
  331. }
  332. static inline void iop_desc_set_xor_src_addr(struct iop_adma_desc_slot *desc,
  333. int src_idx, dma_addr_t addr)
  334. {
  335. int slot_cnt = desc->slot_cnt, slots_per_op = desc->slots_per_op;
  336. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc, *iter;
  337. int i = 0;
  338. do {
  339. iter = iop_hw_desc_slot_idx(hw_desc, i);
  340. iter->src[src_idx].src_addr = addr;
  341. iter->src[src_idx].upper_src_addr = 0;
  342. slot_cnt -= slots_per_op;
  343. if (slot_cnt) {
  344. i += slots_per_op;
  345. addr += IOP_ADMA_XOR_MAX_BYTE_COUNT;
  346. }
  347. } while (slot_cnt);
  348. }
  349. static inline void
  350. iop_desc_init_interrupt(struct iop_adma_desc_slot *desc,
  351. struct iop_adma_chan *chan)
  352. {
  353. iop_desc_init_memcpy(desc, 1);
  354. iop_desc_set_byte_count(desc, chan, 0);
  355. iop_desc_set_dest_addr(desc, chan, 0);
  356. iop_desc_set_memcpy_src_addr(desc, 0);
  357. }
  358. #define iop_desc_set_zero_sum_src_addr iop_desc_set_xor_src_addr
  359. static inline void iop_desc_set_next_desc(struct iop_adma_desc_slot *desc,
  360. u32 next_desc_addr)
  361. {
  362. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  363. BUG_ON(hw_desc->next_desc);
  364. hw_desc->next_desc = next_desc_addr;
  365. }
  366. static inline u32 iop_desc_get_next_desc(struct iop_adma_desc_slot *desc)
  367. {
  368. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  369. return hw_desc->next_desc;
  370. }
  371. static inline void iop_desc_clear_next_desc(struct iop_adma_desc_slot *desc)
  372. {
  373. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  374. hw_desc->next_desc = 0;
  375. }
  376. static inline void iop_desc_set_block_fill_val(struct iop_adma_desc_slot *desc,
  377. u32 val)
  378. {
  379. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  380. hw_desc->block_fill_data = val;
  381. }
  382. static inline int iop_desc_get_zero_result(struct iop_adma_desc_slot *desc)
  383. {
  384. struct iop13xx_adma_desc_hw *hw_desc = desc->hw_desc;
  385. struct iop13xx_adma_desc_ctrl desc_ctrl = hw_desc->desc_ctrl_field;
  386. struct iop13xx_adma_byte_count byte_count = hw_desc->byte_count_field;
  387. BUG_ON(!(byte_count.tx_complete && desc_ctrl.zero_result));
  388. if (desc_ctrl.pq_xfer_en)
  389. return byte_count.zero_result_err_q;
  390. else
  391. return byte_count.zero_result_err;
  392. }
  393. static inline void iop_chan_append(struct iop_adma_chan *chan)
  394. {
  395. u32 adma_accr;
  396. adma_accr = __raw_readl(ADMA_ACCR(chan));
  397. adma_accr |= 0x2;
  398. __raw_writel(adma_accr, ADMA_ACCR(chan));
  399. }
  400. static inline u32 iop_chan_get_status(struct iop_adma_chan *chan)
  401. {
  402. return __raw_readl(ADMA_ACSR(chan));
  403. }
  404. static inline void iop_chan_disable(struct iop_adma_chan *chan)
  405. {
  406. u32 adma_chan_ctrl = __raw_readl(ADMA_ACCR(chan));
  407. adma_chan_ctrl &= ~0x1;
  408. __raw_writel(adma_chan_ctrl, ADMA_ACCR(chan));
  409. }
  410. static inline void iop_chan_enable(struct iop_adma_chan *chan)
  411. {
  412. u32 adma_chan_ctrl;
  413. adma_chan_ctrl = __raw_readl(ADMA_ACCR(chan));
  414. adma_chan_ctrl |= 0x1;
  415. __raw_writel(adma_chan_ctrl, ADMA_ACCR(chan));
  416. }
  417. static inline void iop_adma_device_clear_eot_status(struct iop_adma_chan *chan)
  418. {
  419. u32 status = __raw_readl(ADMA_ACSR(chan));
  420. status &= (1 << 12);
  421. __raw_writel(status, ADMA_ACSR(chan));
  422. }
  423. static inline void iop_adma_device_clear_eoc_status(struct iop_adma_chan *chan)
  424. {
  425. u32 status = __raw_readl(ADMA_ACSR(chan));
  426. status &= (1 << 11);
  427. __raw_writel(status, ADMA_ACSR(chan));
  428. }
  429. static inline void iop_adma_device_clear_err_status(struct iop_adma_chan *chan)
  430. {
  431. u32 status = __raw_readl(ADMA_ACSR(chan));
  432. status &= (1 << 9) | (1 << 5) | (1 << 4) | (1 << 3);
  433. __raw_writel(status, ADMA_ACSR(chan));
  434. }
  435. static inline int
  436. iop_is_err_int_parity(unsigned long status, struct iop_adma_chan *chan)
  437. {
  438. return test_bit(9, &status);
  439. }
  440. static inline int
  441. iop_is_err_mcu_abort(unsigned long status, struct iop_adma_chan *chan)
  442. {
  443. return test_bit(5, &status);
  444. }
  445. static inline int
  446. iop_is_err_int_tabort(unsigned long status, struct iop_adma_chan *chan)
  447. {
  448. return test_bit(4, &status);
  449. }
  450. static inline int
  451. iop_is_err_int_mabort(unsigned long status, struct iop_adma_chan *chan)
  452. {
  453. return test_bit(3, &status);
  454. }
  455. static inline int
  456. iop_is_err_pci_tabort(unsigned long status, struct iop_adma_chan *chan)
  457. {
  458. return 0;
  459. }
  460. static inline int
  461. iop_is_err_pci_mabort(unsigned long status, struct iop_adma_chan *chan)
  462. {
  463. return 0;
  464. }
  465. static inline int
  466. iop_is_err_split_tx(unsigned long status, struct iop_adma_chan *chan)
  467. {
  468. return 0;
  469. }
  470. #endif /* _ADMA_H */