hardware.h 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105
  1. /*
  2. * arch/arm/mach-footbridge/include/mach/hardware.h
  3. *
  4. * Copyright (C) 1998-1999 Russell King.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This file contains the hardware definitions of the EBSA-285.
  11. */
  12. #ifndef __ASM_ARCH_HARDWARE_H
  13. #define __ASM_ARCH_HARDWARE_H
  14. #include <mach/memory.h>
  15. /* Virtual Physical Size
  16. * 0xff800000 0x40000000 1MB X-Bus
  17. * 0xff000000 0x7c000000 1MB PCI I/O space
  18. * 0xfe000000 0x42000000 1MB CSR
  19. * 0xfd000000 0x78000000 1MB Outbound write flush (not supported)
  20. * 0xfc000000 0x79000000 1MB PCI IACK/special space
  21. * 0xfb000000 0x7a000000 16MB PCI Config type 1
  22. * 0xfa000000 0x7b000000 16MB PCI Config type 0
  23. * 0xf9000000 0x50000000 1MB Cache flush
  24. * 0xf0000000 0x80000000 16MB ISA memory
  25. */
  26. #define XBUS_SIZE 0x00100000
  27. #define XBUS_BASE 0xff800000
  28. #define PCIO_SIZE 0x00100000
  29. #define PCIO_BASE 0xff000000
  30. #define ARMCSR_SIZE 0x00100000
  31. #define ARMCSR_BASE 0xfe000000
  32. #define WFLUSH_SIZE 0x00100000
  33. #define WFLUSH_BASE 0xfd000000
  34. #define PCIIACK_SIZE 0x00100000
  35. #define PCIIACK_BASE 0xfc000000
  36. #define PCICFG1_SIZE 0x01000000
  37. #define PCICFG1_BASE 0xfb000000
  38. #define PCICFG0_SIZE 0x01000000
  39. #define PCICFG0_BASE 0xfa000000
  40. #define PCIMEM_SIZE 0x01000000
  41. #define PCIMEM_BASE 0xf0000000
  42. #define XBUS_LEDS ((volatile unsigned char *)(XBUS_BASE + 0x12000))
  43. #define XBUS_LED_AMBER (1 << 0)
  44. #define XBUS_LED_GREEN (1 << 1)
  45. #define XBUS_LED_RED (1 << 2)
  46. #define XBUS_LED_TOGGLE (1 << 8)
  47. #define XBUS_SWITCH ((volatile unsigned char *)(XBUS_BASE + 0x12000))
  48. #define XBUS_SWITCH_SWITCH ((*XBUS_SWITCH) & 15)
  49. #define XBUS_SWITCH_J17_13 ((*XBUS_SWITCH) & (1 << 4))
  50. #define XBUS_SWITCH_J17_11 ((*XBUS_SWITCH) & (1 << 5))
  51. #define XBUS_SWITCH_J17_9 ((*XBUS_SWITCH) & (1 << 6))
  52. #define UNCACHEABLE_ADDR (ARMCSR_BASE + 0x108)
  53. /* PIC irq control */
  54. #define PIC_LO 0x20
  55. #define PIC_MASK_LO 0x21
  56. #define PIC_HI 0xA0
  57. #define PIC_MASK_HI 0xA1
  58. /* GPIO pins */
  59. #define GPIO_CCLK 0x800
  60. #define GPIO_DSCLK 0x400
  61. #define GPIO_E2CLK 0x200
  62. #define GPIO_IOLOAD 0x100
  63. #define GPIO_RED_LED 0x080
  64. #define GPIO_WDTIMER 0x040
  65. #define GPIO_DATA 0x020
  66. #define GPIO_IOCLK 0x010
  67. #define GPIO_DONE 0x008
  68. #define GPIO_FAN 0x004
  69. #define GPIO_GREEN_LED 0x002
  70. #define GPIO_RESET 0x001
  71. /* CPLD pins */
  72. #define CPLD_DS_ENABLE 8
  73. #define CPLD_7111_DISABLE 4
  74. #define CPLD_UNMUTE 2
  75. #define CPLD_FLASH_WR_ENABLE 1
  76. #ifndef __ASSEMBLY__
  77. extern void gpio_modify_op(int mask, int set);
  78. extern void gpio_modify_io(int mask, int in);
  79. extern int gpio_read(void);
  80. extern void cpld_modify(int mask, int set);
  81. #endif
  82. #define pcibios_assign_all_busses() 1
  83. #define PCIBIOS_MIN_IO 0x1000
  84. #define PCIBIOS_MIN_MEM 0x81000000
  85. #endif