clock.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170
  1. /*
  2. * arch/arm/mach-ep93xx/clock.c
  3. * Clock control for Cirrus EP93xx chips.
  4. *
  5. * Copyright (C) 2006 Lennert Buytenhek <buytenh@wantstofly.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or (at
  10. * your option) any later version.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/clk.h>
  14. #include <linux/err.h>
  15. #include <linux/module.h>
  16. #include <linux/string.h>
  17. #include <linux/io.h>
  18. #include <asm/div64.h>
  19. #include <mach/hardware.h>
  20. struct clk {
  21. char *name;
  22. unsigned long rate;
  23. int users;
  24. u32 enable_reg;
  25. u32 enable_mask;
  26. };
  27. static struct clk clk_uart = {
  28. .name = "UARTCLK",
  29. .rate = 14745600,
  30. };
  31. static struct clk clk_pll1 = {
  32. .name = "pll1",
  33. };
  34. static struct clk clk_f = {
  35. .name = "fclk",
  36. };
  37. static struct clk clk_h = {
  38. .name = "hclk",
  39. };
  40. static struct clk clk_p = {
  41. .name = "pclk",
  42. };
  43. static struct clk clk_pll2 = {
  44. .name = "pll2",
  45. };
  46. static struct clk clk_usb_host = {
  47. .name = "usb_host",
  48. .enable_reg = EP93XX_SYSCON_CLOCK_CONTROL,
  49. .enable_mask = EP93XX_SYSCON_CLOCK_USH_EN,
  50. };
  51. static struct clk *clocks[] = {
  52. &clk_uart,
  53. &clk_pll1,
  54. &clk_f,
  55. &clk_h,
  56. &clk_p,
  57. &clk_pll2,
  58. &clk_usb_host,
  59. };
  60. struct clk *clk_get(struct device *dev, const char *id)
  61. {
  62. int i;
  63. for (i = 0; i < ARRAY_SIZE(clocks); i++) {
  64. if (!strcmp(clocks[i]->name, id))
  65. return clocks[i];
  66. }
  67. return ERR_PTR(-ENOENT);
  68. }
  69. EXPORT_SYMBOL(clk_get);
  70. int clk_enable(struct clk *clk)
  71. {
  72. if (!clk->users++ && clk->enable_reg) {
  73. u32 value;
  74. value = __raw_readl(clk->enable_reg);
  75. __raw_writel(value | clk->enable_mask, clk->enable_reg);
  76. }
  77. return 0;
  78. }
  79. EXPORT_SYMBOL(clk_enable);
  80. void clk_disable(struct clk *clk)
  81. {
  82. if (!--clk->users && clk->enable_reg) {
  83. u32 value;
  84. value = __raw_readl(clk->enable_reg);
  85. __raw_writel(value & ~clk->enable_mask, clk->enable_reg);
  86. }
  87. }
  88. EXPORT_SYMBOL(clk_disable);
  89. unsigned long clk_get_rate(struct clk *clk)
  90. {
  91. return clk->rate;
  92. }
  93. EXPORT_SYMBOL(clk_get_rate);
  94. void clk_put(struct clk *clk)
  95. {
  96. }
  97. EXPORT_SYMBOL(clk_put);
  98. static char fclk_divisors[] = { 1, 2, 4, 8, 16, 1, 1, 1 };
  99. static char hclk_divisors[] = { 1, 2, 4, 5, 6, 8, 16, 32 };
  100. static char pclk_divisors[] = { 1, 2, 4, 8 };
  101. /*
  102. * PLL rate = 14.7456 MHz * (X1FBD + 1) * (X2FBD + 1) / (X2IPD + 1) / 2^PS
  103. */
  104. static unsigned long calc_pll_rate(u32 config_word)
  105. {
  106. unsigned long long rate;
  107. int i;
  108. rate = 14745600;
  109. rate *= ((config_word >> 11) & 0x1f) + 1; /* X1FBD */
  110. rate *= ((config_word >> 5) & 0x3f) + 1; /* X2FBD */
  111. do_div(rate, (config_word & 0x1f) + 1); /* X2IPD */
  112. for (i = 0; i < ((config_word >> 16) & 3); i++) /* PS */
  113. rate >>= 1;
  114. return (unsigned long)rate;
  115. }
  116. static int __init ep93xx_clock_init(void)
  117. {
  118. u32 value;
  119. value = __raw_readl(EP93XX_SYSCON_CLOCK_SET1);
  120. if (!(value & 0x00800000)) { /* PLL1 bypassed? */
  121. clk_pll1.rate = 14745600;
  122. } else {
  123. clk_pll1.rate = calc_pll_rate(value);
  124. }
  125. clk_f.rate = clk_pll1.rate / fclk_divisors[(value >> 25) & 0x7];
  126. clk_h.rate = clk_pll1.rate / hclk_divisors[(value >> 20) & 0x7];
  127. clk_p.rate = clk_h.rate / pclk_divisors[(value >> 18) & 0x3];
  128. value = __raw_readl(EP93XX_SYSCON_CLOCK_SET2);
  129. if (!(value & 0x00080000)) { /* PLL2 bypassed? */
  130. clk_pll2.rate = 14745600;
  131. } else if (value & 0x00040000) { /* PLL2 enabled? */
  132. clk_pll2.rate = calc_pll_rate(value);
  133. } else {
  134. clk_pll2.rate = 0;
  135. }
  136. clk_usb_host.rate = clk_pll2.rate / (((value >> 28) & 0xf) + 1);
  137. printk(KERN_INFO "ep93xx: PLL1 running at %ld MHz, PLL2 at %ld MHz\n",
  138. clk_pll1.rate / 1000000, clk_pll2.rate / 1000000);
  139. printk(KERN_INFO "ep93xx: FCLK %ld MHz, HCLK %ld MHz, PCLK %ld MHz\n",
  140. clk_f.rate / 1000000, clk_h.rate / 1000000,
  141. clk_p.rate / 1000000);
  142. return 0;
  143. }
  144. arch_initcall(ep93xx_clock_init);