at91cap9_ddrsdr.h 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102
  1. /*
  2. * arch/arm/mach-at91/include/mach/at91cap9_ddrsdr.h
  3. *
  4. * (C) 2008 Andrew Victor
  5. *
  6. * DDR/SDR Controller (DDRSDRC) - System peripherals registers.
  7. * Based on AT91CAP9 datasheet revision B.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #ifndef AT91CAP9_DDRSDR_H
  15. #define AT91CAP9_DDRSDR_H
  16. #define AT91_DDRSDRC_MR (AT91_DDRSDRC + 0x00) /* Mode Register */
  17. #define AT91_DDRSDRC_MODE (0xf << 0) /* Command Mode */
  18. #define AT91_DDRSDRC_MODE_NORMAL 0
  19. #define AT91_DDRSDRC_MODE_NOP 1
  20. #define AT91_DDRSDRC_MODE_PRECHARGE 2
  21. #define AT91_DDRSDRC_MODE_LMR 3
  22. #define AT91_DDRSDRC_MODE_REFRESH 4
  23. #define AT91_DDRSDRC_MODE_EXT_LMR 5
  24. #define AT91_DDRSDRC_MODE_DEEP 6
  25. #define AT91_DDRSDRC_RTR (AT91_DDRSDRC + 0x04) /* Refresh Timer Register */
  26. #define AT91_DDRSDRC_COUNT (0xfff << 0) /* Refresh Timer Counter */
  27. #define AT91_DDRSDRC_CR (AT91_DDRSDRC + 0x08) /* Configuration Register */
  28. #define AT91_DDRSDRC_NC (3 << 0) /* Number of Column Bits */
  29. #define AT91_DDRSDRC_NC_SDR8 (0 << 0)
  30. #define AT91_DDRSDRC_NC_SDR9 (1 << 0)
  31. #define AT91_DDRSDRC_NC_SDR10 (2 << 0)
  32. #define AT91_DDRSDRC_NC_SDR11 (3 << 0)
  33. #define AT91_DDRSDRC_NC_DDR9 (0 << 0)
  34. #define AT91_DDRSDRC_NC_DDR10 (1 << 0)
  35. #define AT91_DDRSDRC_NC_DDR11 (2 << 0)
  36. #define AT91_DDRSDRC_NC_DDR12 (3 << 0)
  37. #define AT91_DDRSDRC_NR (3 << 2) /* Number of Row Bits */
  38. #define AT91_DDRSDRC_NR_11 (0 << 2)
  39. #define AT91_DDRSDRC_NR_12 (1 << 2)
  40. #define AT91_DDRSDRC_NR_13 (2 << 2)
  41. #define AT91_DDRSDRC_CAS (7 << 4) /* CAS Latency */
  42. #define AT91_DDRSDRC_CAS_2 (2 << 4)
  43. #define AT91_DDRSDRC_CAS_3 (3 << 4)
  44. #define AT91_DDRSDRC_CAS_25 (6 << 4)
  45. #define AT91_DDRSDRC_DLL (1 << 7) /* Reset DLL */
  46. #define AT91_DDRSDRC_DICDS (1 << 8) /* Output impedance control */
  47. #define AT91_DDRSDRC_T0PR (AT91_DDRSDRC + 0x0C) /* Timing 0 Register */
  48. #define AT91_DDRSDRC_TRAS (0xf << 0) /* Active to Precharge delay */
  49. #define AT91_DDRSDRC_TRCD (0xf << 4) /* Row to Column delay */
  50. #define AT91_DDRSDRC_TWR (0xf << 8) /* Write recovery delay */
  51. #define AT91_DDRSDRC_TRC (0xf << 12) /* Row cycle delay */
  52. #define AT91_DDRSDRC_TRP (0xf << 16) /* Row precharge delay */
  53. #define AT91_DDRSDRC_TRRD (0xf << 20) /* Active BankA to BankB */
  54. #define AT91_DDRSDRC_TWTR (1 << 24) /* Internal Write to Read delay */
  55. #define AT91_DDRSDRC_TMRD (0xf << 28) /* Load mode to active/refresh delay */
  56. #define AT91_DDRSDRC_T1PR (AT91_DDRSDRC + 0x10) /* Timing 1 Register */
  57. #define AT91_DDRSDRC_TRFC (0x1f << 0) /* Row Cycle Delay */
  58. #define AT91_DDRSDRC_TXSNR (0xff << 8) /* Exit self-refresh to non-read */
  59. #define AT91_DDRSDRC_TXSRD (0xff << 16) /* Exit self-refresh to read */
  60. #define AT91_DDRSDRC_TXP (0xf << 24) /* Exit power-down delay */
  61. #define AT91_DDRSDRC_LPR (AT91_DDRSDRC + 0x18) /* Low Power Register */
  62. #define AT91_DDRSDRC_LPCB (3 << 0) /* Low-power Configurations */
  63. #define AT91_DDRSDRC_LPCB_DISABLE 0
  64. #define AT91_DDRSDRC_LPCB_SELF_REFRESH 1
  65. #define AT91_DDRSDRC_LPCB_POWER_DOWN 2
  66. #define AT91_DDRSDRC_LPCB_DEEP_POWER_DOWN 3
  67. #define AT91_DDRSDRC_CLKFR (1 << 2) /* Clock Frozen */
  68. #define AT91_DDRSDRC_PASR (7 << 4) /* Partial Array Self Refresh */
  69. #define AT91_DDRSDRC_TCSR (3 << 8) /* Temperature Compensated Self Refresh */
  70. #define AT91_DDRSDRC_DS (3 << 10) /* Drive Strength */
  71. #define AT91_DDRSDRC_TIMEOUT (3 << 12) /* Time to define when Low Power Mode is enabled */
  72. #define AT91_DDRSDRC_TIMEOUT_0_CLK_CYCLES (0 << 12)
  73. #define AT91_DDRSDRC_TIMEOUT_64_CLK_CYCLES (1 << 12)
  74. #define AT91_DDRSDRC_TIMEOUT_128_CLK_CYCLES (2 << 12)
  75. #define AT91_DDRSDRC_MDR (AT91_DDRSDRC + 0x1C) /* Memory Device Register */
  76. #define AT91_DDRSDRC_MD (3 << 0) /* Memory Device Type */
  77. #define AT91_DDRSDRC_MD_SDR 0
  78. #define AT91_DDRSDRC_MD_LOW_POWER_SDR 1
  79. #define AT91_DDRSDRC_MD_DDR 2
  80. #define AT91_DDRSDRC_MD_LOW_POWER_DDR 3
  81. #define AT91_DDRSDRC_DLLR (AT91_DDRSDRC + 0x20) /* DLL Information Register */
  82. #define AT91_DDRSDRC_MDINC (1 << 0) /* Master Delay increment */
  83. #define AT91_DDRSDRC_MDDEC (1 << 1) /* Master Delay decrement */
  84. #define AT91_DDRSDRC_MDOVF (1 << 2) /* Master Delay Overflow */
  85. #define AT91_DDRSDRC_SDCOVF (1 << 3) /* Slave Delay Correction Overflow */
  86. #define AT91_DDRSDRC_SDCUDF (1 << 4) /* Slave Delay Correction Underflow */
  87. #define AT91_DDRSDRC_SDERF (1 << 5) /* Slave Delay Correction error */
  88. #define AT91_DDRSDRC_MDVAL (0xff << 8) /* Master Delay value */
  89. #define AT91_DDRSDRC_SDVAL (0xff << 16) /* Slave Delay value */
  90. #define AT91_DDRSDRC_SDCVAL (0xff << 24) /* Slave Delay Correction value */
  91. #endif