aaec2000.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /*
  2. * arch/arm/mach-aaec2000/include/mach/aaec2000.h
  3. *
  4. * AAEC-2000 registers definition
  5. *
  6. * Copyright (c) 2005 Nicolas Bellido Y Ortega
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ASM_ARCH_AAEC2000_H
  13. #define __ASM_ARCH_AAEC2000_H
  14. #ifndef __ASM_ARCH_HARDWARE_H
  15. #error You must include hardware.h not this file
  16. #endif /* __ASM_ARCH_HARDWARE_H */
  17. /* Chip selects */
  18. #define AAEC_CS0 0x00000000
  19. #define AAEC_CS1 0x10000000
  20. #define AAEC_CS2 0x20000000
  21. #define AAEC_CS3 0x30000000
  22. /* Flash */
  23. #define AAEC_FLASH_BASE AAEC_CS0
  24. #define AAEC_FLASH_SIZE SZ_64M
  25. /* Interrupt controller */
  26. #define IRQ_BASE __REG(0x80000500)
  27. #define IRQ_INTSR __REG(0x80000500) /* Int Status Register */
  28. #define IRQ_INTRSR __REG(0x80000504) /* Int Raw (unmasked) Status */
  29. #define IRQ_INTENS __REG(0x80000508) /* Int Enable Set */
  30. #define IRQ_INTENC __REG(0x8000050c) /* Int Enable Clear */
  31. /* UART 1 */
  32. #define UART1_BASE __REG(0x80000600)
  33. #define UART1_DR __REG(0x80000600) /* Data/FIFO Register */
  34. #define UART1_LCR __REG(0x80000604) /* Link Control Register */
  35. #define UART1_BRCR __REG(0x80000608) /* Baud Rate Control Register */
  36. #define UART1_CR __REG(0x8000060c) /* Control Register */
  37. #define UART1_SR __REG(0x80000610) /* Status Register */
  38. #define UART1_INT __REG(0x80000614) /* Interrupt Status Register */
  39. #define UART1_INTM __REG(0x80000618) /* Interrupt Mask Register */
  40. #define UART1_INTRES __REG(0x8000061c) /* Int Result (masked status) Register */
  41. /* UART 2 */
  42. #define UART2_BASE __REG(0x80000700)
  43. #define UART2_DR __REG(0x80000700) /* Data/FIFO Register */
  44. #define UART2_LCR __REG(0x80000704) /* Link Control Register */
  45. #define UART2_BRCR __REG(0x80000708) /* Baud Rate Control Register */
  46. #define UART2_CR __REG(0x8000070c) /* Control Register */
  47. #define UART2_SR __REG(0x80000710) /* Status Register */
  48. #define UART2_INT __REG(0x80000714) /* Interrupt Status Register */
  49. #define UART2_INTM __REG(0x80000718) /* Interrupt Mask Register */
  50. #define UART2_INTRES __REG(0x8000071c) /* Int Result (masked status) Register */
  51. /* UART 3 */
  52. #define UART3_BASE __REG(0x80000800)
  53. #define UART3_DR __REG(0x80000800) /* Data/FIFO Register */
  54. #define UART3_LCR __REG(0x80000804) /* Link Control Register */
  55. #define UART3_BRCR __REG(0x80000808) /* Baud Rate Control Register */
  56. #define UART3_CR __REG(0x8000080c) /* Control Register */
  57. #define UART3_SR __REG(0x80000810) /* Status Register */
  58. #define UART3_INT __REG(0x80000814) /* Interrupt Status Register */
  59. #define UART3_INTM __REG(0x80000818) /* Interrupt Mask Register */
  60. #define UART3_INTRES __REG(0x8000081c) /* Int Result (masked status) Register */
  61. /* These are used in some places */
  62. #define _UART1_BASE __PREG(UART1_BASE)
  63. #define _UART2_BASE __PREG(UART2_BASE)
  64. #define _UART3_BASE __PREG(UART3_BASE)
  65. /* UART Registers Offsets */
  66. #define UART_DR 0x00
  67. #define UART_LCR 0x04
  68. #define UART_BRCR 0x08
  69. #define UART_CR 0x0c
  70. #define UART_SR 0x10
  71. #define UART_INT 0x14
  72. #define UART_INTM 0x18
  73. #define UART_INTRES 0x1c
  74. /* UART_LCR Bitmask */
  75. #define UART_LCR_BRK (1 << 0) /* Send Break */
  76. #define UART_LCR_PEN (1 << 1) /* Parity Enable */
  77. #define UART_LCR_EP (1 << 2) /* Even/Odd Parity */
  78. #define UART_LCR_S2 (1 << 3) /* One/Two Stop bits */
  79. #define UART_LCR_FIFO (1 << 4) /* FIFO Enable */
  80. #define UART_LCR_WL5 (0 << 5) /* Word Length - 5 bits */
  81. #define UART_LCR_WL6 (1 << 5) /* Word Length - 6 bits */
  82. #define UART_LCR_WL7 (1 << 6) /* Word Length - 7 bits */
  83. #define UART_LCR_WL8 (1 << 7) /* Word Length - 8 bits */
  84. /* UART_CR Bitmask */
  85. #define UART_CR_EN (1 << 0) /* UART Enable */
  86. #define UART_CR_SIR (1 << 1) /* IrDA SIR Enable */
  87. #define UART_CR_SIRLP (1 << 2) /* Low Power IrDA Enable */
  88. #define UART_CR_RXP (1 << 3) /* Receive Pin Polarity */
  89. #define UART_CR_TXP (1 << 4) /* Transmit Pin Polarity */
  90. #define UART_CR_MXP (1 << 5) /* Modem Pin Polarity */
  91. #define UART_CR_LOOP (1 << 6) /* Loopback Mode */
  92. /* UART_SR Bitmask */
  93. #define UART_SR_CTS (1 << 0) /* Clear To Send Status */
  94. #define UART_SR_DSR (1 << 1) /* Data Set Ready Status */
  95. #define UART_SR_DCD (1 << 2) /* Data Carrier Detect Status */
  96. #define UART_SR_TxBSY (1 << 3) /* Transmitter Busy Status */
  97. #define UART_SR_RxFE (1 << 4) /* Receive FIFO Empty Status */
  98. #define UART_SR_TxFF (1 << 5) /* Transmit FIFO Full Status */
  99. #define UART_SR_RxFF (1 << 6) /* Receive FIFO Full Status */
  100. #define UART_SR_TxFE (1 << 7) /* Transmit FIFO Empty Status */
  101. /* UART_INT Bitmask */
  102. #define UART_INT_RIS (1 << 0) /* Rx Interrupt */
  103. #define UART_INT_TIS (1 << 1) /* Tx Interrupt */
  104. #define UART_INT_MIS (1 << 2) /* Modem Interrupt */
  105. #define UART_INT_RTIS (1 << 3) /* Receive Timeout Interrupt */
  106. /* Timer 1 */
  107. #define TIMER1_BASE __REG(0x80000c00)
  108. #define TIMER1_LOAD __REG(0x80000c00) /* Timer 1 Load Register */
  109. #define TIMER1_VAL __REG(0x80000c04) /* Timer 1 Value Register */
  110. #define TIMER1_CTRL __REG(0x80000c08) /* Timer 1 Control Register */
  111. #define TIMER1_CLEAR __REG(0x80000c0c) /* Timer 1 Clear Register */
  112. /* Timer 2 */
  113. #define TIMER2_BASE __REG(0x80000d00)
  114. #define TIMER2_LOAD __REG(0x80000d00) /* Timer 2 Load Register */
  115. #define TIMER2_VAL __REG(0x80000d04) /* Timer 2 Value Register */
  116. #define TIMER2_CTRL __REG(0x80000d08) /* Timer 2 Control Register */
  117. #define TIMER2_CLEAR __REG(0x80000d0c) /* Timer 2 Clear Register */
  118. /* Timer 3 */
  119. #define TIMER3_BASE __REG(0x80000e00)
  120. #define TIMER3_LOAD __REG(0x80000e00) /* Timer 3 Load Register */
  121. #define TIMER3_VAL __REG(0x80000e04) /* Timer 3 Value Register */
  122. #define TIMER3_CTRL __REG(0x80000e08) /* Timer 3 Control Register */
  123. #define TIMER3_CLEAR __REG(0x80000e0c) /* Timer 3 Clear Register */
  124. /* Timer Control register bits */
  125. #define TIMER_CTRL_ENABLE (1 << 7) /* Enable (Start Timer) */
  126. #define TIMER_CTRL_PERIODIC (1 << 6) /* Periodic Running Mode */
  127. #define TIMER_CTRL_FREE_RUNNING (0 << 6) /* Normal Running Mode */
  128. #define TIMER_CTRL_CLKSEL_508K (1 << 3) /* 508KHz Clock select (Timer 1, 2) */
  129. #define TIMER_CTRL_CLKSEL_2K (0 << 3) /* 2KHz Clock Select (Timer 1, 2) */
  130. /* Power and State Control */
  131. #define POWER_BASE __REG(0x80000400)
  132. #define POWER_PWRSR __REG(0x80000400) /* Power Status Register */
  133. #define POWER_PWRCNT __REG(0x80000404) /* Power/Clock control */
  134. #define POWER_HALT __REG(0x80000408) /* Power Idle Mode */
  135. #define POWER_STDBY __REG(0x8000040c) /* Power Standby Mode */
  136. #define POWER_BLEOI __REG(0x80000410) /* Battery Low End of Interrupt */
  137. #define POWER_MCEOI __REG(0x80000414) /* Media Changed EoI */
  138. #define POWER_TEOI __REG(0x80000418) /* Tick EoI */
  139. #define POWER_STFCLR __REG(0x8000041c) /* NbFlg, RSTFlg, PFFlg, CLDFlg Clear */
  140. #define POWER_CLKSET __REG(0x80000420) /* Clock Speed Control */
  141. /* GPIO Registers */
  142. #define AAEC_GPIO_PHYS 0x80000e00
  143. #define AAEC_GPIO_PADR __REG(AAEC_GPIO_PHYS + 0x00)
  144. #define AAEC_GPIO_PBDR __REG(AAEC_GPIO_PHYS + 0x04)
  145. #define AAEC_GPIO_PCDR __REG(AAEC_GPIO_PHYS + 0x08)
  146. #define AAEC_GPIO_PDDR __REG(AAEC_GPIO_PHYS + 0x0c)
  147. #define AAEC_GPIO_PADDR __REG(AAEC_GPIO_PHYS + 0x10)
  148. #define AAEC_GPIO_PBDDR __REG(AAEC_GPIO_PHYS + 0x14)
  149. #define AAEC_GPIO_PCDDR __REG(AAEC_GPIO_PHYS + 0x18)
  150. #define AAEC_GPIO_PDDDR __REG(AAEC_GPIO_PHYS + 0x1c)
  151. #define AAEC_GPIO_PEDR __REG(AAEC_GPIO_PHYS + 0x20)
  152. #define AAEC_GPIO_PEDDR __REG(AAEC_GPIO_PHYS + 0x24)
  153. #define AAEC_GPIO_KSCAN __REG(AAEC_GPIO_PHYS + 0x28)
  154. #define AAEC_GPIO_PINMUX __REG(AAEC_GPIO_PHYS + 0x2c)
  155. #define AAEC_GPIO_PFDR __REG(AAEC_GPIO_PHYS + 0x30)
  156. #define AAEC_GPIO_PFDDR __REG(AAEC_GPIO_PHYS + 0x34)
  157. #define AAEC_GPIO_PGDR __REG(AAEC_GPIO_PHYS + 0x38)
  158. #define AAEC_GPIO_PGDDR __REG(AAEC_GPIO_PHYS + 0x3c)
  159. #define AAEC_GPIO_PHDR __REG(AAEC_GPIO_PHYS + 0x40)
  160. #define AAEC_GPIO_PHDDR __REG(AAEC_GPIO_PHYS + 0x44)
  161. #define AAEC_GPIO_RAZ __REG(AAEC_GPIO_PHYS + 0x48)
  162. #define AAEC_GPIO_INTTYPE1 __REG(AAEC_GPIO_PHYS + 0x4c)
  163. #define AAEC_GPIO_INTTYPE2 __REG(AAEC_GPIO_PHYS + 0x50)
  164. #define AAEC_GPIO_FEOI __REG(AAEC_GPIO_PHYS + 0x54)
  165. #define AAEC_GPIO_INTEN __REG(AAEC_GPIO_PHYS + 0x58)
  166. #define AAEC_GPIO_INTSTATUS __REG(AAEC_GPIO_PHYS + 0x5c)
  167. #define AAEC_GPIO_RAWINTSTATUS __REG(AAEC_GPIO_PHYS + 0x60)
  168. #define AAEC_GPIO_DB __REG(AAEC_GPIO_PHYS + 0x64)
  169. #define AAEC_GPIO_PAPINDR __REG(AAEC_GPIO_PHYS + 0x68)
  170. #define AAEC_GPIO_PBPINDR __REG(AAEC_GPIO_PHYS + 0x6c)
  171. #define AAEC_GPIO_PCPINDR __REG(AAEC_GPIO_PHYS + 0x70)
  172. #define AAEC_GPIO_PDPINDR __REG(AAEC_GPIO_PHYS + 0x74)
  173. #define AAEC_GPIO_PEPINDR __REG(AAEC_GPIO_PHYS + 0x78)
  174. #define AAEC_GPIO_PFPINDR __REG(AAEC_GPIO_PHYS + 0x7c)
  175. #define AAEC_GPIO_PGPINDR __REG(AAEC_GPIO_PHYS + 0x80)
  176. #define AAEC_GPIO_PHPINDR __REG(AAEC_GPIO_PHYS + 0x84)
  177. #define AAEC_GPIO_PINMUX_PE0CON (1 << 0)
  178. #define AAEC_GPIO_PINMUX_PD0CON (1 << 1)
  179. #define AAEC_GPIO_PINMUX_CODECON (1 << 2)
  180. #define AAEC_GPIO_PINMUX_UART3CON (1 << 3)
  181. /* LCD Controller */
  182. #define AAEC_CLCD_PHYS 0x80003000
  183. #endif /* __ARM_ARCH_AAEC2000_H */