sys_marvel.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496
  1. /*
  2. * linux/arch/alpha/kernel/sys_marvel.c
  3. *
  4. * Marvel / IO7 support
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/types.h>
  8. #include <linux/mm.h>
  9. #include <linux/sched.h>
  10. #include <linux/pci.h>
  11. #include <linux/init.h>
  12. #include <linux/bitops.h>
  13. #include <asm/ptrace.h>
  14. #include <asm/system.h>
  15. #include <asm/dma.h>
  16. #include <asm/irq.h>
  17. #include <asm/mmu_context.h>
  18. #include <asm/io.h>
  19. #include <asm/pgtable.h>
  20. #include <asm/core_marvel.h>
  21. #include <asm/hwrpb.h>
  22. #include <asm/tlbflush.h>
  23. #include <asm/vga.h>
  24. #include "proto.h"
  25. #include "err_impl.h"
  26. #include "irq_impl.h"
  27. #include "pci_impl.h"
  28. #include "machvec_impl.h"
  29. #if NR_IRQS < MARVEL_NR_IRQS
  30. # error NR_IRQS < MARVEL_NR_IRQS !!!
  31. #endif
  32. /*
  33. * Interrupt handling.
  34. */
  35. static void
  36. io7_device_interrupt(unsigned long vector)
  37. {
  38. unsigned int pid;
  39. unsigned int irq;
  40. /*
  41. * Vector is 0x800 + (interrupt)
  42. *
  43. * where (interrupt) is:
  44. *
  45. * ...16|15 14|13 4|3 0
  46. * -----+-----+--------+---
  47. * PE | 0 | irq | 0
  48. *
  49. * where (irq) is
  50. *
  51. * 0x0800 - 0x0ff0 - 0x0800 + (LSI id << 4)
  52. * 0x1000 - 0x2ff0 - 0x1000 + (MSI_DAT<8:0> << 4)
  53. */
  54. pid = vector >> 16;
  55. irq = ((vector & 0xffff) - 0x800) >> 4;
  56. irq += 16; /* offset for legacy */
  57. irq &= MARVEL_IRQ_VEC_IRQ_MASK; /* not too many bits */
  58. irq |= pid << MARVEL_IRQ_VEC_PE_SHIFT; /* merge the pid */
  59. handle_irq(irq);
  60. }
  61. static volatile unsigned long *
  62. io7_get_irq_ctl(unsigned int irq, struct io7 **pio7)
  63. {
  64. volatile unsigned long *ctl;
  65. unsigned int pid;
  66. struct io7 *io7;
  67. pid = irq >> MARVEL_IRQ_VEC_PE_SHIFT;
  68. if (!(io7 = marvel_find_io7(pid))) {
  69. printk(KERN_ERR
  70. "%s for nonexistent io7 -- vec %x, pid %d\n",
  71. __func__, irq, pid);
  72. return NULL;
  73. }
  74. irq &= MARVEL_IRQ_VEC_IRQ_MASK; /* isolate the vector */
  75. irq -= 16; /* subtract legacy bias */
  76. if (irq >= 0x180) {
  77. printk(KERN_ERR
  78. "%s for invalid irq -- pid %d adjusted irq %x\n",
  79. __func__, pid, irq);
  80. return NULL;
  81. }
  82. ctl = &io7->csrs->PO7_LSI_CTL[irq & 0xff].csr; /* assume LSI */
  83. if (irq >= 0x80) /* MSI */
  84. ctl = &io7->csrs->PO7_MSI_CTL[((irq - 0x80) >> 5) & 0x0f].csr;
  85. if (pio7) *pio7 = io7;
  86. return ctl;
  87. }
  88. static void
  89. io7_enable_irq(unsigned int irq)
  90. {
  91. volatile unsigned long *ctl;
  92. struct io7 *io7;
  93. ctl = io7_get_irq_ctl(irq, &io7);
  94. if (!ctl || !io7) {
  95. printk(KERN_ERR "%s: get_ctl failed for irq %x\n",
  96. __func__, irq);
  97. return;
  98. }
  99. spin_lock(&io7->irq_lock);
  100. *ctl |= 1UL << 24;
  101. mb();
  102. *ctl;
  103. spin_unlock(&io7->irq_lock);
  104. }
  105. static void
  106. io7_disable_irq(unsigned int irq)
  107. {
  108. volatile unsigned long *ctl;
  109. struct io7 *io7;
  110. ctl = io7_get_irq_ctl(irq, &io7);
  111. if (!ctl || !io7) {
  112. printk(KERN_ERR "%s: get_ctl failed for irq %x\n",
  113. __func__, irq);
  114. return;
  115. }
  116. spin_lock(&io7->irq_lock);
  117. *ctl &= ~(1UL << 24);
  118. mb();
  119. *ctl;
  120. spin_unlock(&io7->irq_lock);
  121. }
  122. static unsigned int
  123. io7_startup_irq(unsigned int irq)
  124. {
  125. io7_enable_irq(irq);
  126. return 0; /* never anything pending */
  127. }
  128. static void
  129. io7_end_irq(unsigned int irq)
  130. {
  131. if (!(irq_desc[irq].status & (IRQ_DISABLED|IRQ_INPROGRESS)))
  132. io7_enable_irq(irq);
  133. }
  134. static void
  135. marvel_irq_noop(unsigned int irq)
  136. {
  137. return;
  138. }
  139. static unsigned int
  140. marvel_irq_noop_return(unsigned int irq)
  141. {
  142. return 0;
  143. }
  144. static struct hw_interrupt_type marvel_legacy_irq_type = {
  145. .typename = "LEGACY",
  146. .startup = marvel_irq_noop_return,
  147. .shutdown = marvel_irq_noop,
  148. .enable = marvel_irq_noop,
  149. .disable = marvel_irq_noop,
  150. .ack = marvel_irq_noop,
  151. .end = marvel_irq_noop,
  152. };
  153. static struct hw_interrupt_type io7_lsi_irq_type = {
  154. .typename = "LSI",
  155. .startup = io7_startup_irq,
  156. .shutdown = io7_disable_irq,
  157. .enable = io7_enable_irq,
  158. .disable = io7_disable_irq,
  159. .ack = io7_disable_irq,
  160. .end = io7_end_irq,
  161. };
  162. static struct hw_interrupt_type io7_msi_irq_type = {
  163. .typename = "MSI",
  164. .startup = io7_startup_irq,
  165. .shutdown = io7_disable_irq,
  166. .enable = io7_enable_irq,
  167. .disable = io7_disable_irq,
  168. .ack = marvel_irq_noop,
  169. .end = io7_end_irq,
  170. };
  171. static void
  172. io7_redirect_irq(struct io7 *io7,
  173. volatile unsigned long *csr,
  174. unsigned int where)
  175. {
  176. unsigned long val;
  177. val = *csr;
  178. val &= ~(0x1ffUL << 24); /* clear the target pid */
  179. val |= ((unsigned long)where << 24); /* set the new target pid */
  180. *csr = val;
  181. mb();
  182. *csr;
  183. }
  184. static void
  185. io7_redirect_one_lsi(struct io7 *io7, unsigned int which, unsigned int where)
  186. {
  187. unsigned long val;
  188. /*
  189. * LSI_CTL has target PID @ 14
  190. */
  191. val = io7->csrs->PO7_LSI_CTL[which].csr;
  192. val &= ~(0x1ffUL << 14); /* clear the target pid */
  193. val |= ((unsigned long)where << 14); /* set the new target pid */
  194. io7->csrs->PO7_LSI_CTL[which].csr = val;
  195. mb();
  196. io7->csrs->PO7_LSI_CTL[which].csr;
  197. }
  198. static void
  199. io7_redirect_one_msi(struct io7 *io7, unsigned int which, unsigned int where)
  200. {
  201. unsigned long val;
  202. /*
  203. * MSI_CTL has target PID @ 14
  204. */
  205. val = io7->csrs->PO7_MSI_CTL[which].csr;
  206. val &= ~(0x1ffUL << 14); /* clear the target pid */
  207. val |= ((unsigned long)where << 14); /* set the new target pid */
  208. io7->csrs->PO7_MSI_CTL[which].csr = val;
  209. mb();
  210. io7->csrs->PO7_MSI_CTL[which].csr;
  211. }
  212. static void __init
  213. init_one_io7_lsi(struct io7 *io7, unsigned int which, unsigned int where)
  214. {
  215. /*
  216. * LSI_CTL has target PID @ 14
  217. */
  218. io7->csrs->PO7_LSI_CTL[which].csr = ((unsigned long)where << 14);
  219. mb();
  220. io7->csrs->PO7_LSI_CTL[which].csr;
  221. }
  222. static void __init
  223. init_one_io7_msi(struct io7 *io7, unsigned int which, unsigned int where)
  224. {
  225. /*
  226. * MSI_CTL has target PID @ 14
  227. */
  228. io7->csrs->PO7_MSI_CTL[which].csr = ((unsigned long)where << 14);
  229. mb();
  230. io7->csrs->PO7_MSI_CTL[which].csr;
  231. }
  232. static void __init
  233. init_io7_irqs(struct io7 *io7,
  234. struct hw_interrupt_type *lsi_ops,
  235. struct hw_interrupt_type *msi_ops)
  236. {
  237. long base = (io7->pe << MARVEL_IRQ_VEC_PE_SHIFT) + 16;
  238. long i;
  239. printk("Initializing interrupts for IO7 at PE %u - base %lx\n",
  240. io7->pe, base);
  241. /*
  242. * Where should interrupts from this IO7 go?
  243. *
  244. * They really should be sent to the local CPU to avoid having to
  245. * traverse the mesh, but if it's not an SMP kernel, they have to
  246. * go to the boot CPU. Send them all to the boot CPU for now,
  247. * as each secondary starts, it can redirect it's local device
  248. * interrupts.
  249. */
  250. printk(" Interrupts reported to CPU at PE %u\n", boot_cpuid);
  251. spin_lock(&io7->irq_lock);
  252. /* set up the error irqs */
  253. io7_redirect_irq(io7, &io7->csrs->HLT_CTL.csr, boot_cpuid);
  254. io7_redirect_irq(io7, &io7->csrs->HPI_CTL.csr, boot_cpuid);
  255. io7_redirect_irq(io7, &io7->csrs->CRD_CTL.csr, boot_cpuid);
  256. io7_redirect_irq(io7, &io7->csrs->STV_CTL.csr, boot_cpuid);
  257. io7_redirect_irq(io7, &io7->csrs->HEI_CTL.csr, boot_cpuid);
  258. /* Set up the lsi irqs. */
  259. for (i = 0; i < 128; ++i) {
  260. irq_desc[base + i].status = IRQ_DISABLED | IRQ_LEVEL;
  261. irq_desc[base + i].chip = lsi_ops;
  262. }
  263. /* Disable the implemented irqs in hardware. */
  264. for (i = 0; i < 0x60; ++i)
  265. init_one_io7_lsi(io7, i, boot_cpuid);
  266. init_one_io7_lsi(io7, 0x74, boot_cpuid);
  267. init_one_io7_lsi(io7, 0x75, boot_cpuid);
  268. /* Set up the msi irqs. */
  269. for (i = 128; i < (128 + 512); ++i) {
  270. irq_desc[base + i].status = IRQ_DISABLED | IRQ_LEVEL;
  271. irq_desc[base + i].chip = msi_ops;
  272. }
  273. for (i = 0; i < 16; ++i)
  274. init_one_io7_msi(io7, i, boot_cpuid);
  275. spin_unlock(&io7->irq_lock);
  276. }
  277. static void __init
  278. marvel_init_irq(void)
  279. {
  280. int i;
  281. struct io7 *io7 = NULL;
  282. /* Reserve the legacy irqs. */
  283. for (i = 0; i < 16; ++i) {
  284. irq_desc[i].status = IRQ_DISABLED;
  285. irq_desc[i].chip = &marvel_legacy_irq_type;
  286. }
  287. /* Init the io7 irqs. */
  288. for (io7 = NULL; (io7 = marvel_next_io7(io7)) != NULL; )
  289. init_io7_irqs(io7, &io7_lsi_irq_type, &io7_msi_irq_type);
  290. }
  291. static int
  292. marvel_map_irq(struct pci_dev *dev, u8 slot, u8 pin)
  293. {
  294. struct pci_controller *hose = dev->sysdata;
  295. struct io7_port *io7_port = hose->sysdata;
  296. struct io7 *io7 = io7_port->io7;
  297. int msi_loc, msi_data_off;
  298. u16 msg_ctl;
  299. u16 msg_dat;
  300. u8 intline;
  301. int irq;
  302. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &intline);
  303. irq = intline;
  304. msi_loc = pci_find_capability(dev, PCI_CAP_ID_MSI);
  305. msg_ctl = 0;
  306. if (msi_loc)
  307. pci_read_config_word(dev, msi_loc + PCI_MSI_FLAGS, &msg_ctl);
  308. if (msg_ctl & PCI_MSI_FLAGS_ENABLE) {
  309. msi_data_off = PCI_MSI_DATA_32;
  310. if (msg_ctl & PCI_MSI_FLAGS_64BIT)
  311. msi_data_off = PCI_MSI_DATA_64;
  312. pci_read_config_word(dev, msi_loc + msi_data_off, &msg_dat);
  313. irq = msg_dat & 0x1ff; /* we use msg_data<8:0> */
  314. irq += 0x80; /* offset for lsi */
  315. #if 1
  316. printk("PCI:%d:%d:%d (hose %d) is using MSI\n",
  317. dev->bus->number,
  318. PCI_SLOT(dev->devfn),
  319. PCI_FUNC(dev->devfn),
  320. hose->index);
  321. printk(" %d message(s) from 0x%04x\n",
  322. 1 << ((msg_ctl & PCI_MSI_FLAGS_QSIZE) >> 4),
  323. msg_dat);
  324. printk(" reporting on %d IRQ(s) from %d (0x%x)\n",
  325. 1 << ((msg_ctl & PCI_MSI_FLAGS_QSIZE) >> 4),
  326. (irq + 16) | (io7->pe << MARVEL_IRQ_VEC_PE_SHIFT),
  327. (irq + 16) | (io7->pe << MARVEL_IRQ_VEC_PE_SHIFT));
  328. #endif
  329. #if 0
  330. pci_write_config_word(dev, msi_loc + PCI_MSI_FLAGS,
  331. msg_ctl & ~PCI_MSI_FLAGS_ENABLE);
  332. pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &intline);
  333. irq = intline;
  334. printk(" forcing LSI interrupt on irq %d [0x%x]\n", irq, irq);
  335. #endif
  336. }
  337. irq += 16; /* offset for legacy */
  338. irq |= io7->pe << MARVEL_IRQ_VEC_PE_SHIFT; /* merge the pid */
  339. return irq;
  340. }
  341. static void __init
  342. marvel_init_pci(void)
  343. {
  344. struct io7 *io7;
  345. marvel_register_error_handlers();
  346. pci_probe_only = 1;
  347. common_init_pci();
  348. locate_and_init_vga(NULL);
  349. /* Clear any io7 errors. */
  350. for (io7 = NULL; (io7 = marvel_next_io7(io7)) != NULL; )
  351. io7_clear_errors(io7);
  352. }
  353. static void __init
  354. marvel_init_rtc(void)
  355. {
  356. init_rtc_irq();
  357. }
  358. static void
  359. marvel_smp_callin(void)
  360. {
  361. int cpuid = hard_smp_processor_id();
  362. struct io7 *io7 = marvel_find_io7(cpuid);
  363. unsigned int i;
  364. if (!io7)
  365. return;
  366. /*
  367. * There is a local IO7 - redirect all of its interrupts here.
  368. */
  369. printk("Redirecting IO7 interrupts to local CPU at PE %u\n", cpuid);
  370. /* Redirect the error IRQS here. */
  371. io7_redirect_irq(io7, &io7->csrs->HLT_CTL.csr, cpuid);
  372. io7_redirect_irq(io7, &io7->csrs->HPI_CTL.csr, cpuid);
  373. io7_redirect_irq(io7, &io7->csrs->CRD_CTL.csr, cpuid);
  374. io7_redirect_irq(io7, &io7->csrs->STV_CTL.csr, cpuid);
  375. io7_redirect_irq(io7, &io7->csrs->HEI_CTL.csr, cpuid);
  376. /* Redirect the implemented LSIs here. */
  377. for (i = 0; i < 0x60; ++i)
  378. io7_redirect_one_lsi(io7, i, cpuid);
  379. io7_redirect_one_lsi(io7, 0x74, cpuid);
  380. io7_redirect_one_lsi(io7, 0x75, cpuid);
  381. /* Redirect the MSIs here. */
  382. for (i = 0; i < 16; ++i)
  383. io7_redirect_one_msi(io7, i, cpuid);
  384. }
  385. /*
  386. * System Vectors
  387. */
  388. struct alpha_machine_vector marvel_ev7_mv __initmv = {
  389. .vector_name = "MARVEL/EV7",
  390. DO_EV7_MMU,
  391. DO_DEFAULT_RTC,
  392. DO_MARVEL_IO,
  393. .machine_check = marvel_machine_check,
  394. .max_isa_dma_address = ALPHA_MAX_ISA_DMA_ADDRESS,
  395. .min_io_address = DEFAULT_IO_BASE,
  396. .min_mem_address = DEFAULT_MEM_BASE,
  397. .pci_dac_offset = IO7_DAC_OFFSET,
  398. .nr_irqs = MARVEL_NR_IRQS,
  399. .device_interrupt = io7_device_interrupt,
  400. .agp_info = marvel_agp_info,
  401. .smp_callin = marvel_smp_callin,
  402. .init_arch = marvel_init_arch,
  403. .init_irq = marvel_init_irq,
  404. .init_rtc = marvel_init_rtc,
  405. .init_pci = marvel_init_pci,
  406. .kill_arch = marvel_kill_arch,
  407. .pci_map_irq = marvel_map_irq,
  408. .pci_swizzle = common_swizzle,
  409. .pa_to_nid = marvel_pa_to_nid,
  410. .cpuid_to_nid = marvel_cpuid_to_nid,
  411. .node_mem_start = marvel_node_mem_start,
  412. .node_mem_size = marvel_node_mem_size,
  413. };
  414. ALIAS_MV(marvel_ev7)