devices-da8xx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534
  1. /*
  2. * DA8XX/OMAP L1XX platform device data
  3. *
  4. * Copyright (c) 2007-2009, MontaVista Software, Inc. <source@mvista.com>
  5. * Derived from code that was:
  6. * Copyright (C) 2006 Komal Shah <komal_shah802003@yahoo.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <mach/cputype.h>
  18. #include <mach/common.h>
  19. #include <mach/time.h>
  20. #include <mach/da8xx.h>
  21. #include <mach/cpuidle.h>
  22. #include "clock.h"
  23. #define DA8XX_TPCC_BASE 0x01c00000
  24. #define DA8XX_TPTC0_BASE 0x01c08000
  25. #define DA8XX_TPTC1_BASE 0x01c08400
  26. #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */
  27. #define DA8XX_I2C0_BASE 0x01c22000
  28. #define DA8XX_RTC_BASE 0x01C23000
  29. #define DA8XX_EMAC_CPPI_PORT_BASE 0x01e20000
  30. #define DA8XX_EMAC_CPGMACSS_BASE 0x01e22000
  31. #define DA8XX_EMAC_CPGMAC_BASE 0x01e23000
  32. #define DA8XX_EMAC_MDIO_BASE 0x01e24000
  33. #define DA8XX_GPIO_BASE 0x01e26000
  34. #define DA8XX_I2C1_BASE 0x01e28000
  35. #define DA8XX_EMAC_CTRL_REG_OFFSET 0x3000
  36. #define DA8XX_EMAC_MOD_REG_OFFSET 0x2000
  37. #define DA8XX_EMAC_RAM_OFFSET 0x0000
  38. #define DA8XX_MDIO_REG_OFFSET 0x4000
  39. #define DA8XX_EMAC_CTRL_RAM_SIZE SZ_8K
  40. void __iomem *da8xx_syscfg0_base;
  41. void __iomem *da8xx_syscfg1_base;
  42. static struct plat_serial8250_port da8xx_serial_pdata[] = {
  43. {
  44. .mapbase = DA8XX_UART0_BASE,
  45. .irq = IRQ_DA8XX_UARTINT0,
  46. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  47. UPF_IOREMAP,
  48. .iotype = UPIO_MEM,
  49. .regshift = 2,
  50. },
  51. {
  52. .mapbase = DA8XX_UART1_BASE,
  53. .irq = IRQ_DA8XX_UARTINT1,
  54. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  55. UPF_IOREMAP,
  56. .iotype = UPIO_MEM,
  57. .regshift = 2,
  58. },
  59. {
  60. .mapbase = DA8XX_UART2_BASE,
  61. .irq = IRQ_DA8XX_UARTINT2,
  62. .flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST |
  63. UPF_IOREMAP,
  64. .iotype = UPIO_MEM,
  65. .regshift = 2,
  66. },
  67. {
  68. .flags = 0,
  69. },
  70. };
  71. struct platform_device da8xx_serial_device = {
  72. .name = "serial8250",
  73. .id = PLAT8250_DEV_PLATFORM,
  74. .dev = {
  75. .platform_data = da8xx_serial_pdata,
  76. },
  77. };
  78. static const s8 da8xx_queue_tc_mapping[][2] = {
  79. /* {event queue no, TC no} */
  80. {0, 0},
  81. {1, 1},
  82. {-1, -1}
  83. };
  84. static const s8 da8xx_queue_priority_mapping[][2] = {
  85. /* {event queue no, Priority} */
  86. {0, 3},
  87. {1, 7},
  88. {-1, -1}
  89. };
  90. static struct edma_soc_info da8xx_edma_info[] = {
  91. {
  92. .n_channel = 32,
  93. .n_region = 4,
  94. .n_slot = 128,
  95. .n_tc = 2,
  96. .n_cc = 1,
  97. .queue_tc_mapping = da8xx_queue_tc_mapping,
  98. .queue_priority_mapping = da8xx_queue_priority_mapping,
  99. },
  100. };
  101. static struct resource da8xx_edma_resources[] = {
  102. {
  103. .name = "edma_cc0",
  104. .start = DA8XX_TPCC_BASE,
  105. .end = DA8XX_TPCC_BASE + SZ_32K - 1,
  106. .flags = IORESOURCE_MEM,
  107. },
  108. {
  109. .name = "edma_tc0",
  110. .start = DA8XX_TPTC0_BASE,
  111. .end = DA8XX_TPTC0_BASE + SZ_1K - 1,
  112. .flags = IORESOURCE_MEM,
  113. },
  114. {
  115. .name = "edma_tc1",
  116. .start = DA8XX_TPTC1_BASE,
  117. .end = DA8XX_TPTC1_BASE + SZ_1K - 1,
  118. .flags = IORESOURCE_MEM,
  119. },
  120. {
  121. .name = "edma0",
  122. .start = IRQ_DA8XX_CCINT0,
  123. .flags = IORESOURCE_IRQ,
  124. },
  125. {
  126. .name = "edma0_err",
  127. .start = IRQ_DA8XX_CCERRINT,
  128. .flags = IORESOURCE_IRQ,
  129. },
  130. };
  131. static struct platform_device da8xx_edma_device = {
  132. .name = "edma",
  133. .id = -1,
  134. .dev = {
  135. .platform_data = da8xx_edma_info,
  136. },
  137. .num_resources = ARRAY_SIZE(da8xx_edma_resources),
  138. .resource = da8xx_edma_resources,
  139. };
  140. int __init da8xx_register_edma(void)
  141. {
  142. return platform_device_register(&da8xx_edma_device);
  143. }
  144. static struct resource da8xx_i2c_resources0[] = {
  145. {
  146. .start = DA8XX_I2C0_BASE,
  147. .end = DA8XX_I2C0_BASE + SZ_4K - 1,
  148. .flags = IORESOURCE_MEM,
  149. },
  150. {
  151. .start = IRQ_DA8XX_I2CINT0,
  152. .end = IRQ_DA8XX_I2CINT0,
  153. .flags = IORESOURCE_IRQ,
  154. },
  155. };
  156. static struct platform_device da8xx_i2c_device0 = {
  157. .name = "i2c_davinci",
  158. .id = 1,
  159. .num_resources = ARRAY_SIZE(da8xx_i2c_resources0),
  160. .resource = da8xx_i2c_resources0,
  161. };
  162. static struct resource da8xx_i2c_resources1[] = {
  163. {
  164. .start = DA8XX_I2C1_BASE,
  165. .end = DA8XX_I2C1_BASE + SZ_4K - 1,
  166. .flags = IORESOURCE_MEM,
  167. },
  168. {
  169. .start = IRQ_DA8XX_I2CINT1,
  170. .end = IRQ_DA8XX_I2CINT1,
  171. .flags = IORESOURCE_IRQ,
  172. },
  173. };
  174. static struct platform_device da8xx_i2c_device1 = {
  175. .name = "i2c_davinci",
  176. .id = 2,
  177. .num_resources = ARRAY_SIZE(da8xx_i2c_resources1),
  178. .resource = da8xx_i2c_resources1,
  179. };
  180. int __init da8xx_register_i2c(int instance,
  181. struct davinci_i2c_platform_data *pdata)
  182. {
  183. struct platform_device *pdev;
  184. if (instance == 0)
  185. pdev = &da8xx_i2c_device0;
  186. else if (instance == 1)
  187. pdev = &da8xx_i2c_device1;
  188. else
  189. return -EINVAL;
  190. pdev->dev.platform_data = pdata;
  191. return platform_device_register(pdev);
  192. }
  193. static struct resource da8xx_watchdog_resources[] = {
  194. {
  195. .start = DA8XX_WDOG_BASE,
  196. .end = DA8XX_WDOG_BASE + SZ_4K - 1,
  197. .flags = IORESOURCE_MEM,
  198. },
  199. };
  200. struct platform_device davinci_wdt_device = {
  201. .name = "watchdog",
  202. .id = -1,
  203. .num_resources = ARRAY_SIZE(da8xx_watchdog_resources),
  204. .resource = da8xx_watchdog_resources,
  205. };
  206. int __init da8xx_register_watchdog(void)
  207. {
  208. return platform_device_register(&davinci_wdt_device);
  209. }
  210. static struct resource da8xx_emac_resources[] = {
  211. {
  212. .start = DA8XX_EMAC_CPPI_PORT_BASE,
  213. .end = DA8XX_EMAC_CPPI_PORT_BASE + 0x5000 - 1,
  214. .flags = IORESOURCE_MEM,
  215. },
  216. {
  217. .start = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  218. .end = IRQ_DA8XX_C0_RX_THRESH_PULSE,
  219. .flags = IORESOURCE_IRQ,
  220. },
  221. {
  222. .start = IRQ_DA8XX_C0_RX_PULSE,
  223. .end = IRQ_DA8XX_C0_RX_PULSE,
  224. .flags = IORESOURCE_IRQ,
  225. },
  226. {
  227. .start = IRQ_DA8XX_C0_TX_PULSE,
  228. .end = IRQ_DA8XX_C0_TX_PULSE,
  229. .flags = IORESOURCE_IRQ,
  230. },
  231. {
  232. .start = IRQ_DA8XX_C0_MISC_PULSE,
  233. .end = IRQ_DA8XX_C0_MISC_PULSE,
  234. .flags = IORESOURCE_IRQ,
  235. },
  236. };
  237. struct emac_platform_data da8xx_emac_pdata = {
  238. .ctrl_reg_offset = DA8XX_EMAC_CTRL_REG_OFFSET,
  239. .ctrl_mod_reg_offset = DA8XX_EMAC_MOD_REG_OFFSET,
  240. .ctrl_ram_offset = DA8XX_EMAC_RAM_OFFSET,
  241. .mdio_reg_offset = DA8XX_MDIO_REG_OFFSET,
  242. .ctrl_ram_size = DA8XX_EMAC_CTRL_RAM_SIZE,
  243. .version = EMAC_VERSION_2,
  244. };
  245. static struct platform_device da8xx_emac_device = {
  246. .name = "davinci_emac",
  247. .id = 1,
  248. .dev = {
  249. .platform_data = &da8xx_emac_pdata,
  250. },
  251. .num_resources = ARRAY_SIZE(da8xx_emac_resources),
  252. .resource = da8xx_emac_resources,
  253. };
  254. int __init da8xx_register_emac(void)
  255. {
  256. return platform_device_register(&da8xx_emac_device);
  257. }
  258. static struct resource da830_mcasp1_resources[] = {
  259. {
  260. .name = "mcasp1",
  261. .start = DAVINCI_DA830_MCASP1_REG_BASE,
  262. .end = DAVINCI_DA830_MCASP1_REG_BASE + (SZ_1K * 12) - 1,
  263. .flags = IORESOURCE_MEM,
  264. },
  265. /* TX event */
  266. {
  267. .start = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  268. .end = DAVINCI_DA830_DMA_MCASP1_AXEVT,
  269. .flags = IORESOURCE_DMA,
  270. },
  271. /* RX event */
  272. {
  273. .start = DAVINCI_DA830_DMA_MCASP1_AREVT,
  274. .end = DAVINCI_DA830_DMA_MCASP1_AREVT,
  275. .flags = IORESOURCE_DMA,
  276. },
  277. };
  278. static struct platform_device da830_mcasp1_device = {
  279. .name = "davinci-mcasp",
  280. .id = 1,
  281. .num_resources = ARRAY_SIZE(da830_mcasp1_resources),
  282. .resource = da830_mcasp1_resources,
  283. };
  284. static struct resource da850_mcasp_resources[] = {
  285. {
  286. .name = "mcasp",
  287. .start = DAVINCI_DA8XX_MCASP0_REG_BASE,
  288. .end = DAVINCI_DA8XX_MCASP0_REG_BASE + (SZ_1K * 12) - 1,
  289. .flags = IORESOURCE_MEM,
  290. },
  291. /* TX event */
  292. {
  293. .start = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  294. .end = DAVINCI_DA8XX_DMA_MCASP0_AXEVT,
  295. .flags = IORESOURCE_DMA,
  296. },
  297. /* RX event */
  298. {
  299. .start = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  300. .end = DAVINCI_DA8XX_DMA_MCASP0_AREVT,
  301. .flags = IORESOURCE_DMA,
  302. },
  303. };
  304. static struct platform_device da850_mcasp_device = {
  305. .name = "davinci-mcasp",
  306. .id = 0,
  307. .num_resources = ARRAY_SIZE(da850_mcasp_resources),
  308. .resource = da850_mcasp_resources,
  309. };
  310. void __init da8xx_register_mcasp(int id, struct snd_platform_data *pdata)
  311. {
  312. /* DA830/OMAP-L137 has 3 instances of McASP */
  313. if (cpu_is_davinci_da830() && id == 1) {
  314. da830_mcasp1_device.dev.platform_data = pdata;
  315. platform_device_register(&da830_mcasp1_device);
  316. } else if (cpu_is_davinci_da850()) {
  317. da850_mcasp_device.dev.platform_data = pdata;
  318. platform_device_register(&da850_mcasp_device);
  319. }
  320. }
  321. static const struct display_panel disp_panel = {
  322. QVGA,
  323. 16,
  324. 16,
  325. COLOR_ACTIVE,
  326. };
  327. static struct lcd_ctrl_config lcd_cfg = {
  328. &disp_panel,
  329. .ac_bias = 255,
  330. .ac_bias_intrpt = 0,
  331. .dma_burst_sz = 16,
  332. .bpp = 16,
  333. .fdd = 255,
  334. .tft_alt_mode = 0,
  335. .stn_565_mode = 0,
  336. .mono_8bit_mode = 0,
  337. .invert_line_clock = 1,
  338. .invert_frm_clock = 1,
  339. .sync_edge = 0,
  340. .sync_ctrl = 1,
  341. .raster_order = 0,
  342. };
  343. struct da8xx_lcdc_platform_data sharp_lcd035q3dg01_pdata = {
  344. .manu_name = "sharp",
  345. .controller_data = &lcd_cfg,
  346. .type = "Sharp_LCD035Q3DG01",
  347. };
  348. struct da8xx_lcdc_platform_data sharp_lk043t1dg01_pdata = {
  349. .manu_name = "sharp",
  350. .controller_data = &lcd_cfg,
  351. .type = "Sharp_LK043T1DG01",
  352. };
  353. static struct resource da8xx_lcdc_resources[] = {
  354. [0] = { /* registers */
  355. .start = DA8XX_LCD_CNTRL_BASE,
  356. .end = DA8XX_LCD_CNTRL_BASE + SZ_4K - 1,
  357. .flags = IORESOURCE_MEM,
  358. },
  359. [1] = { /* interrupt */
  360. .start = IRQ_DA8XX_LCDINT,
  361. .end = IRQ_DA8XX_LCDINT,
  362. .flags = IORESOURCE_IRQ,
  363. },
  364. };
  365. static struct platform_device da8xx_lcdc_device = {
  366. .name = "da8xx_lcdc",
  367. .id = 0,
  368. .num_resources = ARRAY_SIZE(da8xx_lcdc_resources),
  369. .resource = da8xx_lcdc_resources,
  370. };
  371. int __init da8xx_register_lcdc(struct da8xx_lcdc_platform_data *pdata)
  372. {
  373. da8xx_lcdc_device.dev.platform_data = pdata;
  374. return platform_device_register(&da8xx_lcdc_device);
  375. }
  376. static struct resource da8xx_mmcsd0_resources[] = {
  377. { /* registers */
  378. .start = DA8XX_MMCSD0_BASE,
  379. .end = DA8XX_MMCSD0_BASE + SZ_4K - 1,
  380. .flags = IORESOURCE_MEM,
  381. },
  382. { /* interrupt */
  383. .start = IRQ_DA8XX_MMCSDINT0,
  384. .end = IRQ_DA8XX_MMCSDINT0,
  385. .flags = IORESOURCE_IRQ,
  386. },
  387. { /* DMA RX */
  388. .start = EDMA_CTLR_CHAN(0, 16),
  389. .end = EDMA_CTLR_CHAN(0, 16),
  390. .flags = IORESOURCE_DMA,
  391. },
  392. { /* DMA TX */
  393. .start = EDMA_CTLR_CHAN(0, 17),
  394. .end = EDMA_CTLR_CHAN(0, 17),
  395. .flags = IORESOURCE_DMA,
  396. },
  397. };
  398. static struct platform_device da8xx_mmcsd0_device = {
  399. .name = "davinci_mmc",
  400. .id = 0,
  401. .num_resources = ARRAY_SIZE(da8xx_mmcsd0_resources),
  402. .resource = da8xx_mmcsd0_resources,
  403. };
  404. int __init da8xx_register_mmcsd0(struct davinci_mmc_config *config)
  405. {
  406. da8xx_mmcsd0_device.dev.platform_data = config;
  407. return platform_device_register(&da8xx_mmcsd0_device);
  408. }
  409. static struct resource da8xx_rtc_resources[] = {
  410. {
  411. .start = DA8XX_RTC_BASE,
  412. .end = DA8XX_RTC_BASE + SZ_4K - 1,
  413. .flags = IORESOURCE_MEM,
  414. },
  415. { /* timer irq */
  416. .start = IRQ_DA8XX_RTC,
  417. .end = IRQ_DA8XX_RTC,
  418. .flags = IORESOURCE_IRQ,
  419. },
  420. { /* alarm irq */
  421. .start = IRQ_DA8XX_RTC,
  422. .end = IRQ_DA8XX_RTC,
  423. .flags = IORESOURCE_IRQ,
  424. },
  425. };
  426. static struct platform_device da8xx_rtc_device = {
  427. .name = "omap_rtc",
  428. .id = -1,
  429. .num_resources = ARRAY_SIZE(da8xx_rtc_resources),
  430. .resource = da8xx_rtc_resources,
  431. };
  432. int da8xx_register_rtc(void)
  433. {
  434. int ret;
  435. /* Unlock the rtc's registers */
  436. __raw_writel(0x83e70b13, IO_ADDRESS(DA8XX_RTC_BASE + 0x6c));
  437. __raw_writel(0x95a4f1e0, IO_ADDRESS(DA8XX_RTC_BASE + 0x70));
  438. ret = platform_device_register(&da8xx_rtc_device);
  439. if (!ret)
  440. /* Atleast on DA850, RTC is a wakeup source */
  441. device_init_wakeup(&da8xx_rtc_device.dev, true);
  442. return ret;
  443. }
  444. static void __iomem *da8xx_ddr2_ctlr_base;
  445. void __iomem * __init da8xx_get_mem_ctlr(void)
  446. {
  447. if (da8xx_ddr2_ctlr_base)
  448. return da8xx_ddr2_ctlr_base;
  449. da8xx_ddr2_ctlr_base = ioremap(DA8XX_DDR2_CTL_BASE, SZ_32K);
  450. if (!da8xx_ddr2_ctlr_base)
  451. pr_warning("%s: Unable to map DDR2 controller", __func__);
  452. return da8xx_ddr2_ctlr_base;
  453. }
  454. static struct resource da8xx_cpuidle_resources[] = {
  455. {
  456. .start = DA8XX_DDR2_CTL_BASE,
  457. .end = DA8XX_DDR2_CTL_BASE + SZ_32K - 1,
  458. .flags = IORESOURCE_MEM,
  459. },
  460. };
  461. /* DA8XX devices support DDR2 power down */
  462. static struct davinci_cpuidle_config da8xx_cpuidle_pdata = {
  463. .ddr2_pdown = 1,
  464. };
  465. static struct platform_device da8xx_cpuidle_device = {
  466. .name = "cpuidle-davinci",
  467. .num_resources = ARRAY_SIZE(da8xx_cpuidle_resources),
  468. .resource = da8xx_cpuidle_resources,
  469. .dev = {
  470. .platform_data = &da8xx_cpuidle_pdata,
  471. },
  472. };
  473. int __init da8xx_register_cpuidle(void)
  474. {
  475. da8xx_cpuidle_pdata.ddr2_ctlr_base = da8xx_get_mem_ctlr();
  476. return platform_device_register(&da8xx_cpuidle_device);
  477. }