ssb.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. #ifndef LINUX_SSB_H_
  2. #define LINUX_SSB_H_
  3. #include <linux/device.h>
  4. #include <linux/list.h>
  5. #include <linux/types.h>
  6. #include <linux/spinlock.h>
  7. #include <linux/pci.h>
  8. #include <linux/mod_devicetable.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/ssb/ssb_regs.h>
  11. struct pcmcia_device;
  12. struct ssb_bus;
  13. struct ssb_driver;
  14. struct ssb_sprom_core_pwr_info {
  15. u8 itssi_2g, itssi_5g;
  16. u8 maxpwr_2g, maxpwr_5gl, maxpwr_5g, maxpwr_5gh;
  17. u16 pa_2g[3], pa_5gl[3], pa_5g[3], pa_5gh[3];
  18. };
  19. struct ssb_sprom {
  20. u8 revision;
  21. u8 il0mac[6]; /* MAC address for 802.11b/g */
  22. u8 et0mac[6]; /* MAC address for Ethernet */
  23. u8 et1mac[6]; /* MAC address for 802.11a */
  24. u8 et0phyaddr; /* MII address for enet0 */
  25. u8 et1phyaddr; /* MII address for enet1 */
  26. u8 et0mdcport; /* MDIO for enet0 */
  27. u8 et1mdcport; /* MDIO for enet1 */
  28. u16 board_rev; /* Board revision number from SPROM. */
  29. u8 country_code; /* Country Code */
  30. u8 leddc_on_time; /* LED Powersave Duty Cycle On Count */
  31. u8 leddc_off_time; /* LED Powersave Duty Cycle Off Count */
  32. u8 ant_available_a; /* 2GHz antenna available bits (up to 4) */
  33. u8 ant_available_bg; /* 5GHz antenna available bits (up to 4) */
  34. u16 pa0b0;
  35. u16 pa0b1;
  36. u16 pa0b2;
  37. u16 pa1b0;
  38. u16 pa1b1;
  39. u16 pa1b2;
  40. u16 pa1lob0;
  41. u16 pa1lob1;
  42. u16 pa1lob2;
  43. u16 pa1hib0;
  44. u16 pa1hib1;
  45. u16 pa1hib2;
  46. u8 gpio0; /* GPIO pin 0 */
  47. u8 gpio1; /* GPIO pin 1 */
  48. u8 gpio2; /* GPIO pin 2 */
  49. u8 gpio3; /* GPIO pin 3 */
  50. u8 maxpwr_bg; /* 2.4GHz Amplifier Max Power (in dBm Q5.2) */
  51. u8 maxpwr_al; /* 5.2GHz Amplifier Max Power (in dBm Q5.2) */
  52. u8 maxpwr_a; /* 5.3GHz Amplifier Max Power (in dBm Q5.2) */
  53. u8 maxpwr_ah; /* 5.8GHz Amplifier Max Power (in dBm Q5.2) */
  54. u8 itssi_a; /* Idle TSSI Target for A-PHY */
  55. u8 itssi_bg; /* Idle TSSI Target for B/G-PHY */
  56. u8 tri2g; /* 2.4GHz TX isolation */
  57. u8 tri5gl; /* 5.2GHz TX isolation */
  58. u8 tri5g; /* 5.3GHz TX isolation */
  59. u8 tri5gh; /* 5.8GHz TX isolation */
  60. u8 txpid2g[4]; /* 2GHz TX power index */
  61. u8 txpid5gl[4]; /* 4.9 - 5.1GHz TX power index */
  62. u8 txpid5g[4]; /* 5.1 - 5.5GHz TX power index */
  63. u8 txpid5gh[4]; /* 5.5 - ...GHz TX power index */
  64. s8 rxpo2g; /* 2GHz RX power offset */
  65. s8 rxpo5g; /* 5GHz RX power offset */
  66. u8 rssisav2g; /* 2GHz RSSI params */
  67. u8 rssismc2g;
  68. u8 rssismf2g;
  69. u8 bxa2g; /* 2GHz BX arch */
  70. u8 rssisav5g; /* 5GHz RSSI params */
  71. u8 rssismc5g;
  72. u8 rssismf5g;
  73. u8 bxa5g; /* 5GHz BX arch */
  74. u16 cck2gpo; /* CCK power offset */
  75. u32 ofdm2gpo; /* 2.4GHz OFDM power offset */
  76. u32 ofdm5glpo; /* 5.2GHz OFDM power offset */
  77. u32 ofdm5gpo; /* 5.3GHz OFDM power offset */
  78. u32 ofdm5ghpo; /* 5.8GHz OFDM power offset */
  79. u16 boardflags_lo; /* Board flags (bits 0-15) */
  80. u16 boardflags_hi; /* Board flags (bits 16-31) */
  81. u16 boardflags2_lo; /* Board flags (bits 32-47) */
  82. u16 boardflags2_hi; /* Board flags (bits 48-63) */
  83. /* TODO store board flags in a single u64 */
  84. struct ssb_sprom_core_pwr_info core_pwr_info[4];
  85. /* Antenna gain values for up to 4 antennas
  86. * on each band. Values in dBm/4 (Q5.2). Negative gain means the
  87. * loss in the connectors is bigger than the gain. */
  88. struct {
  89. s8 a0, a1, a2, a3;
  90. } antenna_gain;
  91. struct {
  92. struct {
  93. u8 tssipos, extpa_gain, pdet_range, tr_iso, antswlut;
  94. } ghz2;
  95. struct {
  96. u8 tssipos, extpa_gain, pdet_range, tr_iso, antswlut;
  97. } ghz5;
  98. } fem;
  99. /* TODO - add any parameters needed from rev 2, 3, 4, 5 or 8 SPROMs */
  100. };
  101. /* Information about the PCB the circuitry is soldered on. */
  102. struct ssb_boardinfo {
  103. u16 vendor;
  104. u16 type;
  105. u8 rev;
  106. };
  107. struct ssb_device;
  108. /* Lowlevel read/write operations on the device MMIO.
  109. * Internal, don't use that outside of ssb. */
  110. struct ssb_bus_ops {
  111. u8 (*read8)(struct ssb_device *dev, u16 offset);
  112. u16 (*read16)(struct ssb_device *dev, u16 offset);
  113. u32 (*read32)(struct ssb_device *dev, u16 offset);
  114. void (*write8)(struct ssb_device *dev, u16 offset, u8 value);
  115. void (*write16)(struct ssb_device *dev, u16 offset, u16 value);
  116. void (*write32)(struct ssb_device *dev, u16 offset, u32 value);
  117. #ifdef CONFIG_SSB_BLOCKIO
  118. void (*block_read)(struct ssb_device *dev, void *buffer,
  119. size_t count, u16 offset, u8 reg_width);
  120. void (*block_write)(struct ssb_device *dev, const void *buffer,
  121. size_t count, u16 offset, u8 reg_width);
  122. #endif
  123. };
  124. /* Core-ID values. */
  125. #define SSB_DEV_CHIPCOMMON 0x800
  126. #define SSB_DEV_ILINE20 0x801
  127. #define SSB_DEV_SDRAM 0x803
  128. #define SSB_DEV_PCI 0x804
  129. #define SSB_DEV_MIPS 0x805
  130. #define SSB_DEV_ETHERNET 0x806
  131. #define SSB_DEV_V90 0x807
  132. #define SSB_DEV_USB11_HOSTDEV 0x808
  133. #define SSB_DEV_ADSL 0x809
  134. #define SSB_DEV_ILINE100 0x80A
  135. #define SSB_DEV_IPSEC 0x80B
  136. #define SSB_DEV_PCMCIA 0x80D
  137. #define SSB_DEV_INTERNAL_MEM 0x80E
  138. #define SSB_DEV_MEMC_SDRAM 0x80F
  139. #define SSB_DEV_EXTIF 0x811
  140. #define SSB_DEV_80211 0x812
  141. #define SSB_DEV_MIPS_3302 0x816
  142. #define SSB_DEV_USB11_HOST 0x817
  143. #define SSB_DEV_USB11_DEV 0x818
  144. #define SSB_DEV_USB20_HOST 0x819
  145. #define SSB_DEV_USB20_DEV 0x81A
  146. #define SSB_DEV_SDIO_HOST 0x81B
  147. #define SSB_DEV_ROBOSWITCH 0x81C
  148. #define SSB_DEV_PARA_ATA 0x81D
  149. #define SSB_DEV_SATA_XORDMA 0x81E
  150. #define SSB_DEV_ETHERNET_GBIT 0x81F
  151. #define SSB_DEV_PCIE 0x820
  152. #define SSB_DEV_MIMO_PHY 0x821
  153. #define SSB_DEV_SRAM_CTRLR 0x822
  154. #define SSB_DEV_MINI_MACPHY 0x823
  155. #define SSB_DEV_ARM_1176 0x824
  156. #define SSB_DEV_ARM_7TDMI 0x825
  157. /* Vendor-ID values */
  158. #define SSB_VENDOR_BROADCOM 0x4243
  159. /* Some kernel subsystems poke with dev->drvdata, so we must use the
  160. * following ugly workaround to get from struct device to struct ssb_device */
  161. struct __ssb_dev_wrapper {
  162. struct device dev;
  163. struct ssb_device *sdev;
  164. };
  165. struct ssb_device {
  166. /* Having a copy of the ops pointer in each dev struct
  167. * is an optimization. */
  168. const struct ssb_bus_ops *ops;
  169. struct device *dev, *dma_dev;
  170. struct ssb_bus *bus;
  171. struct ssb_device_id id;
  172. u8 core_index;
  173. unsigned int irq;
  174. /* Internal-only stuff follows. */
  175. void *drvdata; /* Per-device data */
  176. void *devtypedata; /* Per-devicetype (eg 802.11) data */
  177. };
  178. /* Go from struct device to struct ssb_device. */
  179. static inline
  180. struct ssb_device * dev_to_ssb_dev(struct device *dev)
  181. {
  182. struct __ssb_dev_wrapper *wrap;
  183. wrap = container_of(dev, struct __ssb_dev_wrapper, dev);
  184. return wrap->sdev;
  185. }
  186. /* Device specific user data */
  187. static inline
  188. void ssb_set_drvdata(struct ssb_device *dev, void *data)
  189. {
  190. dev->drvdata = data;
  191. }
  192. static inline
  193. void * ssb_get_drvdata(struct ssb_device *dev)
  194. {
  195. return dev->drvdata;
  196. }
  197. /* Devicetype specific user data. This is per device-type (not per device) */
  198. void ssb_set_devtypedata(struct ssb_device *dev, void *data);
  199. static inline
  200. void * ssb_get_devtypedata(struct ssb_device *dev)
  201. {
  202. return dev->devtypedata;
  203. }
  204. struct ssb_driver {
  205. const char *name;
  206. const struct ssb_device_id *id_table;
  207. int (*probe)(struct ssb_device *dev, const struct ssb_device_id *id);
  208. void (*remove)(struct ssb_device *dev);
  209. int (*suspend)(struct ssb_device *dev, pm_message_t state);
  210. int (*resume)(struct ssb_device *dev);
  211. void (*shutdown)(struct ssb_device *dev);
  212. struct device_driver drv;
  213. };
  214. #define drv_to_ssb_drv(_drv) container_of(_drv, struct ssb_driver, drv)
  215. extern int __ssb_driver_register(struct ssb_driver *drv, struct module *owner);
  216. #define ssb_driver_register(drv) \
  217. __ssb_driver_register(drv, THIS_MODULE)
  218. extern void ssb_driver_unregister(struct ssb_driver *drv);
  219. enum ssb_bustype {
  220. SSB_BUSTYPE_SSB, /* This SSB bus is the system bus */
  221. SSB_BUSTYPE_PCI, /* SSB is connected to PCI bus */
  222. SSB_BUSTYPE_PCMCIA, /* SSB is connected to PCMCIA bus */
  223. SSB_BUSTYPE_SDIO, /* SSB is connected to SDIO bus */
  224. };
  225. /* board_vendor */
  226. #define SSB_BOARDVENDOR_BCM 0x14E4 /* Broadcom */
  227. #define SSB_BOARDVENDOR_DELL 0x1028 /* Dell */
  228. #define SSB_BOARDVENDOR_HP 0x0E11 /* HP */
  229. /* board_type */
  230. #define SSB_BOARD_BCM94306MP 0x0418
  231. #define SSB_BOARD_BCM4309G 0x0421
  232. #define SSB_BOARD_BCM4306CB 0x0417
  233. #define SSB_BOARD_BCM4309MP 0x040C
  234. #define SSB_BOARD_MP4318 0x044A
  235. #define SSB_BOARD_BU4306 0x0416
  236. #define SSB_BOARD_BU4309 0x040A
  237. /* chip_package */
  238. #define SSB_CHIPPACK_BCM4712S 1 /* Small 200pin 4712 */
  239. #define SSB_CHIPPACK_BCM4712M 2 /* Medium 225pin 4712 */
  240. #define SSB_CHIPPACK_BCM4712L 0 /* Large 340pin 4712 */
  241. #include <linux/ssb/ssb_driver_chipcommon.h>
  242. #include <linux/ssb/ssb_driver_mips.h>
  243. #include <linux/ssb/ssb_driver_extif.h>
  244. #include <linux/ssb/ssb_driver_pci.h>
  245. struct ssb_bus {
  246. /* The MMIO area. */
  247. void __iomem *mmio;
  248. const struct ssb_bus_ops *ops;
  249. /* The core currently mapped into the MMIO window.
  250. * Not valid on all host-buses. So don't use outside of SSB. */
  251. struct ssb_device *mapped_device;
  252. union {
  253. /* Currently mapped PCMCIA segment. (bustype == SSB_BUSTYPE_PCMCIA only) */
  254. u8 mapped_pcmcia_seg;
  255. /* Current SSB base address window for SDIO. */
  256. u32 sdio_sbaddr;
  257. };
  258. /* Lock for core and segment switching.
  259. * On PCMCIA-host busses this is used to protect the whole MMIO access. */
  260. spinlock_t bar_lock;
  261. /* The host-bus this backplane is running on. */
  262. enum ssb_bustype bustype;
  263. /* Pointers to the host-bus. Check bustype before using any of these pointers. */
  264. union {
  265. /* Pointer to the PCI bus (only valid if bustype == SSB_BUSTYPE_PCI). */
  266. struct pci_dev *host_pci;
  267. /* Pointer to the PCMCIA device (only if bustype == SSB_BUSTYPE_PCMCIA). */
  268. struct pcmcia_device *host_pcmcia;
  269. /* Pointer to the SDIO device (only if bustype == SSB_BUSTYPE_SDIO). */
  270. struct sdio_func *host_sdio;
  271. };
  272. /* See enum ssb_quirks */
  273. unsigned int quirks;
  274. #ifdef CONFIG_SSB_SPROM
  275. /* Mutex to protect the SPROM writing. */
  276. struct mutex sprom_mutex;
  277. #endif
  278. /* ID information about the Chip. */
  279. u16 chip_id;
  280. u8 chip_rev;
  281. u16 sprom_offset;
  282. u16 sprom_size; /* number of words in sprom */
  283. u8 chip_package;
  284. /* List of devices (cores) on the backplane. */
  285. struct ssb_device devices[SSB_MAX_NR_CORES];
  286. u8 nr_devices;
  287. /* Software ID number for this bus. */
  288. unsigned int busnumber;
  289. /* The ChipCommon device (if available). */
  290. struct ssb_chipcommon chipco;
  291. /* The PCI-core device (if available). */
  292. struct ssb_pcicore pcicore;
  293. /* The MIPS-core device (if available). */
  294. struct ssb_mipscore mipscore;
  295. /* The EXTif-core device (if available). */
  296. struct ssb_extif extif;
  297. /* The following structure elements are not available in early
  298. * SSB initialization. Though, they are available for regular
  299. * registered drivers at any stage. So be careful when
  300. * using them in the ssb core code. */
  301. /* ID information about the PCB. */
  302. struct ssb_boardinfo boardinfo;
  303. /* Contents of the SPROM. */
  304. struct ssb_sprom sprom;
  305. /* If the board has a cardbus slot, this is set to true. */
  306. bool has_cardbus_slot;
  307. #ifdef CONFIG_SSB_EMBEDDED
  308. /* Lock for GPIO register access. */
  309. spinlock_t gpio_lock;
  310. #endif /* EMBEDDED */
  311. /* Internal-only stuff follows. Do not touch. */
  312. struct list_head list;
  313. #ifdef CONFIG_SSB_DEBUG
  314. /* Is the bus already powered up? */
  315. bool powered_up;
  316. int power_warn_count;
  317. #endif /* DEBUG */
  318. };
  319. enum ssb_quirks {
  320. /* SDIO connected card requires performing a read after writing a 32-bit value */
  321. SSB_QUIRK_SDIO_READ_AFTER_WRITE32 = (1 << 0),
  322. };
  323. /* The initialization-invariants. */
  324. struct ssb_init_invariants {
  325. /* Versioning information about the PCB. */
  326. struct ssb_boardinfo boardinfo;
  327. /* The SPROM information. That's either stored in an
  328. * EEPROM or NVRAM on the board. */
  329. struct ssb_sprom sprom;
  330. /* If the board has a cardbus slot, this is set to true. */
  331. bool has_cardbus_slot;
  332. };
  333. /* Type of function to fetch the invariants. */
  334. typedef int (*ssb_invariants_func_t)(struct ssb_bus *bus,
  335. struct ssb_init_invariants *iv);
  336. /* Register a SSB system bus. get_invariants() is called after the
  337. * basic system devices are initialized.
  338. * The invariants are usually fetched from some NVRAM.
  339. * Put the invariants into the struct pointed to by iv. */
  340. extern int ssb_bus_ssbbus_register(struct ssb_bus *bus,
  341. unsigned long baseaddr,
  342. ssb_invariants_func_t get_invariants);
  343. #ifdef CONFIG_SSB_PCIHOST
  344. extern int ssb_bus_pcibus_register(struct ssb_bus *bus,
  345. struct pci_dev *host_pci);
  346. #endif /* CONFIG_SSB_PCIHOST */
  347. #ifdef CONFIG_SSB_PCMCIAHOST
  348. extern int ssb_bus_pcmciabus_register(struct ssb_bus *bus,
  349. struct pcmcia_device *pcmcia_dev,
  350. unsigned long baseaddr);
  351. #endif /* CONFIG_SSB_PCMCIAHOST */
  352. #ifdef CONFIG_SSB_SDIOHOST
  353. extern int ssb_bus_sdiobus_register(struct ssb_bus *bus,
  354. struct sdio_func *sdio_func,
  355. unsigned int quirks);
  356. #endif /* CONFIG_SSB_SDIOHOST */
  357. extern void ssb_bus_unregister(struct ssb_bus *bus);
  358. /* Does the device have an SPROM? */
  359. extern bool ssb_is_sprom_available(struct ssb_bus *bus);
  360. /* Set a fallback SPROM.
  361. * See kdoc at the function definition for complete documentation. */
  362. extern int ssb_arch_register_fallback_sprom(
  363. int (*sprom_callback)(struct ssb_bus *bus,
  364. struct ssb_sprom *out));
  365. /* Suspend a SSB bus.
  366. * Call this from the parent bus suspend routine. */
  367. extern int ssb_bus_suspend(struct ssb_bus *bus);
  368. /* Resume a SSB bus.
  369. * Call this from the parent bus resume routine. */
  370. extern int ssb_bus_resume(struct ssb_bus *bus);
  371. extern u32 ssb_clockspeed(struct ssb_bus *bus);
  372. /* Is the device enabled in hardware? */
  373. int ssb_device_is_enabled(struct ssb_device *dev);
  374. /* Enable a device and pass device-specific SSB_TMSLOW flags.
  375. * If no device-specific flags are available, use 0. */
  376. void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags);
  377. /* Disable a device in hardware and pass SSB_TMSLOW flags (if any). */
  378. void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags);
  379. /* Device MMIO register read/write functions. */
  380. static inline u8 ssb_read8(struct ssb_device *dev, u16 offset)
  381. {
  382. return dev->ops->read8(dev, offset);
  383. }
  384. static inline u16 ssb_read16(struct ssb_device *dev, u16 offset)
  385. {
  386. return dev->ops->read16(dev, offset);
  387. }
  388. static inline u32 ssb_read32(struct ssb_device *dev, u16 offset)
  389. {
  390. return dev->ops->read32(dev, offset);
  391. }
  392. static inline void ssb_write8(struct ssb_device *dev, u16 offset, u8 value)
  393. {
  394. dev->ops->write8(dev, offset, value);
  395. }
  396. static inline void ssb_write16(struct ssb_device *dev, u16 offset, u16 value)
  397. {
  398. dev->ops->write16(dev, offset, value);
  399. }
  400. static inline void ssb_write32(struct ssb_device *dev, u16 offset, u32 value)
  401. {
  402. dev->ops->write32(dev, offset, value);
  403. }
  404. #ifdef CONFIG_SSB_BLOCKIO
  405. static inline void ssb_block_read(struct ssb_device *dev, void *buffer,
  406. size_t count, u16 offset, u8 reg_width)
  407. {
  408. dev->ops->block_read(dev, buffer, count, offset, reg_width);
  409. }
  410. static inline void ssb_block_write(struct ssb_device *dev, const void *buffer,
  411. size_t count, u16 offset, u8 reg_width)
  412. {
  413. dev->ops->block_write(dev, buffer, count, offset, reg_width);
  414. }
  415. #endif /* CONFIG_SSB_BLOCKIO */
  416. /* The SSB DMA API. Use this API for any DMA operation on the device.
  417. * This API basically is a wrapper that calls the correct DMA API for
  418. * the host device type the SSB device is attached to. */
  419. /* Translation (routing) bits that need to be ORed to DMA
  420. * addresses before they are given to a device. */
  421. extern u32 ssb_dma_translation(struct ssb_device *dev);
  422. #define SSB_DMA_TRANSLATION_MASK 0xC0000000
  423. #define SSB_DMA_TRANSLATION_SHIFT 30
  424. static inline void __cold __ssb_dma_not_implemented(struct ssb_device *dev)
  425. {
  426. #ifdef CONFIG_SSB_DEBUG
  427. printk(KERN_ERR "SSB: BUG! Calling DMA API for "
  428. "unsupported bustype %d\n", dev->bus->bustype);
  429. #endif /* DEBUG */
  430. }
  431. #ifdef CONFIG_SSB_PCIHOST
  432. /* PCI-host wrapper driver */
  433. extern int ssb_pcihost_register(struct pci_driver *driver);
  434. static inline void ssb_pcihost_unregister(struct pci_driver *driver)
  435. {
  436. pci_unregister_driver(driver);
  437. }
  438. static inline
  439. void ssb_pcihost_set_power_state(struct ssb_device *sdev, pci_power_t state)
  440. {
  441. if (sdev->bus->bustype == SSB_BUSTYPE_PCI)
  442. pci_set_power_state(sdev->bus->host_pci, state);
  443. }
  444. #else
  445. static inline void ssb_pcihost_unregister(struct pci_driver *driver)
  446. {
  447. }
  448. static inline
  449. void ssb_pcihost_set_power_state(struct ssb_device *sdev, pci_power_t state)
  450. {
  451. }
  452. #endif /* CONFIG_SSB_PCIHOST */
  453. /* If a driver is shutdown or suspended, call this to signal
  454. * that the bus may be completely powered down. SSB will decide,
  455. * if it's really time to power down the bus, based on if there
  456. * are other devices that want to run. */
  457. extern int ssb_bus_may_powerdown(struct ssb_bus *bus);
  458. /* Before initializing and enabling a device, call this to power-up the bus.
  459. * If you want to allow use of dynamic-power-control, pass the flag.
  460. * Otherwise static always-on powercontrol will be used. */
  461. extern int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl);
  462. extern void ssb_commit_settings(struct ssb_bus *bus);
  463. /* Various helper functions */
  464. extern u32 ssb_admatch_base(u32 adm);
  465. extern u32 ssb_admatch_size(u32 adm);
  466. /* PCI device mapping and fixup routines.
  467. * Called from the architecture pcibios init code.
  468. * These are only available on SSB_EMBEDDED configurations. */
  469. #ifdef CONFIG_SSB_EMBEDDED
  470. int ssb_pcibios_plat_dev_init(struct pci_dev *dev);
  471. int ssb_pcibios_map_irq(const struct pci_dev *dev, u8 slot, u8 pin);
  472. #endif /* CONFIG_SSB_EMBEDDED */
  473. #endif /* LINUX_SSB_H_ */