memory.c 4.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198
  1. /*
  2. * linux/arch/arm/mach-omap2/memory.c
  3. *
  4. * Memory timing related functions for OMAP24XX
  5. *
  6. * Copyright (C) 2005 Texas Instruments Inc.
  7. * Richard Woodruff <r-woodruff2@ti.com>
  8. *
  9. * Copyright (C) 2005 Nokia Corporation
  10. * Tony Lindgren <tony@atomide.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/device.h>
  19. #include <linux/list.h>
  20. #include <linux/errno.h>
  21. #include <linux/delay.h>
  22. #include <linux/clk.h>
  23. #include <linux/io.h>
  24. #include <mach/common.h>
  25. #include <mach/clock.h>
  26. #include <mach/sram.h>
  27. #include "prm.h"
  28. #include <mach/sdrc.h>
  29. #include "sdrc.h"
  30. /* Memory timing, DLL mode flags */
  31. #define M_DDR 1
  32. #define M_LOCK_CTRL (1 << 2)
  33. #define M_UNLOCK 0
  34. #define M_LOCK 1
  35. void __iomem *omap2_sdrc_base;
  36. void __iomem *omap2_sms_base;
  37. static struct memory_timings mem_timings;
  38. static u32 curr_perf_level = CORE_CLK_SRC_DPLL_X2;
  39. u32 omap2_memory_get_slow_dll_ctrl(void)
  40. {
  41. return mem_timings.slow_dll_ctrl;
  42. }
  43. u32 omap2_memory_get_fast_dll_ctrl(void)
  44. {
  45. return mem_timings.fast_dll_ctrl;
  46. }
  47. u32 omap2_memory_get_type(void)
  48. {
  49. return mem_timings.m_type;
  50. }
  51. /*
  52. * Check the DLL lock state, and return tue if running in unlock mode.
  53. * This is needed to compensate for the shifted DLL value in unlock mode.
  54. */
  55. u32 omap2_dll_force_needed(void)
  56. {
  57. /* dlla and dllb are a set */
  58. u32 dll_state = sdrc_read_reg(SDRC_DLLA_CTRL);
  59. if ((dll_state & (1 << 2)) == (1 << 2))
  60. return 1;
  61. else
  62. return 0;
  63. }
  64. /*
  65. * 'level' is the value to store to CM_CLKSEL2_PLL.CORE_CLK_SRC.
  66. * Practical values are CORE_CLK_SRC_DPLL (for CORE_CLK = DPLL_CLK) or
  67. * CORE_CLK_SRC_DPLL_X2 (for CORE_CLK = * DPLL_CLK * 2)
  68. */
  69. u32 omap2_reprogram_sdrc(u32 level, u32 force)
  70. {
  71. u32 dll_ctrl, m_type;
  72. u32 prev = curr_perf_level;
  73. unsigned long flags;
  74. if ((curr_perf_level == level) && !force)
  75. return prev;
  76. if (level == CORE_CLK_SRC_DPLL) {
  77. dll_ctrl = omap2_memory_get_slow_dll_ctrl();
  78. } else if (level == CORE_CLK_SRC_DPLL_X2) {
  79. dll_ctrl = omap2_memory_get_fast_dll_ctrl();
  80. } else {
  81. return prev;
  82. }
  83. m_type = omap2_memory_get_type();
  84. local_irq_save(flags);
  85. __raw_writel(0xffff, OMAP24XX_PRCM_VOLTSETUP);
  86. omap2_sram_reprogram_sdrc(level, dll_ctrl, m_type);
  87. curr_perf_level = level;
  88. local_irq_restore(flags);
  89. return prev;
  90. }
  91. #if !defined(CONFIG_ARCH_OMAP2)
  92. void omap2_sram_ddr_init(u32 *slow_dll_ctrl, u32 fast_dll_ctrl,
  93. u32 base_cs, u32 force_unlock)
  94. {
  95. }
  96. void omap2_sram_reprogram_sdrc(u32 perf_level, u32 dll_val,
  97. u32 mem_type)
  98. {
  99. }
  100. #endif
  101. void omap2_init_memory_params(u32 force_lock_to_unlock_mode)
  102. {
  103. unsigned long dll_cnt;
  104. u32 fast_dll = 0;
  105. mem_timings.m_type = !((sdrc_read_reg(SDRC_MR_0) & 0x3) == 0x1); /* DDR = 1, SDR = 0 */
  106. /* 2422 es2.05 and beyond has a single SIP DDR instead of 2 like others.
  107. * In the case of 2422, its ok to use CS1 instead of CS0.
  108. */
  109. if (cpu_is_omap2422())
  110. mem_timings.base_cs = 1;
  111. else
  112. mem_timings.base_cs = 0;
  113. if (mem_timings.m_type != M_DDR)
  114. return;
  115. /* With DDR we need to determine the low frequency DLL value */
  116. if (((mem_timings.fast_dll_ctrl & (1 << 2)) == M_LOCK_CTRL))
  117. mem_timings.dll_mode = M_UNLOCK;
  118. else
  119. mem_timings.dll_mode = M_LOCK;
  120. if (mem_timings.base_cs == 0) {
  121. fast_dll = sdrc_read_reg(SDRC_DLLA_CTRL);
  122. dll_cnt = sdrc_read_reg(SDRC_DLLA_STATUS) & 0xff00;
  123. } else {
  124. fast_dll = sdrc_read_reg(SDRC_DLLB_CTRL);
  125. dll_cnt = sdrc_read_reg(SDRC_DLLB_STATUS) & 0xff00;
  126. }
  127. if (force_lock_to_unlock_mode) {
  128. fast_dll &= ~0xff00;
  129. fast_dll |= dll_cnt; /* Current lock mode */
  130. }
  131. /* set fast timings with DLL filter disabled */
  132. mem_timings.fast_dll_ctrl = (fast_dll | (3 << 8));
  133. /* No disruptions, DDR will be offline & C-ABI not followed */
  134. omap2_sram_ddr_init(&mem_timings.slow_dll_ctrl,
  135. mem_timings.fast_dll_ctrl,
  136. mem_timings.base_cs,
  137. force_lock_to_unlock_mode);
  138. mem_timings.slow_dll_ctrl &= 0xff00; /* Keep lock value */
  139. /* Turn status into unlock ctrl */
  140. mem_timings.slow_dll_ctrl |=
  141. ((mem_timings.fast_dll_ctrl & 0xF) | (1 << 2));
  142. /* 90 degree phase for anything below 133Mhz + disable DLL filter */
  143. mem_timings.slow_dll_ctrl |= ((1 << 1) | (3 << 8));
  144. }
  145. void __init omap2_set_globals_memory(struct omap_globals *omap2_globals)
  146. {
  147. omap2_sdrc_base = omap2_globals->sdrc;
  148. omap2_sms_base = omap2_globals->sms;
  149. }
  150. /* turn on smart idle modes for SDRAM scheduler and controller */
  151. void __init omap2_init_memory(void)
  152. {
  153. u32 l;
  154. if (!cpu_is_omap2420())
  155. return;
  156. l = sms_read_reg(SMS_SYSCONFIG);
  157. l &= ~(0x3 << 3);
  158. l |= (0x2 << 3);
  159. sms_write_reg(l, SMS_SYSCONFIG);
  160. l = sdrc_read_reg(SDRC_SYSCONFIG);
  161. l &= ~(0x3 << 3);
  162. l |= (0x2 << 3);
  163. sdrc_write_reg(l, SDRC_SYSCONFIG);
  164. }