powerdomains3xxx_data.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304
  1. /*
  2. * OMAP3 powerdomain definitions
  3. *
  4. * Copyright (C) 2007-2008, 2011 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2011 Nokia Corporation
  6. *
  7. * Paul Walmsley, Jouni Högander
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/init.h>
  15. #include <plat/cpu.h>
  16. #include "powerdomain.h"
  17. #include "powerdomains2xxx_3xxx_data.h"
  18. #include "prcm-common.h"
  19. #include "prm2xxx_3xxx.h"
  20. #include "prm-regbits-34xx.h"
  21. #include "cm2xxx_3xxx.h"
  22. #include "cm-regbits-34xx.h"
  23. /*
  24. * 34XX-specific powerdomains, dependencies
  25. */
  26. /*
  27. * Powerdomains
  28. */
  29. static struct powerdomain iva2_pwrdm = {
  30. .name = "iva2_pwrdm",
  31. .prcm_offs = OMAP3430_IVA2_MOD,
  32. .pwrsts = PWRSTS_OFF_RET_ON,
  33. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  34. .banks = 4,
  35. .pwrsts_mem_ret = {
  36. [0] = PWRSTS_OFF_RET,
  37. [1] = PWRSTS_OFF_RET,
  38. [2] = PWRSTS_OFF_RET,
  39. [3] = PWRSTS_OFF_RET,
  40. },
  41. .pwrsts_mem_on = {
  42. [0] = PWRSTS_ON,
  43. [1] = PWRSTS_ON,
  44. [2] = PWRSTS_OFF_ON,
  45. [3] = PWRSTS_ON,
  46. },
  47. };
  48. static struct powerdomain mpu_3xxx_pwrdm = {
  49. .name = "mpu_pwrdm",
  50. .prcm_offs = MPU_MOD,
  51. .pwrsts = PWRSTS_OFF_RET_ON,
  52. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  53. .flags = PWRDM_HAS_MPU_QUIRK,
  54. .banks = 1,
  55. .pwrsts_mem_ret = {
  56. [0] = PWRSTS_OFF_RET,
  57. },
  58. .pwrsts_mem_on = {
  59. [0] = PWRSTS_OFF_ON,
  60. },
  61. };
  62. /*
  63. * The USBTLL Save-and-Restore mechanism is broken on
  64. * 3430s up to ES3.0 and 3630ES1.0. Hence this feature
  65. * needs to be disabled on these chips.
  66. * Refer: 3430 errata ID i459 and 3630 errata ID i579
  67. *
  68. * Note: setting the SAR flag could help for errata ID i478
  69. * which applies to 3430 <= ES3.1, but since the SAR feature
  70. * is broken, do not use it.
  71. */
  72. static struct powerdomain core_3xxx_pre_es3_1_pwrdm = {
  73. .name = "core_pwrdm",
  74. .prcm_offs = CORE_MOD,
  75. .pwrsts = PWRSTS_OFF_RET_ON,
  76. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  77. .banks = 2,
  78. .pwrsts_mem_ret = {
  79. [0] = PWRSTS_OFF_RET, /* MEM1RETSTATE */
  80. [1] = PWRSTS_OFF_RET, /* MEM2RETSTATE */
  81. },
  82. .pwrsts_mem_on = {
  83. [0] = PWRSTS_OFF_RET_ON, /* MEM1ONSTATE */
  84. [1] = PWRSTS_OFF_RET_ON, /* MEM2ONSTATE */
  85. },
  86. };
  87. static struct powerdomain core_3xxx_es3_1_pwrdm = {
  88. .name = "core_pwrdm",
  89. .prcm_offs = CORE_MOD,
  90. .pwrsts = PWRSTS_OFF_RET_ON,
  91. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  92. /*
  93. * Setting the SAR flag for errata ID i478 which applies
  94. * to 3430 <= ES3.1
  95. */
  96. .flags = PWRDM_HAS_HDWR_SAR, /* for USBTLL only */
  97. .banks = 2,
  98. .pwrsts_mem_ret = {
  99. [0] = PWRSTS_OFF_RET, /* MEM1RETSTATE */
  100. [1] = PWRSTS_OFF_RET, /* MEM2RETSTATE */
  101. },
  102. .pwrsts_mem_on = {
  103. [0] = PWRSTS_OFF_RET_ON, /* MEM1ONSTATE */
  104. [1] = PWRSTS_OFF_RET_ON, /* MEM2ONSTATE */
  105. },
  106. };
  107. static struct powerdomain dss_pwrdm = {
  108. .name = "dss_pwrdm",
  109. .prcm_offs = OMAP3430_DSS_MOD,
  110. .pwrsts = PWRSTS_OFF_RET_ON,
  111. .pwrsts_logic_ret = PWRSTS_RET,
  112. .banks = 1,
  113. .pwrsts_mem_ret = {
  114. [0] = PWRSTS_RET, /* MEMRETSTATE */
  115. },
  116. .pwrsts_mem_on = {
  117. [0] = PWRSTS_ON, /* MEMONSTATE */
  118. },
  119. };
  120. /*
  121. * Although the 34XX TRM Rev K Table 4-371 notes that retention is a
  122. * possible SGX powerstate, the SGX device itself does not support
  123. * retention.
  124. */
  125. static struct powerdomain sgx_pwrdm = {
  126. .name = "sgx_pwrdm",
  127. .prcm_offs = OMAP3430ES2_SGX_MOD,
  128. /* XXX This is accurate for 3430 SGX, but what about GFX? */
  129. .pwrsts = PWRSTS_OFF_ON,
  130. .pwrsts_logic_ret = PWRSTS_RET,
  131. .banks = 1,
  132. .pwrsts_mem_ret = {
  133. [0] = PWRSTS_RET, /* MEMRETSTATE */
  134. },
  135. .pwrsts_mem_on = {
  136. [0] = PWRSTS_ON, /* MEMONSTATE */
  137. },
  138. };
  139. static struct powerdomain cam_pwrdm = {
  140. .name = "cam_pwrdm",
  141. .prcm_offs = OMAP3430_CAM_MOD,
  142. .pwrsts = PWRSTS_OFF_RET_ON,
  143. .pwrsts_logic_ret = PWRSTS_RET,
  144. .banks = 1,
  145. .pwrsts_mem_ret = {
  146. [0] = PWRSTS_RET, /* MEMRETSTATE */
  147. },
  148. .pwrsts_mem_on = {
  149. [0] = PWRSTS_ON, /* MEMONSTATE */
  150. },
  151. };
  152. static struct powerdomain per_pwrdm = {
  153. .name = "per_pwrdm",
  154. .prcm_offs = OMAP3430_PER_MOD,
  155. .pwrsts = PWRSTS_OFF_RET_ON,
  156. .pwrsts_logic_ret = PWRSTS_OFF_RET,
  157. .banks = 1,
  158. .pwrsts_mem_ret = {
  159. [0] = PWRSTS_RET, /* MEMRETSTATE */
  160. },
  161. .pwrsts_mem_on = {
  162. [0] = PWRSTS_ON, /* MEMONSTATE */
  163. },
  164. };
  165. static struct powerdomain emu_pwrdm = {
  166. .name = "emu_pwrdm",
  167. .prcm_offs = OMAP3430_EMU_MOD,
  168. };
  169. static struct powerdomain neon_pwrdm = {
  170. .name = "neon_pwrdm",
  171. .prcm_offs = OMAP3430_NEON_MOD,
  172. .pwrsts = PWRSTS_OFF_RET_ON,
  173. .pwrsts_logic_ret = PWRSTS_RET,
  174. };
  175. static struct powerdomain usbhost_pwrdm = {
  176. .name = "usbhost_pwrdm",
  177. .prcm_offs = OMAP3430ES2_USBHOST_MOD,
  178. .pwrsts = PWRSTS_OFF_RET_ON,
  179. .pwrsts_logic_ret = PWRSTS_RET,
  180. /*
  181. * REVISIT: Enabling usb host save and restore mechanism seems to
  182. * leave the usb host domain permanently in ACTIVE mode after
  183. * changing the usb host power domain state from OFF to active once.
  184. * Disabling for now.
  185. */
  186. /*.flags = PWRDM_HAS_HDWR_SAR,*/ /* for USBHOST ctrlr only */
  187. .banks = 1,
  188. .pwrsts_mem_ret = {
  189. [0] = PWRSTS_RET, /* MEMRETSTATE */
  190. },
  191. .pwrsts_mem_on = {
  192. [0] = PWRSTS_ON, /* MEMONSTATE */
  193. },
  194. };
  195. static struct powerdomain dpll1_pwrdm = {
  196. .name = "dpll1_pwrdm",
  197. .prcm_offs = MPU_MOD,
  198. };
  199. static struct powerdomain dpll2_pwrdm = {
  200. .name = "dpll2_pwrdm",
  201. .prcm_offs = OMAP3430_IVA2_MOD,
  202. };
  203. static struct powerdomain dpll3_pwrdm = {
  204. .name = "dpll3_pwrdm",
  205. .prcm_offs = PLL_MOD,
  206. };
  207. static struct powerdomain dpll4_pwrdm = {
  208. .name = "dpll4_pwrdm",
  209. .prcm_offs = PLL_MOD,
  210. };
  211. static struct powerdomain dpll5_pwrdm = {
  212. .name = "dpll5_pwrdm",
  213. .prcm_offs = PLL_MOD,
  214. };
  215. /* As powerdomains are added or removed above, this list must also be changed */
  216. static struct powerdomain *powerdomains_omap3430_common[] __initdata = {
  217. &wkup_omap2_pwrdm,
  218. &iva2_pwrdm,
  219. &mpu_3xxx_pwrdm,
  220. &neon_pwrdm,
  221. &cam_pwrdm,
  222. &dss_pwrdm,
  223. &per_pwrdm,
  224. &emu_pwrdm,
  225. &dpll1_pwrdm,
  226. &dpll2_pwrdm,
  227. &dpll3_pwrdm,
  228. &dpll4_pwrdm,
  229. NULL
  230. };
  231. static struct powerdomain *powerdomains_omap3430es1[] __initdata = {
  232. &gfx_omap2_pwrdm,
  233. &core_3xxx_pre_es3_1_pwrdm,
  234. NULL
  235. };
  236. /* also includes 3630ES1.0 */
  237. static struct powerdomain *powerdomains_omap3430es2_es3_0[] __initdata = {
  238. &core_3xxx_pre_es3_1_pwrdm,
  239. &sgx_pwrdm,
  240. &usbhost_pwrdm,
  241. &dpll5_pwrdm,
  242. NULL
  243. };
  244. /* also includes 3630ES1.1+ */
  245. static struct powerdomain *powerdomains_omap3430es3_1plus[] __initdata = {
  246. &core_3xxx_es3_1_pwrdm,
  247. &sgx_pwrdm,
  248. &usbhost_pwrdm,
  249. &dpll5_pwrdm,
  250. NULL
  251. };
  252. void __init omap3xxx_powerdomains_init(void)
  253. {
  254. unsigned int rev;
  255. if (!cpu_is_omap34xx())
  256. return;
  257. pwrdm_register_platform_funcs(&omap3_pwrdm_operations);
  258. pwrdm_register_pwrdms(powerdomains_omap3430_common);
  259. rev = omap_rev();
  260. if (rev == OMAP3430_REV_ES1_0)
  261. pwrdm_register_pwrdms(powerdomains_omap3430es1);
  262. else if (rev == OMAP3430_REV_ES2_0 || rev == OMAP3430_REV_ES2_1 ||
  263. rev == OMAP3430_REV_ES3_0 || rev == OMAP3630_REV_ES1_0)
  264. pwrdm_register_pwrdms(powerdomains_omap3430es2_es3_0);
  265. else if (rev == OMAP3430_REV_ES3_1 || rev == OMAP3430_REV_ES3_1_2 ||
  266. rev == OMAP3517_REV_ES1_0 || rev == OMAP3517_REV_ES1_1 ||
  267. rev == OMAP3630_REV_ES1_1 || rev == OMAP3630_REV_ES1_2)
  268. pwrdm_register_pwrdms(powerdomains_omap3430es3_1plus);
  269. else
  270. WARN(1, "OMAP3 powerdomain init: unknown chip type\n");
  271. pwrdm_complete_init();
  272. }