id.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505
  1. /*
  2. * linux/arch/arm/mach-omap2/id.c
  3. *
  4. * OMAP2 CPU identification code
  5. *
  6. * Copyright (C) 2005 Nokia Corporation
  7. * Written by Tony Lindgren <tony@atomide.com>
  8. *
  9. * Copyright (C) 2009-11 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/io.h>
  20. #include <asm/cputype.h>
  21. #include <plat/common.h>
  22. #include <plat/cpu.h>
  23. #include <mach/id.h>
  24. #include "control.h"
  25. static unsigned int omap_revision;
  26. u32 omap_features;
  27. unsigned int omap_rev(void)
  28. {
  29. return omap_revision;
  30. }
  31. EXPORT_SYMBOL(omap_rev);
  32. int omap_type(void)
  33. {
  34. u32 val = 0;
  35. if (cpu_is_omap24xx()) {
  36. val = omap_ctrl_readl(OMAP24XX_CONTROL_STATUS);
  37. } else if (cpu_is_omap34xx()) {
  38. val = omap_ctrl_readl(OMAP343X_CONTROL_STATUS);
  39. } else if (cpu_is_omap44xx()) {
  40. val = omap_ctrl_readl(OMAP4_CTRL_MODULE_CORE_STATUS);
  41. } else {
  42. pr_err("Cannot detect omap type!\n");
  43. goto out;
  44. }
  45. val &= OMAP2_DEVICETYPE_MASK;
  46. val >>= 8;
  47. out:
  48. return val;
  49. }
  50. EXPORT_SYMBOL(omap_type);
  51. /*----------------------------------------------------------------------------*/
  52. #define OMAP_TAP_IDCODE 0x0204
  53. #define OMAP_TAP_DIE_ID_0 0x0218
  54. #define OMAP_TAP_DIE_ID_1 0x021C
  55. #define OMAP_TAP_DIE_ID_2 0x0220
  56. #define OMAP_TAP_DIE_ID_3 0x0224
  57. #define OMAP_TAP_DIE_ID_44XX_0 0x0200
  58. #define OMAP_TAP_DIE_ID_44XX_1 0x0208
  59. #define OMAP_TAP_DIE_ID_44XX_2 0x020c
  60. #define OMAP_TAP_DIE_ID_44XX_3 0x0210
  61. #define read_tap_reg(reg) __raw_readl(tap_base + (reg))
  62. struct omap_id {
  63. u16 hawkeye; /* Silicon type (Hawkeye id) */
  64. u8 dev; /* Device type from production_id reg */
  65. u32 type; /* Combined type id copied to omap_revision */
  66. };
  67. /* Register values to detect the OMAP version */
  68. static struct omap_id omap_ids[] __initdata = {
  69. { .hawkeye = 0xb5d9, .dev = 0x0, .type = 0x24200024 },
  70. { .hawkeye = 0xb5d9, .dev = 0x1, .type = 0x24201024 },
  71. { .hawkeye = 0xb5d9, .dev = 0x2, .type = 0x24202024 },
  72. { .hawkeye = 0xb5d9, .dev = 0x4, .type = 0x24220024 },
  73. { .hawkeye = 0xb5d9, .dev = 0x8, .type = 0x24230024 },
  74. { .hawkeye = 0xb68a, .dev = 0x0, .type = 0x24300024 },
  75. };
  76. static void __iomem *tap_base;
  77. static u16 tap_prod_id;
  78. void omap_get_die_id(struct omap_die_id *odi)
  79. {
  80. if (cpu_is_omap44xx()) {
  81. odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_0);
  82. odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_1);
  83. odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_2);
  84. odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_44XX_3);
  85. return;
  86. }
  87. odi->id_0 = read_tap_reg(OMAP_TAP_DIE_ID_0);
  88. odi->id_1 = read_tap_reg(OMAP_TAP_DIE_ID_1);
  89. odi->id_2 = read_tap_reg(OMAP_TAP_DIE_ID_2);
  90. odi->id_3 = read_tap_reg(OMAP_TAP_DIE_ID_3);
  91. }
  92. static void __init omap24xx_check_revision(void)
  93. {
  94. int i, j;
  95. u32 idcode, prod_id;
  96. u16 hawkeye;
  97. u8 dev_type, rev;
  98. struct omap_die_id odi;
  99. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  100. prod_id = read_tap_reg(tap_prod_id);
  101. hawkeye = (idcode >> 12) & 0xffff;
  102. rev = (idcode >> 28) & 0x0f;
  103. dev_type = (prod_id >> 16) & 0x0f;
  104. omap_get_die_id(&odi);
  105. pr_debug("OMAP_TAP_IDCODE 0x%08x REV %i HAWKEYE 0x%04x MANF %03x\n",
  106. idcode, rev, hawkeye, (idcode >> 1) & 0x7ff);
  107. pr_debug("OMAP_TAP_DIE_ID_0: 0x%08x\n", odi.id_0);
  108. pr_debug("OMAP_TAP_DIE_ID_1: 0x%08x DEV_REV: %i\n",
  109. odi.id_1, (odi.id_1 >> 28) & 0xf);
  110. pr_debug("OMAP_TAP_DIE_ID_2: 0x%08x\n", odi.id_2);
  111. pr_debug("OMAP_TAP_DIE_ID_3: 0x%08x\n", odi.id_3);
  112. pr_debug("OMAP_TAP_PROD_ID_0: 0x%08x DEV_TYPE: %i\n",
  113. prod_id, dev_type);
  114. /* Check hawkeye ids */
  115. for (i = 0; i < ARRAY_SIZE(omap_ids); i++) {
  116. if (hawkeye == omap_ids[i].hawkeye)
  117. break;
  118. }
  119. if (i == ARRAY_SIZE(omap_ids)) {
  120. printk(KERN_ERR "Unknown OMAP CPU id\n");
  121. return;
  122. }
  123. for (j = i; j < ARRAY_SIZE(omap_ids); j++) {
  124. if (dev_type == omap_ids[j].dev)
  125. break;
  126. }
  127. if (j == ARRAY_SIZE(omap_ids)) {
  128. printk(KERN_ERR "Unknown OMAP device type. "
  129. "Handling it as OMAP%04x\n",
  130. omap_ids[i].type >> 16);
  131. j = i;
  132. }
  133. pr_info("OMAP%04x", omap_rev() >> 16);
  134. if ((omap_rev() >> 8) & 0x0f)
  135. pr_info("ES%x", (omap_rev() >> 12) & 0xf);
  136. pr_info("\n");
  137. }
  138. #define OMAP3_CHECK_FEATURE(status,feat) \
  139. if (((status & OMAP3_ ##feat## _MASK) \
  140. >> OMAP3_ ##feat## _SHIFT) != FEAT_ ##feat## _NONE) { \
  141. omap_features |= OMAP3_HAS_ ##feat; \
  142. }
  143. static void __init omap3_check_features(void)
  144. {
  145. u32 status;
  146. omap_features = 0;
  147. status = omap_ctrl_readl(OMAP3_CONTROL_OMAP_STATUS);
  148. OMAP3_CHECK_FEATURE(status, L2CACHE);
  149. OMAP3_CHECK_FEATURE(status, IVA);
  150. OMAP3_CHECK_FEATURE(status, SGX);
  151. OMAP3_CHECK_FEATURE(status, NEON);
  152. OMAP3_CHECK_FEATURE(status, ISP);
  153. if (cpu_is_omap3630())
  154. omap_features |= OMAP3_HAS_192MHZ_CLK;
  155. if (!cpu_is_omap3505() && !cpu_is_omap3517())
  156. omap_features |= OMAP3_HAS_IO_WAKEUP;
  157. omap_features |= OMAP3_HAS_SDRC;
  158. /*
  159. * TODO: Get additional info (where applicable)
  160. * e.g. Size of L2 cache.
  161. */
  162. }
  163. static void __init omap4_check_features(void)
  164. {
  165. u32 si_type;
  166. if (cpu_is_omap443x())
  167. omap_features |= OMAP4_HAS_MPU_1GHZ;
  168. if (cpu_is_omap446x()) {
  169. si_type =
  170. read_tap_reg(OMAP4_CTRL_MODULE_CORE_STD_FUSE_PROD_ID_1);
  171. switch ((si_type & (3 << 16)) >> 16) {
  172. case 2:
  173. /* High performance device */
  174. omap_features |= OMAP4_HAS_MPU_1_5GHZ;
  175. break;
  176. case 1:
  177. default:
  178. /* Standard device */
  179. omap_features |= OMAP4_HAS_MPU_1_2GHZ;
  180. break;
  181. }
  182. }
  183. }
  184. static void __init ti816x_check_features(void)
  185. {
  186. omap_features = OMAP3_HAS_NEON;
  187. }
  188. static void __init omap3_check_revision(const char **cpu_rev)
  189. {
  190. u32 cpuid, idcode;
  191. u16 hawkeye;
  192. u8 rev;
  193. /*
  194. * We cannot access revision registers on ES1.0.
  195. * If the processor type is Cortex-A8 and the revision is 0x0
  196. * it means its Cortex r0p0 which is 3430 ES1.0.
  197. */
  198. cpuid = read_cpuid(CPUID_ID);
  199. if ((((cpuid >> 4) & 0xfff) == 0xc08) && ((cpuid & 0xf) == 0x0)) {
  200. omap_revision = OMAP3430_REV_ES1_0;
  201. *cpu_rev = "1.0";
  202. return;
  203. }
  204. /*
  205. * Detection for 34xx ES2.0 and above can be done with just
  206. * hawkeye and rev. See TRM 1.5.2 Device Identification.
  207. * Note that rev does not map directly to our defined processor
  208. * revision numbers as ES1.0 uses value 0.
  209. */
  210. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  211. hawkeye = (idcode >> 12) & 0xffff;
  212. rev = (idcode >> 28) & 0xff;
  213. switch (hawkeye) {
  214. case 0xb7ae:
  215. /* Handle 34xx/35xx devices */
  216. switch (rev) {
  217. case 0: /* Take care of early samples */
  218. case 1:
  219. omap_revision = OMAP3430_REV_ES2_0;
  220. *cpu_rev = "2.0";
  221. break;
  222. case 2:
  223. omap_revision = OMAP3430_REV_ES2_1;
  224. *cpu_rev = "2.1";
  225. break;
  226. case 3:
  227. omap_revision = OMAP3430_REV_ES3_0;
  228. *cpu_rev = "3.0";
  229. break;
  230. case 4:
  231. omap_revision = OMAP3430_REV_ES3_1;
  232. *cpu_rev = "3.1";
  233. break;
  234. case 7:
  235. /* FALLTHROUGH */
  236. default:
  237. /* Use the latest known revision as default */
  238. omap_revision = OMAP3430_REV_ES3_1_2;
  239. *cpu_rev = "3.1.2";
  240. }
  241. break;
  242. case 0xb868:
  243. /*
  244. * Handle OMAP/AM 3505/3517 devices
  245. *
  246. * Set the device to be OMAP3517 here. Actual device
  247. * is identified later based on the features.
  248. */
  249. switch (rev) {
  250. case 0:
  251. omap_revision = OMAP3517_REV_ES1_0;
  252. *cpu_rev = "1.0";
  253. break;
  254. case 1:
  255. /* FALLTHROUGH */
  256. default:
  257. omap_revision = OMAP3517_REV_ES1_1;
  258. *cpu_rev = "1.1";
  259. }
  260. break;
  261. case 0xb891:
  262. /* Handle 36xx devices */
  263. switch(rev) {
  264. case 0: /* Take care of early samples */
  265. omap_revision = OMAP3630_REV_ES1_0;
  266. *cpu_rev = "1.0";
  267. break;
  268. case 1:
  269. omap_revision = OMAP3630_REV_ES1_1;
  270. *cpu_rev = "1.1";
  271. break;
  272. case 2:
  273. /* FALLTHROUGH */
  274. default:
  275. omap_revision = OMAP3630_REV_ES1_2;
  276. *cpu_rev = "1.2";
  277. }
  278. break;
  279. case 0xb81e:
  280. switch (rev) {
  281. case 0:
  282. omap_revision = TI8168_REV_ES1_0;
  283. *cpu_rev = "1.0";
  284. break;
  285. case 1:
  286. /* FALLTHROUGH */
  287. default:
  288. omap_revision = TI8168_REV_ES1_1;
  289. *cpu_rev = "1.1";
  290. break;
  291. }
  292. break;
  293. default:
  294. /* Unknown default to latest silicon rev as default */
  295. omap_revision = OMAP3630_REV_ES1_2;
  296. *cpu_rev = "1.2";
  297. pr_warn("Warning: unknown chip type; assuming OMAP3630ES1.2\n");
  298. }
  299. }
  300. static void __init omap4_check_revision(void)
  301. {
  302. u32 idcode;
  303. u16 hawkeye;
  304. u8 rev;
  305. /*
  306. * The IC rev detection is done with hawkeye and rev.
  307. * Note that rev does not map directly to defined processor
  308. * revision numbers as ES1.0 uses value 0.
  309. */
  310. idcode = read_tap_reg(OMAP_TAP_IDCODE);
  311. hawkeye = (idcode >> 12) & 0xffff;
  312. rev = (idcode >> 28) & 0xf;
  313. /*
  314. * Few initial 4430 ES2.0 samples IDCODE is same as ES1.0
  315. * Use ARM register to detect the correct ES version
  316. */
  317. if (!rev && (hawkeye != 0xb94e)) {
  318. idcode = read_cpuid(CPUID_ID);
  319. rev = (idcode & 0xf) - 1;
  320. }
  321. switch (hawkeye) {
  322. case 0xb852:
  323. switch (rev) {
  324. case 0:
  325. omap_revision = OMAP4430_REV_ES1_0;
  326. break;
  327. case 1:
  328. default:
  329. omap_revision = OMAP4430_REV_ES2_0;
  330. }
  331. break;
  332. case 0xb95c:
  333. switch (rev) {
  334. case 3:
  335. omap_revision = OMAP4430_REV_ES2_1;
  336. break;
  337. case 4:
  338. default:
  339. omap_revision = OMAP4430_REV_ES2_2;
  340. }
  341. break;
  342. case 0xb94e:
  343. switch (rev) {
  344. case 0:
  345. default:
  346. omap_revision = OMAP4460_REV_ES1_0;
  347. break;
  348. }
  349. break;
  350. default:
  351. /* Unknown default to latest silicon rev as default */
  352. omap_revision = OMAP4430_REV_ES2_2;
  353. }
  354. pr_info("OMAP%04x ES%d.%d\n", omap_rev() >> 16,
  355. ((omap_rev() >> 12) & 0xf), ((omap_rev() >> 8) & 0xf));
  356. }
  357. #define OMAP3_SHOW_FEATURE(feat) \
  358. if (omap3_has_ ##feat()) \
  359. printk(#feat" ");
  360. static void __init omap3_cpuinfo(const char *cpu_rev)
  361. {
  362. const char *cpu_name;
  363. /*
  364. * OMAP3430 and OMAP3530 are assumed to be same.
  365. *
  366. * OMAP3525, OMAP3515 and OMAP3503 can be detected only based
  367. * on available features. Upon detection, update the CPU id
  368. * and CPU class bits.
  369. */
  370. if (cpu_is_omap3630()) {
  371. cpu_name = "OMAP3630";
  372. } else if (cpu_is_omap3517()) {
  373. /* AM35xx devices */
  374. cpu_name = (omap3_has_sgx()) ? "AM3517" : "AM3505";
  375. } else if (cpu_is_ti816x()) {
  376. cpu_name = "TI816X";
  377. } else if (omap3_has_iva() && omap3_has_sgx()) {
  378. /* OMAP3430, OMAP3525, OMAP3515, OMAP3503 devices */
  379. cpu_name = "OMAP3430/3530";
  380. } else if (omap3_has_iva()) {
  381. cpu_name = "OMAP3525";
  382. } else if (omap3_has_sgx()) {
  383. cpu_name = "OMAP3515";
  384. } else {
  385. cpu_name = "OMAP3503";
  386. }
  387. /* Print verbose information */
  388. pr_info("%s ES%s (", cpu_name, cpu_rev);
  389. OMAP3_SHOW_FEATURE(l2cache);
  390. OMAP3_SHOW_FEATURE(iva);
  391. OMAP3_SHOW_FEATURE(sgx);
  392. OMAP3_SHOW_FEATURE(neon);
  393. OMAP3_SHOW_FEATURE(isp);
  394. OMAP3_SHOW_FEATURE(192mhz_clk);
  395. printk(")\n");
  396. }
  397. /*
  398. * Try to detect the exact revision of the omap we're running on
  399. */
  400. void __init omap2_check_revision(void)
  401. {
  402. const char *cpu_rev;
  403. /*
  404. * At this point we have an idea about the processor revision set
  405. * earlier with omap2_set_globals_tap().
  406. */
  407. if (cpu_is_omap24xx()) {
  408. omap24xx_check_revision();
  409. } else if (cpu_is_omap34xx()) {
  410. omap3_check_revision(&cpu_rev);
  411. /* TI816X doesn't have feature register */
  412. if (!cpu_is_ti816x())
  413. omap3_check_features();
  414. else
  415. ti816x_check_features();
  416. omap3_cpuinfo(cpu_rev);
  417. return;
  418. } else if (cpu_is_omap44xx()) {
  419. omap4_check_revision();
  420. omap4_check_features();
  421. return;
  422. } else {
  423. pr_err("OMAP revision unknown, please fix!\n");
  424. }
  425. }
  426. /*
  427. * Set up things for map_io and processor detection later on. Gets called
  428. * pretty much first thing from board init. For multi-omap, this gets
  429. * cpu_is_omapxxxx() working accurately enough for map_io. Then we'll try to
  430. * detect the exact revision later on in omap2_detect_revision() once map_io
  431. * is done.
  432. */
  433. void __init omap2_set_globals_tap(struct omap_globals *omap2_globals)
  434. {
  435. omap_revision = omap2_globals->class;
  436. tap_base = omap2_globals->tap;
  437. if (cpu_is_omap34xx())
  438. tap_prod_id = 0x0210;
  439. else
  440. tap_prod_id = 0x0208;
  441. }