iosapic.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133
  1. /*
  2. * I/O SAPIC support.
  3. *
  4. * Copyright (C) 1999 Intel Corp.
  5. * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com>
  6. * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com>
  7. * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co.
  8. * David Mosberger-Tang <davidm@hpl.hp.com>
  9. * Copyright (C) 1999 VA Linux Systems
  10. * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com>
  11. *
  12. * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O
  13. * APIC code. In particular, we now have separate
  14. * handlers for edge and level triggered
  15. * interrupts.
  16. * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector
  17. * allocation PCI to vector mapping, shared PCI
  18. * interrupts.
  19. * 00/10/27 D. Mosberger Document things a bit more to make them more
  20. * understandable. Clean up much of the old
  21. * IOSAPIC cruft.
  22. * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts
  23. * and fixes for ACPI S5(SoftOff) support.
  24. * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT
  25. * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt
  26. * vectors in iosapic_set_affinity(),
  27. * initializations for /proc/irq/#/smp_affinity
  28. * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing.
  29. * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq
  30. * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to
  31. * IOSAPIC mapping error
  32. * 02/07/29 T. Kochi Allocate interrupt vectors dynamically
  33. * 02/08/04 T. Kochi Cleaned up terminology (irq, global system
  34. * interrupt, vector, etc.)
  35. * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's
  36. * pci_irq code.
  37. * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC.
  38. * Remove iosapic_address & gsi_base from
  39. * external interfaces. Rationalize
  40. * __init/__devinit attributes.
  41. * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004
  42. * Updated to work with irq migration necessary
  43. * for CPU Hotplug
  44. */
  45. /*
  46. * Here is what the interrupt logic between a PCI device and the kernel looks
  47. * like:
  48. *
  49. * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC,
  50. * INTD). The device is uniquely identified by its bus-, and slot-number
  51. * (the function number does not matter here because all functions share
  52. * the same interrupt lines).
  53. *
  54. * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC
  55. * controller. Multiple interrupt lines may have to share the same
  56. * IOSAPIC pin (if they're level triggered and use the same polarity).
  57. * Each interrupt line has a unique Global System Interrupt (GSI) number
  58. * which can be calculated as the sum of the controller's base GSI number
  59. * and the IOSAPIC pin number to which the line connects.
  60. *
  61. * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the
  62. * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then
  63. * sent to the CPU.
  64. *
  65. * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is
  66. * used as architecture-independent interrupt handling mechanism in Linux.
  67. * As an IRQ is a number, we have to have
  68. * IA-64 interrupt vector number <-> IRQ number mapping. On smaller
  69. * systems, we use one-to-one mapping between IA-64 vector and IRQ. A
  70. * platform can implement platform_irq_to_vector(irq) and
  71. * platform_local_vector_to_irq(vector) APIs to differentiate the mapping.
  72. * Please see also include/asm-ia64/hw_irq.h for those APIs.
  73. *
  74. * To sum up, there are three levels of mappings involved:
  75. *
  76. * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ
  77. *
  78. * Note: The term "IRQ" is loosely used everywhere in Linux kernel to
  79. * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ
  80. * (isa_irq) is the only exception in this source code.
  81. */
  82. #include <linux/acpi.h>
  83. #include <linux/init.h>
  84. #include <linux/irq.h>
  85. #include <linux/kernel.h>
  86. #include <linux/list.h>
  87. #include <linux/pci.h>
  88. #include <linux/smp.h>
  89. #include <linux/string.h>
  90. #include <linux/bootmem.h>
  91. #include <asm/delay.h>
  92. #include <asm/hw_irq.h>
  93. #include <asm/io.h>
  94. #include <asm/iosapic.h>
  95. #include <asm/machvec.h>
  96. #include <asm/processor.h>
  97. #include <asm/ptrace.h>
  98. #include <asm/system.h>
  99. #undef DEBUG_INTERRUPT_ROUTING
  100. #ifdef DEBUG_INTERRUPT_ROUTING
  101. #define DBG(fmt...) printk(fmt)
  102. #else
  103. #define DBG(fmt...)
  104. #endif
  105. #define NR_PREALLOCATE_RTE_ENTRIES \
  106. (PAGE_SIZE / sizeof(struct iosapic_rte_info))
  107. #define RTE_PREALLOCATED (1)
  108. static DEFINE_SPINLOCK(iosapic_lock);
  109. /*
  110. * These tables map IA-64 vectors to the IOSAPIC pin that generates this
  111. * vector.
  112. */
  113. static struct iosapic {
  114. char __iomem *addr; /* base address of IOSAPIC */
  115. unsigned int gsi_base; /* GSI base */
  116. unsigned short num_rte; /* # of RTEs on this IOSAPIC */
  117. int rtes_inuse; /* # of RTEs in use on this IOSAPIC */
  118. #ifdef CONFIG_NUMA
  119. unsigned short node; /* numa node association via pxm */
  120. #endif
  121. spinlock_t lock; /* lock for indirect reg access */
  122. } iosapic_lists[NR_IOSAPICS];
  123. struct iosapic_rte_info {
  124. struct list_head rte_list; /* RTEs sharing the same vector */
  125. char rte_index; /* IOSAPIC RTE index */
  126. int refcnt; /* reference counter */
  127. unsigned int flags; /* flags */
  128. struct iosapic *iosapic;
  129. } ____cacheline_aligned;
  130. static struct iosapic_intr_info {
  131. struct list_head rtes; /* RTEs using this vector (empty =>
  132. * not an IOSAPIC interrupt) */
  133. int count; /* # of RTEs that shares this vector */
  134. u32 low32; /* current value of low word of
  135. * Redirection table entry */
  136. unsigned int dest; /* destination CPU physical ID */
  137. unsigned char dmode : 3; /* delivery mode (see iosapic.h) */
  138. unsigned char polarity: 1; /* interrupt polarity
  139. * (see iosapic.h) */
  140. unsigned char trigger : 1; /* trigger mode (see iosapic.h) */
  141. } iosapic_intr_info[NR_IRQS];
  142. static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */
  143. static int iosapic_kmalloc_ok;
  144. static LIST_HEAD(free_rte_list);
  145. static inline void
  146. iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val)
  147. {
  148. unsigned long flags;
  149. spin_lock_irqsave(&iosapic->lock, flags);
  150. __iosapic_write(iosapic->addr, reg, val);
  151. spin_unlock_irqrestore(&iosapic->lock, flags);
  152. }
  153. /*
  154. * Find an IOSAPIC associated with a GSI
  155. */
  156. static inline int
  157. find_iosapic (unsigned int gsi)
  158. {
  159. int i;
  160. for (i = 0; i < NR_IOSAPICS; i++) {
  161. if ((unsigned) (gsi - iosapic_lists[i].gsi_base) <
  162. iosapic_lists[i].num_rte)
  163. return i;
  164. }
  165. return -1;
  166. }
  167. static inline int __gsi_to_irq(unsigned int gsi)
  168. {
  169. int irq;
  170. struct iosapic_intr_info *info;
  171. struct iosapic_rte_info *rte;
  172. for (irq = 0; irq < NR_IRQS; irq++) {
  173. info = &iosapic_intr_info[irq];
  174. list_for_each_entry(rte, &info->rtes, rte_list)
  175. if (rte->iosapic->gsi_base + rte->rte_index == gsi)
  176. return irq;
  177. }
  178. return -1;
  179. }
  180. /*
  181. * Translate GSI number to the corresponding IA-64 interrupt vector. If no
  182. * entry exists, return -1.
  183. */
  184. inline int
  185. gsi_to_vector (unsigned int gsi)
  186. {
  187. int irq = __gsi_to_irq(gsi);
  188. if (irq < 0)
  189. return -1;
  190. return irq_to_vector(irq);
  191. }
  192. int
  193. gsi_to_irq (unsigned int gsi)
  194. {
  195. unsigned long flags;
  196. int irq;
  197. spin_lock_irqsave(&iosapic_lock, flags);
  198. irq = __gsi_to_irq(gsi);
  199. spin_unlock_irqrestore(&iosapic_lock, flags);
  200. return irq;
  201. }
  202. static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi)
  203. {
  204. struct iosapic_rte_info *rte;
  205. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
  206. if (rte->iosapic->gsi_base + rte->rte_index == gsi)
  207. return rte;
  208. return NULL;
  209. }
  210. static void
  211. set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask)
  212. {
  213. unsigned long pol, trigger, dmode;
  214. u32 low32, high32;
  215. int rte_index;
  216. char redir;
  217. struct iosapic_rte_info *rte;
  218. ia64_vector vector = irq_to_vector(irq);
  219. DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest);
  220. rte = find_rte(irq, gsi);
  221. if (!rte)
  222. return; /* not an IOSAPIC interrupt */
  223. rte_index = rte->rte_index;
  224. pol = iosapic_intr_info[irq].polarity;
  225. trigger = iosapic_intr_info[irq].trigger;
  226. dmode = iosapic_intr_info[irq].dmode;
  227. redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0;
  228. #ifdef CONFIG_SMP
  229. set_irq_affinity_info(irq, (int)(dest & 0xffff), redir);
  230. #endif
  231. low32 = ((pol << IOSAPIC_POLARITY_SHIFT) |
  232. (trigger << IOSAPIC_TRIGGER_SHIFT) |
  233. (dmode << IOSAPIC_DELIVERY_SHIFT) |
  234. ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) |
  235. vector);
  236. /* dest contains both id and eid */
  237. high32 = (dest << IOSAPIC_DEST_SHIFT);
  238. iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
  239. iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
  240. iosapic_intr_info[irq].low32 = low32;
  241. iosapic_intr_info[irq].dest = dest;
  242. }
  243. static void
  244. nop (unsigned int irq)
  245. {
  246. /* do nothing... */
  247. }
  248. #ifdef CONFIG_KEXEC
  249. void
  250. kexec_disable_iosapic(void)
  251. {
  252. struct iosapic_intr_info *info;
  253. struct iosapic_rte_info *rte;
  254. ia64_vector vec;
  255. int irq;
  256. for (irq = 0; irq < NR_IRQS; irq++) {
  257. info = &iosapic_intr_info[irq];
  258. vec = irq_to_vector(irq);
  259. list_for_each_entry(rte, &info->rtes,
  260. rte_list) {
  261. iosapic_write(rte->iosapic,
  262. IOSAPIC_RTE_LOW(rte->rte_index),
  263. IOSAPIC_MASK|vec);
  264. iosapic_eoi(rte->iosapic->addr, vec);
  265. }
  266. }
  267. }
  268. #endif
  269. static void
  270. mask_irq (unsigned int irq)
  271. {
  272. u32 low32;
  273. int rte_index;
  274. struct iosapic_rte_info *rte;
  275. if (list_empty(&iosapic_intr_info[irq].rtes))
  276. return; /* not an IOSAPIC interrupt! */
  277. /* set only the mask bit */
  278. low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
  279. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
  280. rte_index = rte->rte_index;
  281. iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
  282. }
  283. }
  284. static void
  285. unmask_irq (unsigned int irq)
  286. {
  287. u32 low32;
  288. int rte_index;
  289. struct iosapic_rte_info *rte;
  290. if (list_empty(&iosapic_intr_info[irq].rtes))
  291. return; /* not an IOSAPIC interrupt! */
  292. low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK;
  293. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
  294. rte_index = rte->rte_index;
  295. iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
  296. }
  297. }
  298. static void
  299. iosapic_set_affinity (unsigned int irq, cpumask_t mask)
  300. {
  301. #ifdef CONFIG_SMP
  302. u32 high32, low32;
  303. int dest, rte_index;
  304. int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0;
  305. struct iosapic_rte_info *rte;
  306. struct iosapic *iosapic;
  307. irq &= (~IA64_IRQ_REDIRECTED);
  308. if (cpus_empty(mask))
  309. return;
  310. dest = cpu_physical_id(first_cpu(mask));
  311. if (list_empty(&iosapic_intr_info[irq].rtes))
  312. return; /* not an IOSAPIC interrupt */
  313. set_irq_affinity_info(irq, dest, redir);
  314. /* dest contains both id and eid */
  315. high32 = dest << IOSAPIC_DEST_SHIFT;
  316. low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT);
  317. if (redir)
  318. /* change delivery mode to lowest priority */
  319. low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT);
  320. else
  321. /* change delivery mode to fixed */
  322. low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT);
  323. iosapic_intr_info[irq].low32 = low32;
  324. iosapic_intr_info[irq].dest = dest;
  325. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) {
  326. iosapic = rte->iosapic;
  327. rte_index = rte->rte_index;
  328. iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32);
  329. iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32);
  330. }
  331. #endif
  332. }
  333. /*
  334. * Handlers for level-triggered interrupts.
  335. */
  336. static unsigned int
  337. iosapic_startup_level_irq (unsigned int irq)
  338. {
  339. unmask_irq(irq);
  340. return 0;
  341. }
  342. static void
  343. iosapic_end_level_irq (unsigned int irq)
  344. {
  345. ia64_vector vec = irq_to_vector(irq);
  346. struct iosapic_rte_info *rte;
  347. move_native_irq(irq);
  348. list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list)
  349. iosapic_eoi(rte->iosapic->addr, vec);
  350. }
  351. #define iosapic_shutdown_level_irq mask_irq
  352. #define iosapic_enable_level_irq unmask_irq
  353. #define iosapic_disable_level_irq mask_irq
  354. #define iosapic_ack_level_irq nop
  355. struct irq_chip irq_type_iosapic_level = {
  356. .name = "IO-SAPIC-level",
  357. .startup = iosapic_startup_level_irq,
  358. .shutdown = iosapic_shutdown_level_irq,
  359. .enable = iosapic_enable_level_irq,
  360. .disable = iosapic_disable_level_irq,
  361. .ack = iosapic_ack_level_irq,
  362. .end = iosapic_end_level_irq,
  363. .mask = mask_irq,
  364. .unmask = unmask_irq,
  365. .set_affinity = iosapic_set_affinity
  366. };
  367. /*
  368. * Handlers for edge-triggered interrupts.
  369. */
  370. static unsigned int
  371. iosapic_startup_edge_irq (unsigned int irq)
  372. {
  373. unmask_irq(irq);
  374. /*
  375. * IOSAPIC simply drops interrupts pended while the
  376. * corresponding pin was masked, so we can't know if an
  377. * interrupt is pending already. Let's hope not...
  378. */
  379. return 0;
  380. }
  381. static void
  382. iosapic_ack_edge_irq (unsigned int irq)
  383. {
  384. irq_desc_t *idesc = irq_desc + irq;
  385. move_native_irq(irq);
  386. /*
  387. * Once we have recorded IRQ_PENDING already, we can mask the
  388. * interrupt for real. This prevents IRQ storms from unhandled
  389. * devices.
  390. */
  391. if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) ==
  392. (IRQ_PENDING|IRQ_DISABLED))
  393. mask_irq(irq);
  394. }
  395. #define iosapic_enable_edge_irq unmask_irq
  396. #define iosapic_disable_edge_irq nop
  397. #define iosapic_end_edge_irq nop
  398. struct irq_chip irq_type_iosapic_edge = {
  399. .name = "IO-SAPIC-edge",
  400. .startup = iosapic_startup_edge_irq,
  401. .shutdown = iosapic_disable_edge_irq,
  402. .enable = iosapic_enable_edge_irq,
  403. .disable = iosapic_disable_edge_irq,
  404. .ack = iosapic_ack_edge_irq,
  405. .end = iosapic_end_edge_irq,
  406. .mask = mask_irq,
  407. .unmask = unmask_irq,
  408. .set_affinity = iosapic_set_affinity
  409. };
  410. unsigned int
  411. iosapic_version (char __iomem *addr)
  412. {
  413. /*
  414. * IOSAPIC Version Register return 32 bit structure like:
  415. * {
  416. * unsigned int version : 8;
  417. * unsigned int reserved1 : 8;
  418. * unsigned int max_redir : 8;
  419. * unsigned int reserved2 : 8;
  420. * }
  421. */
  422. return __iosapic_read(addr, IOSAPIC_VERSION);
  423. }
  424. static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol)
  425. {
  426. int i, irq = -ENOSPC, min_count = -1;
  427. struct iosapic_intr_info *info;
  428. /*
  429. * shared vectors for edge-triggered interrupts are not
  430. * supported yet
  431. */
  432. if (trigger == IOSAPIC_EDGE)
  433. return -EINVAL;
  434. for (i = 0; i <= NR_IRQS; i++) {
  435. info = &iosapic_intr_info[i];
  436. if (info->trigger == trigger && info->polarity == pol &&
  437. (info->dmode == IOSAPIC_FIXED ||
  438. info->dmode == IOSAPIC_LOWEST_PRIORITY) &&
  439. can_request_irq(i, IRQF_SHARED)) {
  440. if (min_count == -1 || info->count < min_count) {
  441. irq = i;
  442. min_count = info->count;
  443. }
  444. }
  445. }
  446. return irq;
  447. }
  448. /*
  449. * if the given vector is already owned by other,
  450. * assign a new vector for the other and make the vector available
  451. */
  452. static void __init
  453. iosapic_reassign_vector (int irq)
  454. {
  455. int new_irq;
  456. if (!list_empty(&iosapic_intr_info[irq].rtes)) {
  457. new_irq = create_irq();
  458. if (new_irq < 0)
  459. panic("%s: out of interrupt vectors!\n", __FUNCTION__);
  460. printk(KERN_INFO "Reassigning vector %d to %d\n",
  461. irq_to_vector(irq), irq_to_vector(new_irq));
  462. memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq],
  463. sizeof(struct iosapic_intr_info));
  464. INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes);
  465. list_move(iosapic_intr_info[irq].rtes.next,
  466. &iosapic_intr_info[new_irq].rtes);
  467. memset(&iosapic_intr_info[irq], 0,
  468. sizeof(struct iosapic_intr_info));
  469. iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
  470. INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
  471. }
  472. }
  473. static struct iosapic_rte_info *iosapic_alloc_rte (void)
  474. {
  475. int i;
  476. struct iosapic_rte_info *rte;
  477. int preallocated = 0;
  478. if (!iosapic_kmalloc_ok && list_empty(&free_rte_list)) {
  479. rte = alloc_bootmem(sizeof(struct iosapic_rte_info) *
  480. NR_PREALLOCATE_RTE_ENTRIES);
  481. if (!rte)
  482. return NULL;
  483. for (i = 0; i < NR_PREALLOCATE_RTE_ENTRIES; i++, rte++)
  484. list_add(&rte->rte_list, &free_rte_list);
  485. }
  486. if (!list_empty(&free_rte_list)) {
  487. rte = list_entry(free_rte_list.next, struct iosapic_rte_info,
  488. rte_list);
  489. list_del(&rte->rte_list);
  490. preallocated++;
  491. } else {
  492. rte = kmalloc(sizeof(struct iosapic_rte_info), GFP_ATOMIC);
  493. if (!rte)
  494. return NULL;
  495. }
  496. memset(rte, 0, sizeof(struct iosapic_rte_info));
  497. if (preallocated)
  498. rte->flags |= RTE_PREALLOCATED;
  499. return rte;
  500. }
  501. static void iosapic_free_rte (struct iosapic_rte_info *rte)
  502. {
  503. if (rte->flags & RTE_PREALLOCATED)
  504. list_add_tail(&rte->rte_list, &free_rte_list);
  505. else
  506. kfree(rte);
  507. }
  508. static inline int irq_is_shared (int irq)
  509. {
  510. return (iosapic_intr_info[irq].count > 1);
  511. }
  512. static int
  513. register_intr (unsigned int gsi, int irq, unsigned char delivery,
  514. unsigned long polarity, unsigned long trigger)
  515. {
  516. irq_desc_t *idesc;
  517. struct hw_interrupt_type *irq_type;
  518. int index;
  519. struct iosapic_rte_info *rte;
  520. index = find_iosapic(gsi);
  521. if (index < 0) {
  522. printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
  523. __FUNCTION__, gsi);
  524. return -ENODEV;
  525. }
  526. rte = find_rte(irq, gsi);
  527. if (!rte) {
  528. rte = iosapic_alloc_rte();
  529. if (!rte) {
  530. printk(KERN_WARNING "%s: cannot allocate memory\n",
  531. __FUNCTION__);
  532. return -ENOMEM;
  533. }
  534. rte->iosapic = &iosapic_lists[index];
  535. rte->rte_index = gsi - rte->iosapic->gsi_base;
  536. rte->refcnt++;
  537. list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes);
  538. iosapic_intr_info[irq].count++;
  539. iosapic_lists[index].rtes_inuse++;
  540. }
  541. else if (irq_is_shared(irq)) {
  542. struct iosapic_intr_info *info = &iosapic_intr_info[irq];
  543. if (info->trigger != trigger || info->polarity != polarity) {
  544. printk (KERN_WARNING
  545. "%s: cannot override the interrupt\n",
  546. __FUNCTION__);
  547. return -EINVAL;
  548. }
  549. }
  550. iosapic_intr_info[irq].polarity = polarity;
  551. iosapic_intr_info[irq].dmode = delivery;
  552. iosapic_intr_info[irq].trigger = trigger;
  553. if (trigger == IOSAPIC_EDGE)
  554. irq_type = &irq_type_iosapic_edge;
  555. else
  556. irq_type = &irq_type_iosapic_level;
  557. idesc = irq_desc + irq;
  558. if (idesc->chip != irq_type) {
  559. if (idesc->chip != &no_irq_type)
  560. printk(KERN_WARNING
  561. "%s: changing vector %d from %s to %s\n",
  562. __FUNCTION__, irq_to_vector(irq),
  563. idesc->chip->name, irq_type->name);
  564. idesc->chip = irq_type;
  565. }
  566. return 0;
  567. }
  568. static unsigned int
  569. get_target_cpu (unsigned int gsi, int irq)
  570. {
  571. #ifdef CONFIG_SMP
  572. static int cpu = -1;
  573. extern int cpe_vector;
  574. /*
  575. * In case of vector shared by multiple RTEs, all RTEs that
  576. * share the vector need to use the same destination CPU.
  577. */
  578. if (!list_empty(&iosapic_intr_info[irq].rtes))
  579. return iosapic_intr_info[irq].dest;
  580. /*
  581. * If the platform supports redirection via XTP, let it
  582. * distribute interrupts.
  583. */
  584. if (smp_int_redirect & SMP_IRQ_REDIRECTION)
  585. return cpu_physical_id(smp_processor_id());
  586. /*
  587. * Some interrupts (ACPI SCI, for instance) are registered
  588. * before the BSP is marked as online.
  589. */
  590. if (!cpu_online(smp_processor_id()))
  591. return cpu_physical_id(smp_processor_id());
  592. #ifdef CONFIG_ACPI
  593. if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR)
  594. return get_cpei_target_cpu();
  595. #endif
  596. #ifdef CONFIG_NUMA
  597. {
  598. int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0;
  599. cpumask_t cpu_mask;
  600. iosapic_index = find_iosapic(gsi);
  601. if (iosapic_index < 0 ||
  602. iosapic_lists[iosapic_index].node == MAX_NUMNODES)
  603. goto skip_numa_setup;
  604. cpu_mask = node_to_cpumask(iosapic_lists[iosapic_index].node);
  605. for_each_cpu_mask(numa_cpu, cpu_mask) {
  606. if (!cpu_online(numa_cpu))
  607. cpu_clear(numa_cpu, cpu_mask);
  608. }
  609. num_cpus = cpus_weight(cpu_mask);
  610. if (!num_cpus)
  611. goto skip_numa_setup;
  612. /* Use irq assignment to distribute across cpus in node */
  613. cpu_index = irq % num_cpus;
  614. for (numa_cpu = first_cpu(cpu_mask) ; i < cpu_index ; i++)
  615. numa_cpu = next_cpu(numa_cpu, cpu_mask);
  616. if (numa_cpu != NR_CPUS)
  617. return cpu_physical_id(numa_cpu);
  618. }
  619. skip_numa_setup:
  620. #endif
  621. /*
  622. * Otherwise, round-robin interrupt vectors across all the
  623. * processors. (It'd be nice if we could be smarter in the
  624. * case of NUMA.)
  625. */
  626. do {
  627. if (++cpu >= NR_CPUS)
  628. cpu = 0;
  629. } while (!cpu_online(cpu));
  630. return cpu_physical_id(cpu);
  631. #else /* CONFIG_SMP */
  632. return cpu_physical_id(smp_processor_id());
  633. #endif
  634. }
  635. /*
  636. * ACPI can describe IOSAPIC interrupts via static tables and namespace
  637. * methods. This provides an interface to register those interrupts and
  638. * program the IOSAPIC RTE.
  639. */
  640. int
  641. iosapic_register_intr (unsigned int gsi,
  642. unsigned long polarity, unsigned long trigger)
  643. {
  644. int irq, mask = 1, err;
  645. unsigned int dest;
  646. unsigned long flags;
  647. struct iosapic_rte_info *rte;
  648. u32 low32;
  649. /*
  650. * If this GSI has already been registered (i.e., it's a
  651. * shared interrupt, or we lost a race to register it),
  652. * don't touch the RTE.
  653. */
  654. spin_lock_irqsave(&iosapic_lock, flags);
  655. irq = __gsi_to_irq(gsi);
  656. if (irq > 0) {
  657. rte = find_rte(irq, gsi);
  658. rte->refcnt++;
  659. goto unlock_iosapic_lock;
  660. }
  661. /* If vector is running out, we try to find a sharable vector */
  662. irq = create_irq();
  663. if (irq < 0) {
  664. irq = iosapic_find_sharable_irq(trigger, polarity);
  665. if (irq < 0)
  666. goto unlock_iosapic_lock;
  667. }
  668. spin_lock(&irq_desc[irq].lock);
  669. dest = get_target_cpu(gsi, irq);
  670. err = register_intr(gsi, irq, IOSAPIC_LOWEST_PRIORITY,
  671. polarity, trigger);
  672. if (err < 0) {
  673. irq = err;
  674. goto unlock_all;
  675. }
  676. /*
  677. * If the vector is shared and already unmasked for other
  678. * interrupt sources, don't mask it.
  679. */
  680. low32 = iosapic_intr_info[irq].low32;
  681. if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK))
  682. mask = 0;
  683. set_rte(gsi, irq, dest, mask);
  684. printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n",
  685. gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
  686. (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
  687. cpu_logical_id(dest), dest, irq_to_vector(irq));
  688. unlock_all:
  689. spin_unlock(&irq_desc[irq].lock);
  690. unlock_iosapic_lock:
  691. spin_unlock_irqrestore(&iosapic_lock, flags);
  692. return irq;
  693. }
  694. void
  695. iosapic_unregister_intr (unsigned int gsi)
  696. {
  697. unsigned long flags;
  698. int irq, index;
  699. irq_desc_t *idesc;
  700. u32 low32;
  701. unsigned long trigger, polarity;
  702. unsigned int dest;
  703. struct iosapic_rte_info *rte;
  704. /*
  705. * If the irq associated with the gsi is not found,
  706. * iosapic_unregister_intr() is unbalanced. We need to check
  707. * this again after getting locks.
  708. */
  709. irq = gsi_to_irq(gsi);
  710. if (irq < 0) {
  711. printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
  712. gsi);
  713. WARN_ON(1);
  714. return;
  715. }
  716. spin_lock_irqsave(&iosapic_lock, flags);
  717. if ((rte = find_rte(irq, gsi)) == NULL) {
  718. printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n",
  719. gsi);
  720. WARN_ON(1);
  721. goto out;
  722. }
  723. if (--rte->refcnt > 0)
  724. goto out;
  725. /* Remove the rte entry from the list */
  726. idesc = irq_desc + irq;
  727. spin_lock(&idesc->lock);
  728. list_del(&rte->rte_list);
  729. spin_unlock(&idesc->lock);
  730. /* Mask the interrupt */
  731. low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK;
  732. iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32);
  733. iosapic_intr_info[irq].count--;
  734. iosapic_free_rte(rte);
  735. index = find_iosapic(gsi);
  736. iosapic_lists[index].rtes_inuse--;
  737. WARN_ON(iosapic_lists[index].rtes_inuse < 0);
  738. trigger = iosapic_intr_info[irq].trigger;
  739. polarity = iosapic_intr_info[irq].polarity;
  740. dest = iosapic_intr_info[irq].dest;
  741. printk(KERN_INFO
  742. "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n",
  743. gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
  744. (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
  745. cpu_logical_id(dest), dest, irq_to_vector(irq));
  746. if (list_empty(&iosapic_intr_info[irq].rtes)) {
  747. /* Sanity check */
  748. BUG_ON(iosapic_intr_info[irq].count);
  749. #ifdef CONFIG_SMP
  750. /* Clear affinity */
  751. cpus_setall(idesc->affinity);
  752. #endif
  753. /* Clear the interrupt information */
  754. memset(&iosapic_intr_info[irq], 0,
  755. sizeof(struct iosapic_intr_info));
  756. iosapic_intr_info[irq].low32 |= IOSAPIC_MASK;
  757. INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
  758. /* Destroy IRQ */
  759. destroy_irq(irq);
  760. }
  761. out:
  762. spin_unlock_irqrestore(&iosapic_lock, flags);
  763. }
  764. /*
  765. * ACPI calls this when it finds an entry for a platform interrupt.
  766. */
  767. int __init
  768. iosapic_register_platform_intr (u32 int_type, unsigned int gsi,
  769. int iosapic_vector, u16 eid, u16 id,
  770. unsigned long polarity, unsigned long trigger)
  771. {
  772. static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"};
  773. unsigned char delivery;
  774. int irq, vector, mask = 0;
  775. unsigned int dest = ((id << 8) | eid) & 0xffff;
  776. switch (int_type) {
  777. case ACPI_INTERRUPT_PMI:
  778. vector = iosapic_vector;
  779. irq = vector; /* FIXME */
  780. /*
  781. * since PMI vector is alloc'd by FW(ACPI) not by kernel,
  782. * we need to make sure the vector is available
  783. */
  784. iosapic_reassign_vector(irq);
  785. delivery = IOSAPIC_PMI;
  786. break;
  787. case ACPI_INTERRUPT_INIT:
  788. irq = create_irq();
  789. if (irq < 0)
  790. panic("%s: out of interrupt vectors!\n", __FUNCTION__);
  791. vector = irq_to_vector(irq);
  792. delivery = IOSAPIC_INIT;
  793. break;
  794. case ACPI_INTERRUPT_CPEI:
  795. vector = IA64_CPE_VECTOR;
  796. irq = vector; /* FIXME */
  797. delivery = IOSAPIC_LOWEST_PRIORITY;
  798. mask = 1;
  799. break;
  800. default:
  801. printk(KERN_ERR "%s: invalid int type 0x%x\n", __FUNCTION__,
  802. int_type);
  803. return -1;
  804. }
  805. register_intr(gsi, irq, delivery, polarity, trigger);
  806. printk(KERN_INFO
  807. "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)"
  808. " vector %d\n",
  809. int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown",
  810. int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"),
  811. (polarity == IOSAPIC_POL_HIGH ? "high" : "low"),
  812. cpu_logical_id(dest), dest, vector);
  813. set_rte(gsi, irq, dest, mask);
  814. return vector;
  815. }
  816. /*
  817. * ACPI calls this when it finds an entry for a legacy ISA IRQ override.
  818. */
  819. void __devinit
  820. iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi,
  821. unsigned long polarity,
  822. unsigned long trigger)
  823. {
  824. int vector, irq;
  825. unsigned int dest = cpu_physical_id(smp_processor_id());
  826. vector = isa_irq_to_vector(isa_irq);
  827. irq = vector; /* FIXME */
  828. register_intr(gsi, irq, IOSAPIC_LOWEST_PRIORITY, polarity, trigger);
  829. DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n",
  830. isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level",
  831. polarity == IOSAPIC_POL_HIGH ? "high" : "low",
  832. cpu_logical_id(dest), dest, vector);
  833. set_rte(gsi, irq, dest, 1);
  834. }
  835. void __init
  836. iosapic_system_init (int system_pcat_compat)
  837. {
  838. int irq;
  839. for (irq = 0; irq < NR_IRQS; ++irq) {
  840. iosapic_intr_info[irq].low32 = IOSAPIC_MASK;
  841. /* mark as unused */
  842. INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes);
  843. }
  844. pcat_compat = system_pcat_compat;
  845. if (pcat_compat) {
  846. /*
  847. * Disable the compatibility mode interrupts (8259 style),
  848. * needs IN/OUT support enabled.
  849. */
  850. printk(KERN_INFO
  851. "%s: Disabling PC-AT compatible 8259 interrupts\n",
  852. __FUNCTION__);
  853. outb(0xff, 0xA1);
  854. outb(0xff, 0x21);
  855. }
  856. }
  857. static inline int
  858. iosapic_alloc (void)
  859. {
  860. int index;
  861. for (index = 0; index < NR_IOSAPICS; index++)
  862. if (!iosapic_lists[index].addr)
  863. return index;
  864. printk(KERN_WARNING "%s: failed to allocate iosapic\n", __FUNCTION__);
  865. return -1;
  866. }
  867. static inline void
  868. iosapic_free (int index)
  869. {
  870. memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0]));
  871. }
  872. static inline int
  873. iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver)
  874. {
  875. int index;
  876. unsigned int gsi_end, base, end;
  877. /* check gsi range */
  878. gsi_end = gsi_base + ((ver >> 16) & 0xff);
  879. for (index = 0; index < NR_IOSAPICS; index++) {
  880. if (!iosapic_lists[index].addr)
  881. continue;
  882. base = iosapic_lists[index].gsi_base;
  883. end = base + iosapic_lists[index].num_rte - 1;
  884. if (gsi_end < base || end < gsi_base)
  885. continue; /* OK */
  886. return -EBUSY;
  887. }
  888. return 0;
  889. }
  890. int __devinit
  891. iosapic_init (unsigned long phys_addr, unsigned int gsi_base)
  892. {
  893. int num_rte, err, index;
  894. unsigned int isa_irq, ver;
  895. char __iomem *addr;
  896. unsigned long flags;
  897. spin_lock_irqsave(&iosapic_lock, flags);
  898. index = find_iosapic(gsi_base);
  899. if (index >= 0) {
  900. spin_unlock_irqrestore(&iosapic_lock, flags);
  901. return -EBUSY;
  902. }
  903. addr = ioremap(phys_addr, 0);
  904. ver = iosapic_version(addr);
  905. if ((err = iosapic_check_gsi_range(gsi_base, ver))) {
  906. iounmap(addr);
  907. spin_unlock_irqrestore(&iosapic_lock, flags);
  908. return err;
  909. }
  910. /*
  911. * The MAX_REDIR register holds the highest input pin number
  912. * (starting from 0). We add 1 so that we can use it for
  913. * number of pins (= RTEs)
  914. */
  915. num_rte = ((ver >> 16) & 0xff) + 1;
  916. index = iosapic_alloc();
  917. iosapic_lists[index].addr = addr;
  918. iosapic_lists[index].gsi_base = gsi_base;
  919. iosapic_lists[index].num_rte = num_rte;
  920. #ifdef CONFIG_NUMA
  921. iosapic_lists[index].node = MAX_NUMNODES;
  922. #endif
  923. spin_lock_init(&iosapic_lists[index].lock);
  924. spin_unlock_irqrestore(&iosapic_lock, flags);
  925. if ((gsi_base == 0) && pcat_compat) {
  926. /*
  927. * Map the legacy ISA devices into the IOSAPIC data. Some of
  928. * these may get reprogrammed later on with data from the ACPI
  929. * Interrupt Source Override table.
  930. */
  931. for (isa_irq = 0; isa_irq < 16; ++isa_irq)
  932. iosapic_override_isa_irq(isa_irq, isa_irq,
  933. IOSAPIC_POL_HIGH,
  934. IOSAPIC_EDGE);
  935. }
  936. return 0;
  937. }
  938. #ifdef CONFIG_HOTPLUG
  939. int
  940. iosapic_remove (unsigned int gsi_base)
  941. {
  942. int index, err = 0;
  943. unsigned long flags;
  944. spin_lock_irqsave(&iosapic_lock, flags);
  945. index = find_iosapic(gsi_base);
  946. if (index < 0) {
  947. printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n",
  948. __FUNCTION__, gsi_base);
  949. goto out;
  950. }
  951. if (iosapic_lists[index].rtes_inuse) {
  952. err = -EBUSY;
  953. printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n",
  954. __FUNCTION__, gsi_base);
  955. goto out;
  956. }
  957. iounmap(iosapic_lists[index].addr);
  958. iosapic_free(index);
  959. out:
  960. spin_unlock_irqrestore(&iosapic_lock, flags);
  961. return err;
  962. }
  963. #endif /* CONFIG_HOTPLUG */
  964. #ifdef CONFIG_NUMA
  965. void __devinit
  966. map_iosapic_to_node(unsigned int gsi_base, int node)
  967. {
  968. int index;
  969. index = find_iosapic(gsi_base);
  970. if (index < 0) {
  971. printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n",
  972. __FUNCTION__, gsi_base);
  973. return;
  974. }
  975. iosapic_lists[index].node = node;
  976. return;
  977. }
  978. #endif
  979. static int __init iosapic_enable_kmalloc (void)
  980. {
  981. iosapic_kmalloc_ok = 1;
  982. return 0;
  983. }
  984. core_initcall (iosapic_enable_kmalloc);