ehci.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /*
  22. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  23. * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
  24. * the host controller implementation.
  25. *
  26. * To facilitate the strongest possible byte-order checking from "sparse"
  27. * and so on, we use __leXX unless that's not practical.
  28. */
  29. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  30. typedef __u32 __bitwise __hc32;
  31. typedef __u16 __bitwise __hc16;
  32. #else
  33. #define __hc32 __le32
  34. #define __hc16 __le16
  35. #endif
  36. /* statistics can be kept for tuning/monitoring */
  37. struct ehci_stats {
  38. /* irq usage */
  39. unsigned long normal;
  40. unsigned long error;
  41. unsigned long reclaim;
  42. unsigned long lost_iaa;
  43. /* termination of urbs from core */
  44. unsigned long complete;
  45. unsigned long unlink;
  46. };
  47. /* ehci_hcd->lock guards shared data against other CPUs:
  48. * ehci_hcd: async, reclaim, periodic (and shadow), ...
  49. * usb_host_endpoint: hcpriv
  50. * ehci_qh: qh_next, qtd_list
  51. * ehci_qtd: qtd_list
  52. *
  53. * Also, hold this lock when talking to HC registers or
  54. * when updating hw_* fields in shared qh/qtd/... structures.
  55. */
  56. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  57. struct ehci_hcd { /* one per controller */
  58. /* glue to PCI and HCD framework */
  59. struct ehci_caps __iomem *caps;
  60. struct ehci_regs __iomem *regs;
  61. struct ehci_dbg_port __iomem *debug;
  62. __u32 hcs_params; /* cached register copy */
  63. spinlock_t lock;
  64. /* async schedule support */
  65. struct ehci_qh *async;
  66. struct ehci_qh *dummy; /* For AMD quirk use */
  67. struct ehci_qh *reclaim;
  68. unsigned scanning : 1;
  69. /* periodic schedule support */
  70. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  71. unsigned periodic_size;
  72. __hc32 *periodic; /* hw periodic table */
  73. dma_addr_t periodic_dma;
  74. unsigned i_thresh; /* uframes HC might cache */
  75. union ehci_shadow *pshadow; /* mirror hw periodic table */
  76. int next_uframe; /* scan periodic, start here */
  77. unsigned periodic_sched; /* periodic activity count */
  78. /* list of itds & sitds completed while clock_frame was still active */
  79. struct list_head cached_itd_list;
  80. struct list_head cached_sitd_list;
  81. unsigned clock_frame;
  82. /* per root hub port */
  83. unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
  84. /* bit vectors (one bit per port) */
  85. unsigned long bus_suspended; /* which ports were
  86. already suspended at the start of a bus suspend */
  87. unsigned long companion_ports; /* which ports are
  88. dedicated to the companion controller */
  89. unsigned long owned_ports; /* which ports are
  90. owned by the companion during a bus suspend */
  91. unsigned long port_c_suspend; /* which ports have
  92. the change-suspend feature turned on */
  93. unsigned long suspended_ports; /* which ports are
  94. suspended */
  95. /* per-HC memory pools (could be per-bus, but ...) */
  96. struct dma_pool *qh_pool; /* qh per active urb */
  97. struct dma_pool *qtd_pool; /* one or more per qh */
  98. struct dma_pool *itd_pool; /* itd per iso urb */
  99. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  100. struct timer_list iaa_watchdog;
  101. struct timer_list watchdog;
  102. unsigned long actions;
  103. unsigned stamp;
  104. unsigned random_frame;
  105. unsigned long next_statechange;
  106. ktime_t last_periodic_enable;
  107. u32 command;
  108. /* SILICON QUIRKS */
  109. unsigned no_selective_suspend:1;
  110. unsigned has_fsl_port_bug:1; /* FreeScale */
  111. unsigned big_endian_mmio:1;
  112. unsigned big_endian_desc:1;
  113. unsigned has_amcc_usb23:1;
  114. unsigned need_io_watchdog:1;
  115. unsigned broken_periodic:1;
  116. unsigned amd_pll_fix:1;
  117. unsigned fs_i_thresh:1; /* Intel iso scheduling */
  118. unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
  119. unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
  120. /* required for usb32 quirk */
  121. #define OHCI_CTRL_HCFS (3 << 6)
  122. #define OHCI_USB_OPER (2 << 6)
  123. #define OHCI_USB_SUSPEND (3 << 6)
  124. #define OHCI_HCCTRL_OFFSET 0x4
  125. #define OHCI_HCCTRL_LEN 0x4
  126. __hc32 *ohci_hcctrl_reg;
  127. unsigned has_hostpc:1;
  128. unsigned has_lpm:1; /* support link power management */
  129. unsigned has_ppcd:1; /* support per-port change bits */
  130. u8 sbrn; /* packed release number */
  131. /* irq statistics */
  132. #ifdef EHCI_STATS
  133. struct ehci_stats stats;
  134. # define COUNT(x) do { (x)++; } while (0)
  135. #else
  136. # define COUNT(x) do {} while (0)
  137. #endif
  138. /* debug files */
  139. #ifdef DEBUG
  140. struct dentry *debug_dir;
  141. #endif
  142. /*
  143. * OTG controllers and transceivers need software interaction
  144. */
  145. struct otg_transceiver *transceiver;
  146. };
  147. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  148. static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
  149. {
  150. return (struct ehci_hcd *) (hcd->hcd_priv);
  151. }
  152. static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
  153. {
  154. return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
  155. }
  156. static inline void
  157. iaa_watchdog_start(struct ehci_hcd *ehci)
  158. {
  159. WARN_ON(timer_pending(&ehci->iaa_watchdog));
  160. mod_timer(&ehci->iaa_watchdog,
  161. jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
  162. }
  163. static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
  164. {
  165. del_timer(&ehci->iaa_watchdog);
  166. }
  167. enum ehci_timer_action {
  168. TIMER_IO_WATCHDOG,
  169. TIMER_ASYNC_SHRINK,
  170. TIMER_ASYNC_OFF,
  171. };
  172. static inline void
  173. timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
  174. {
  175. clear_bit (action, &ehci->actions);
  176. }
  177. static void free_cached_lists(struct ehci_hcd *ehci);
  178. /*-------------------------------------------------------------------------*/
  179. #include <linux/usb/ehci_def.h>
  180. /*-------------------------------------------------------------------------*/
  181. #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
  182. /*
  183. * EHCI Specification 0.95 Section 3.5
  184. * QTD: describe data transfer components (buffer, direction, ...)
  185. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  186. *
  187. * These are associated only with "QH" (Queue Head) structures,
  188. * used with control, bulk, and interrupt transfers.
  189. */
  190. struct ehci_qtd {
  191. /* first part defined by EHCI spec */
  192. __hc32 hw_next; /* see EHCI 3.5.1 */
  193. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  194. __hc32 hw_token; /* see EHCI 3.5.3 */
  195. #define QTD_TOGGLE (1 << 31) /* data toggle */
  196. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  197. #define QTD_IOC (1 << 15) /* interrupt on complete */
  198. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  199. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  200. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  201. #define QTD_STS_HALT (1 << 6) /* halted on error */
  202. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  203. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  204. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  205. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  206. #define QTD_STS_STS (1 << 1) /* split transaction state */
  207. #define QTD_STS_PING (1 << 0) /* issue PING? */
  208. #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
  209. #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
  210. #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
  211. __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
  212. __hc32 hw_buf_hi [5]; /* Appendix B */
  213. /* the rest is HCD-private */
  214. dma_addr_t qtd_dma; /* qtd address */
  215. struct list_head qtd_list; /* sw qtd list */
  216. struct urb *urb; /* qtd's urb */
  217. size_t length; /* length of buffer */
  218. } __attribute__ ((aligned (32)));
  219. /* mask NakCnt+T in qh->hw_alt_next */
  220. #define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
  221. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  222. /*-------------------------------------------------------------------------*/
  223. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  224. #define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
  225. /*
  226. * Now the following defines are not converted using the
  227. * cpu_to_le32() macro anymore, since we have to support
  228. * "dynamic" switching between be and le support, so that the driver
  229. * can be used on one system with SoC EHCI controller using big-endian
  230. * descriptors as well as a normal little-endian PCI EHCI controller.
  231. */
  232. /* values for that type tag */
  233. #define Q_TYPE_ITD (0 << 1)
  234. #define Q_TYPE_QH (1 << 1)
  235. #define Q_TYPE_SITD (2 << 1)
  236. #define Q_TYPE_FSTN (3 << 1)
  237. /* next async queue entry, or pointer to interrupt/periodic QH */
  238. #define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
  239. /* for periodic/async schedules and qtd lists, mark end of list */
  240. #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
  241. /*
  242. * Entries in periodic shadow table are pointers to one of four kinds
  243. * of data structure. That's dictated by the hardware; a type tag is
  244. * encoded in the low bits of the hardware's periodic schedule. Use
  245. * Q_NEXT_TYPE to get the tag.
  246. *
  247. * For entries in the async schedule, the type tag always says "qh".
  248. */
  249. union ehci_shadow {
  250. struct ehci_qh *qh; /* Q_TYPE_QH */
  251. struct ehci_itd *itd; /* Q_TYPE_ITD */
  252. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  253. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  254. __hc32 *hw_next; /* (all types) */
  255. void *ptr;
  256. };
  257. /*-------------------------------------------------------------------------*/
  258. /*
  259. * EHCI Specification 0.95 Section 3.6
  260. * QH: describes control/bulk/interrupt endpoints
  261. * See Fig 3-7 "Queue Head Structure Layout".
  262. *
  263. * These appear in both the async and (for interrupt) periodic schedules.
  264. */
  265. /* first part defined by EHCI spec */
  266. struct ehci_qh_hw {
  267. __hc32 hw_next; /* see EHCI 3.6.1 */
  268. __hc32 hw_info1; /* see EHCI 3.6.2 */
  269. #define QH_HEAD 0x00008000
  270. __hc32 hw_info2; /* see EHCI 3.6.2 */
  271. #define QH_SMASK 0x000000ff
  272. #define QH_CMASK 0x0000ff00
  273. #define QH_HUBADDR 0x007f0000
  274. #define QH_HUBPORT 0x3f800000
  275. #define QH_MULT 0xc0000000
  276. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  277. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  278. __hc32 hw_qtd_next;
  279. __hc32 hw_alt_next;
  280. __hc32 hw_token;
  281. __hc32 hw_buf [5];
  282. __hc32 hw_buf_hi [5];
  283. } __attribute__ ((aligned(32)));
  284. struct ehci_qh {
  285. struct ehci_qh_hw *hw;
  286. /* the rest is HCD-private */
  287. dma_addr_t qh_dma; /* address of qh */
  288. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  289. struct list_head qtd_list; /* sw qtd list */
  290. struct ehci_qtd *dummy;
  291. struct ehci_qh *reclaim; /* next to reclaim */
  292. struct ehci_hcd *ehci;
  293. /*
  294. * Do NOT use atomic operations for QH refcounting. On some CPUs
  295. * (PPC7448 for example), atomic operations cannot be performed on
  296. * memory that is cache-inhibited (i.e. being used for DMA).
  297. * Spinlocks are used to protect all QH fields.
  298. */
  299. u32 refcount;
  300. unsigned stamp;
  301. u8 needs_rescan; /* Dequeue during giveback */
  302. u8 qh_state;
  303. #define QH_STATE_LINKED 1 /* HC sees this */
  304. #define QH_STATE_UNLINK 2 /* HC may still see this */
  305. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  306. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
  307. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  308. u8 xacterrs; /* XactErr retry counter */
  309. #define QH_XACTERR_MAX 32 /* XactErr retry limit */
  310. /* periodic schedule info */
  311. u8 usecs; /* intr bandwidth */
  312. u8 gap_uf; /* uframes split/csplit gap */
  313. u8 c_usecs; /* ... split completion bw */
  314. u16 tt_usecs; /* tt downstream bandwidth */
  315. unsigned short period; /* polling interval */
  316. unsigned short start; /* where polling starts */
  317. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  318. struct usb_device *dev; /* access to TT */
  319. unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
  320. };
  321. /*-------------------------------------------------------------------------*/
  322. /* description of one iso transaction (up to 3 KB data if highspeed) */
  323. struct ehci_iso_packet {
  324. /* These will be copied to iTD when scheduling */
  325. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  326. __hc32 transaction; /* itd->hw_transaction[i] |= */
  327. u8 cross; /* buf crosses pages */
  328. /* for full speed OUT splits */
  329. u32 buf1;
  330. };
  331. /* temporary schedule data for packets from iso urbs (both speeds)
  332. * each packet is one logical usb transaction to the device (not TT),
  333. * beginning at stream->next_uframe
  334. */
  335. struct ehci_iso_sched {
  336. struct list_head td_list;
  337. unsigned span;
  338. struct ehci_iso_packet packet [0];
  339. };
  340. /*
  341. * ehci_iso_stream - groups all (s)itds for this endpoint.
  342. * acts like a qh would, if EHCI had them for ISO.
  343. */
  344. struct ehci_iso_stream {
  345. /* first field matches ehci_hq, but is NULL */
  346. struct ehci_qh_hw *hw;
  347. u32 refcount;
  348. u8 bEndpointAddress;
  349. u8 highspeed;
  350. struct list_head td_list; /* queued itds/sitds */
  351. struct list_head free_list; /* list of unused itds/sitds */
  352. struct usb_device *udev;
  353. struct usb_host_endpoint *ep;
  354. /* output of (re)scheduling */
  355. int next_uframe;
  356. __hc32 splits;
  357. /* the rest is derived from the endpoint descriptor,
  358. * trusting urb->interval == f(epdesc->bInterval) and
  359. * including the extra info for hw_bufp[0..2]
  360. */
  361. u8 usecs, c_usecs;
  362. u16 interval;
  363. u16 tt_usecs;
  364. u16 maxp;
  365. u16 raw_mask;
  366. unsigned bandwidth;
  367. /* This is used to initialize iTD's hw_bufp fields */
  368. __hc32 buf0;
  369. __hc32 buf1;
  370. __hc32 buf2;
  371. /* this is used to initialize sITD's tt info */
  372. __hc32 address;
  373. };
  374. /*-------------------------------------------------------------------------*/
  375. /*
  376. * EHCI Specification 0.95 Section 3.3
  377. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  378. *
  379. * Schedule records for high speed iso xfers
  380. */
  381. struct ehci_itd {
  382. /* first part defined by EHCI spec */
  383. __hc32 hw_next; /* see EHCI 3.3.1 */
  384. __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
  385. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  386. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  387. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  388. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  389. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  390. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  391. #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
  392. __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
  393. __hc32 hw_bufp_hi [7]; /* Appendix B */
  394. /* the rest is HCD-private */
  395. dma_addr_t itd_dma; /* for this itd */
  396. union ehci_shadow itd_next; /* ptr to periodic q entry */
  397. struct urb *urb;
  398. struct ehci_iso_stream *stream; /* endpoint's queue */
  399. struct list_head itd_list; /* list of stream's itds */
  400. /* any/all hw_transactions here may be used by that urb */
  401. unsigned frame; /* where scheduled */
  402. unsigned pg;
  403. unsigned index[8]; /* in urb->iso_frame_desc */
  404. } __attribute__ ((aligned (32)));
  405. /*-------------------------------------------------------------------------*/
  406. /*
  407. * EHCI Specification 0.95 Section 3.4
  408. * siTD, aka split-transaction isochronous Transfer Descriptor
  409. * ... describe full speed iso xfers through TT in hubs
  410. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  411. */
  412. struct ehci_sitd {
  413. /* first part defined by EHCI spec */
  414. __hc32 hw_next;
  415. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  416. __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
  417. __hc32 hw_uframe; /* EHCI table 3-10 */
  418. __hc32 hw_results; /* EHCI table 3-11 */
  419. #define SITD_IOC (1 << 31) /* interrupt on completion */
  420. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  421. #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
  422. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  423. #define SITD_STS_ERR (1 << 6) /* error from TT */
  424. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  425. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  426. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  427. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  428. #define SITD_STS_STS (1 << 1) /* split transaction state */
  429. #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
  430. __hc32 hw_buf [2]; /* EHCI table 3-12 */
  431. __hc32 hw_backpointer; /* EHCI table 3-13 */
  432. __hc32 hw_buf_hi [2]; /* Appendix B */
  433. /* the rest is HCD-private */
  434. dma_addr_t sitd_dma;
  435. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  436. struct urb *urb;
  437. struct ehci_iso_stream *stream; /* endpoint's queue */
  438. struct list_head sitd_list; /* list of stream's sitds */
  439. unsigned frame;
  440. unsigned index;
  441. } __attribute__ ((aligned (32)));
  442. /*-------------------------------------------------------------------------*/
  443. /*
  444. * EHCI Specification 0.96 Section 3.7
  445. * Periodic Frame Span Traversal Node (FSTN)
  446. *
  447. * Manages split interrupt transactions (using TT) that span frame boundaries
  448. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  449. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  450. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  451. */
  452. struct ehci_fstn {
  453. __hc32 hw_next; /* any periodic q entry */
  454. __hc32 hw_prev; /* qh or EHCI_LIST_END */
  455. /* the rest is HCD-private */
  456. dma_addr_t fstn_dma;
  457. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  458. } __attribute__ ((aligned (32)));
  459. /*-------------------------------------------------------------------------*/
  460. /* Prepare the PORTSC wakeup flags during controller suspend/resume */
  461. #define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
  462. ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
  463. #define ehci_prepare_ports_for_controller_resume(ehci) \
  464. ehci_adjust_port_wakeup_flags(ehci, false, false);
  465. /*-------------------------------------------------------------------------*/
  466. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  467. /*
  468. * Some EHCI controllers have a Transaction Translator built into the
  469. * root hub. This is a non-standard feature. Each controller will need
  470. * to add code to the following inline functions, and call them as
  471. * needed (mostly in root hub code).
  472. */
  473. #define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
  474. /* Returns the speed of a device attached to a port on the root hub. */
  475. static inline unsigned int
  476. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  477. {
  478. if (ehci_is_TDI(ehci)) {
  479. switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
  480. case 0:
  481. return 0;
  482. case 1:
  483. return USB_PORT_STAT_LOW_SPEED;
  484. case 2:
  485. default:
  486. return USB_PORT_STAT_HIGH_SPEED;
  487. }
  488. }
  489. return USB_PORT_STAT_HIGH_SPEED;
  490. }
  491. #else
  492. #define ehci_is_TDI(e) (0)
  493. #define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
  494. #endif
  495. /*-------------------------------------------------------------------------*/
  496. #ifdef CONFIG_PPC_83xx
  497. /* Some Freescale processors have an erratum in which the TT
  498. * port number in the queue head was 0..N-1 instead of 1..N.
  499. */
  500. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  501. #else
  502. #define ehci_has_fsl_portno_bug(e) (0)
  503. #endif
  504. /*
  505. * While most USB host controllers implement their registers in
  506. * little-endian format, a minority (celleb companion chip) implement
  507. * them in big endian format.
  508. *
  509. * This attempts to support either format at compile time without a
  510. * runtime penalty, or both formats with the additional overhead
  511. * of checking a flag bit.
  512. */
  513. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  514. #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
  515. #else
  516. #define ehci_big_endian_mmio(e) 0
  517. #endif
  518. /*
  519. * Big-endian read/write functions are arch-specific.
  520. * Other arches can be added if/when they're needed.
  521. */
  522. #if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
  523. #define readl_be(addr) __raw_readl((__force unsigned *)addr)
  524. #define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
  525. #endif
  526. static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
  527. __u32 __iomem * regs)
  528. {
  529. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  530. return ehci_big_endian_mmio(ehci) ?
  531. readl_be(regs) :
  532. readl(regs);
  533. #else
  534. return readl(regs);
  535. #endif
  536. }
  537. static inline void ehci_writel(const struct ehci_hcd *ehci,
  538. const unsigned int val, __u32 __iomem *regs)
  539. {
  540. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  541. ehci_big_endian_mmio(ehci) ?
  542. writel_be(val, regs) :
  543. writel(val, regs);
  544. #else
  545. writel(val, regs);
  546. #endif
  547. }
  548. /*
  549. * On certain ppc-44x SoC there is a HW issue, that could only worked around with
  550. * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
  551. * Other common bits are dependent on has_amcc_usb23 quirk flag.
  552. */
  553. #ifdef CONFIG_44x
  554. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  555. {
  556. u32 hc_control;
  557. hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
  558. if (operational)
  559. hc_control |= OHCI_USB_OPER;
  560. else
  561. hc_control |= OHCI_USB_SUSPEND;
  562. writel_be(hc_control, ehci->ohci_hcctrl_reg);
  563. (void) readl_be(ehci->ohci_hcctrl_reg);
  564. }
  565. #else
  566. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  567. { }
  568. #endif
  569. /*-------------------------------------------------------------------------*/
  570. /*
  571. * The AMCC 440EPx not only implements its EHCI registers in big-endian
  572. * format, but also its DMA data structures (descriptors).
  573. *
  574. * EHCI controllers accessed through PCI work normally (little-endian
  575. * everywhere), so we won't bother supporting a BE-only mode for now.
  576. */
  577. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  578. #define ehci_big_endian_desc(e) ((e)->big_endian_desc)
  579. /* cpu to ehci */
  580. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  581. {
  582. return ehci_big_endian_desc(ehci)
  583. ? (__force __hc32)cpu_to_be32(x)
  584. : (__force __hc32)cpu_to_le32(x);
  585. }
  586. /* ehci to cpu */
  587. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  588. {
  589. return ehci_big_endian_desc(ehci)
  590. ? be32_to_cpu((__force __be32)x)
  591. : le32_to_cpu((__force __le32)x);
  592. }
  593. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  594. {
  595. return ehci_big_endian_desc(ehci)
  596. ? be32_to_cpup((__force __be32 *)x)
  597. : le32_to_cpup((__force __le32 *)x);
  598. }
  599. #else
  600. /* cpu to ehci */
  601. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  602. {
  603. return cpu_to_le32(x);
  604. }
  605. /* ehci to cpu */
  606. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  607. {
  608. return le32_to_cpu(x);
  609. }
  610. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  611. {
  612. return le32_to_cpup(x);
  613. }
  614. #endif
  615. /*-------------------------------------------------------------------------*/
  616. #ifndef DEBUG
  617. #define STUB_DEBUG_FILES
  618. #endif /* DEBUG */
  619. /*-------------------------------------------------------------------------*/
  620. #endif /* __LINUX_EHCI_HCD_H */