intel_i2c.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382
  1. /*
  2. * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2008,2010 Intel Corporation
  4. * Jesse Barnes <jesse.barnes@intel.com>
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  21. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  22. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. *
  25. * Authors:
  26. * Eric Anholt <eric@anholt.net>
  27. * Chris Wilson <chris@chris-wilson.co.uk>
  28. */
  29. #include <linux/i2c.h>
  30. #include <linux/i2c-algo-bit.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. /* Intel GPIO access functions */
  37. #define I2C_RISEFALL_TIME 20
  38. struct intel_gpio {
  39. struct i2c_adapter adapter;
  40. struct i2c_algo_bit_data algo;
  41. struct drm_i915_private *dev_priv;
  42. u32 reg;
  43. };
  44. void
  45. intel_i2c_reset(struct drm_device *dev)
  46. {
  47. struct drm_i915_private *dev_priv = dev->dev_private;
  48. if (HAS_PCH_SPLIT(dev))
  49. I915_WRITE(PCH_GMBUS0, 0);
  50. else
  51. I915_WRITE(GMBUS0, 0);
  52. }
  53. static void intel_i2c_quirk_set(struct drm_i915_private *dev_priv, bool enable)
  54. {
  55. u32 val;
  56. /* When using bit bashing for I2C, this bit needs to be set to 1 */
  57. if (!IS_PINEVIEW(dev_priv->dev))
  58. return;
  59. val = I915_READ(DSPCLK_GATE_D);
  60. if (enable)
  61. val |= DPCUNIT_CLOCK_GATE_DISABLE;
  62. else
  63. val &= ~DPCUNIT_CLOCK_GATE_DISABLE;
  64. I915_WRITE(DSPCLK_GATE_D, val);
  65. }
  66. static int get_clock(void *data)
  67. {
  68. struct intel_gpio *gpio = data;
  69. struct drm_i915_private *dev_priv = gpio->dev_priv;
  70. return (I915_READ(gpio->reg) & GPIO_CLOCK_VAL_IN) != 0;
  71. }
  72. static int get_data(void *data)
  73. {
  74. struct intel_gpio *gpio = data;
  75. struct drm_i915_private *dev_priv = gpio->dev_priv;
  76. return (I915_READ(gpio->reg) & GPIO_DATA_VAL_IN) != 0;
  77. }
  78. static void set_clock(void *data, int state_high)
  79. {
  80. struct intel_gpio *gpio = data;
  81. struct drm_i915_private *dev_priv = gpio->dev_priv;
  82. struct drm_device *dev = dev_priv->dev;
  83. u32 reserved = 0, clock_bits;
  84. /* On most chips, these bits must be preserved in software. */
  85. if (!IS_I830(dev) && !IS_845G(dev))
  86. reserved = I915_READ(gpio->reg) & (GPIO_DATA_PULLUP_DISABLE |
  87. GPIO_CLOCK_PULLUP_DISABLE);
  88. if (state_high)
  89. clock_bits = GPIO_CLOCK_DIR_IN | GPIO_CLOCK_DIR_MASK;
  90. else
  91. clock_bits = GPIO_CLOCK_DIR_OUT | GPIO_CLOCK_DIR_MASK |
  92. GPIO_CLOCK_VAL_MASK;
  93. I915_WRITE(gpio->reg, reserved | clock_bits);
  94. POSTING_READ(gpio->reg);
  95. }
  96. static void set_data(void *data, int state_high)
  97. {
  98. struct intel_gpio *gpio = data;
  99. struct drm_i915_private *dev_priv = gpio->dev_priv;
  100. struct drm_device *dev = dev_priv->dev;
  101. u32 reserved = 0, data_bits;
  102. /* On most chips, these bits must be preserved in software. */
  103. if (!IS_I830(dev) && !IS_845G(dev))
  104. reserved = I915_READ(gpio->reg) & (GPIO_DATA_PULLUP_DISABLE |
  105. GPIO_CLOCK_PULLUP_DISABLE);
  106. if (state_high)
  107. data_bits = GPIO_DATA_DIR_IN | GPIO_DATA_DIR_MASK;
  108. else
  109. data_bits = GPIO_DATA_DIR_OUT | GPIO_DATA_DIR_MASK |
  110. GPIO_DATA_VAL_MASK;
  111. I915_WRITE(gpio->reg, reserved | data_bits);
  112. POSTING_READ(gpio->reg);
  113. }
  114. static struct i2c_adapter *
  115. intel_gpio_create(struct drm_i915_private *dev_priv, u32 pin)
  116. {
  117. static const int map_pin_to_reg[] = {
  118. 0,
  119. GPIOB,
  120. GPIOA,
  121. GPIOC,
  122. GPIOD,
  123. GPIOE,
  124. GPIOF,
  125. };
  126. struct intel_gpio *gpio;
  127. if (pin < 1 || pin > 7)
  128. return NULL;
  129. gpio = kzalloc(sizeof(struct intel_gpio), GFP_KERNEL);
  130. if (gpio == NULL)
  131. return NULL;
  132. gpio->reg = map_pin_to_reg[pin];
  133. if (HAS_PCH_SPLIT(dev_priv->dev))
  134. gpio->reg += PCH_GPIOA - GPIOA;
  135. gpio->dev_priv = dev_priv;
  136. snprintf(gpio->adapter.name, I2C_NAME_SIZE, "GPIO %d", pin);
  137. gpio->adapter.owner = THIS_MODULE;
  138. gpio->adapter.algo_data = &gpio->algo;
  139. gpio->adapter.dev.parent = &dev_priv->dev->pdev->dev;
  140. gpio->algo.setsda = set_data;
  141. gpio->algo.setscl = set_clock;
  142. gpio->algo.getsda = get_data;
  143. gpio->algo.getscl = get_clock;
  144. gpio->algo.udelay = I2C_RISEFALL_TIME;
  145. gpio->algo.timeout = usecs_to_jiffies(2200);
  146. gpio->algo.data = gpio;
  147. if (i2c_bit_add_bus(&gpio->adapter))
  148. goto out_free;
  149. intel_i2c_reset(dev_priv->dev);
  150. /* JJJ: raise SCL and SDA? */
  151. intel_i2c_quirk_set(dev_priv, true);
  152. set_data(gpio, 1);
  153. udelay(I2C_RISEFALL_TIME);
  154. set_clock(gpio, 1);
  155. udelay(I2C_RISEFALL_TIME);
  156. intel_i2c_quirk_set(dev_priv, false);
  157. return &gpio->adapter;
  158. out_free:
  159. kfree(gpio);
  160. return NULL;
  161. }
  162. static int
  163. quirk_i2c_transfer(struct drm_i915_private *dev_priv,
  164. struct i2c_adapter *adapter,
  165. struct i2c_msg *msgs,
  166. int num)
  167. {
  168. int ret;
  169. intel_i2c_reset(dev_priv->dev);
  170. intel_i2c_quirk_set(dev_priv, true);
  171. ret = i2c_transfer(adapter, msgs, num);
  172. intel_i2c_quirk_set(dev_priv, false);
  173. return ret;
  174. }
  175. static int
  176. gmbus_xfer(struct i2c_adapter *adapter,
  177. struct i2c_msg *msgs,
  178. int num)
  179. {
  180. struct intel_gmbus *bus = container_of(adapter,
  181. struct intel_gmbus,
  182. adapter);
  183. struct drm_i915_private *dev_priv = adapter->algo_data;
  184. int i, speed, reg_offset;
  185. if (bus->force_bitbanging)
  186. return quirk_i2c_transfer(dev_priv, bus->force_bitbanging, msgs, num);
  187. reg_offset = HAS_PCH_SPLIT(dev_priv->dev) ? PCH_GMBUS0 - GMBUS0 : 0;
  188. speed = GMBUS_RATE_100KHZ;
  189. if (INTEL_INFO(dev_priv->dev)->gen > 4 || IS_G4X(dev_priv->dev)) {
  190. if (bus->pin == GMBUS_PORT_DPB) /* SDVO only? */
  191. speed = GMBUS_RATE_1MHZ;
  192. else
  193. speed = GMBUS_RATE_400KHZ;
  194. }
  195. I915_WRITE(GMBUS0 + reg_offset, speed | bus->pin);
  196. for (i = 0; i < num; i++) {
  197. u16 len = msgs[i].len;
  198. u8 *buf = msgs[i].buf;
  199. if (msgs[i].flags & I2C_M_RD) {
  200. I915_WRITE(GMBUS1 + reg_offset,
  201. GMBUS_CYCLE_WAIT | (i + 1 == num ? GMBUS_CYCLE_STOP : 0) |
  202. (len << GMBUS_BYTE_COUNT_SHIFT) |
  203. (msgs[i].addr << GMBUS_SLAVE_ADDR_SHIFT) |
  204. GMBUS_SLAVE_READ | GMBUS_SW_RDY);
  205. do {
  206. u32 val, loop = 0;
  207. if (wait_for(I915_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_RDY), 50))
  208. goto timeout;
  209. if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  210. return 0;
  211. val = I915_READ(GMBUS3 + reg_offset);
  212. do {
  213. *buf++ = val & 0xff;
  214. val >>= 8;
  215. } while (--len && ++loop < 4);
  216. } while (len);
  217. } else {
  218. u32 val = 0, loop = 0;
  219. BUG_ON(msgs[i].len > 4);
  220. do {
  221. val |= *buf++ << (loop*8);
  222. } while (--len && +loop < 4);
  223. I915_WRITE(GMBUS3 + reg_offset, val);
  224. I915_WRITE(GMBUS1 + reg_offset,
  225. (i + 1 == num ? GMBUS_CYCLE_STOP : GMBUS_CYCLE_WAIT ) |
  226. (msgs[i].len << GMBUS_BYTE_COUNT_SHIFT) |
  227. (msgs[i].addr << GMBUS_SLAVE_ADDR_SHIFT) |
  228. GMBUS_SLAVE_WRITE | GMBUS_SW_RDY);
  229. }
  230. if (i + 1 < num && wait_for(I915_READ(GMBUS2 + reg_offset) & (GMBUS_SATOER | GMBUS_HW_WAIT_PHASE), 50))
  231. goto timeout;
  232. if (I915_READ(GMBUS2 + reg_offset) & GMBUS_SATOER)
  233. return 0;
  234. }
  235. return num;
  236. timeout:
  237. DRM_INFO("GMBUS timed out, falling back to bit banging on pin %d\n", bus->pin);
  238. /* Hardware may not support GMBUS over these pins? Try GPIO bitbanging instead. */
  239. bus->force_bitbanging = intel_gpio_create(dev_priv, bus->pin);
  240. if (!bus->force_bitbanging)
  241. return -ENOMEM;
  242. return quirk_i2c_transfer(dev_priv, bus->force_bitbanging, msgs, num);
  243. }
  244. static u32 gmbus_func(struct i2c_adapter *adapter)
  245. {
  246. return (I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
  247. /* I2C_FUNC_10BIT_ADDR | */
  248. I2C_FUNC_SMBUS_READ_BLOCK_DATA |
  249. I2C_FUNC_SMBUS_BLOCK_PROC_CALL);
  250. }
  251. static const struct i2c_algorithm gmbus_algorithm = {
  252. .master_xfer = gmbus_xfer,
  253. .functionality = gmbus_func
  254. };
  255. /**
  256. * intel_gmbus_setup - instantiate all Intel i2c GMBuses
  257. * @dev: DRM device
  258. */
  259. int intel_setup_gmbus(struct drm_device *dev)
  260. {
  261. static const char *names[] = {
  262. "disabled",
  263. "ssc",
  264. "vga",
  265. "panel",
  266. "dpc",
  267. "dpb",
  268. "dpd",
  269. "reserved"
  270. };
  271. struct drm_i915_private *dev_priv = dev->dev_private;
  272. int ret, i;
  273. dev_priv->gmbus = kcalloc(sizeof(struct intel_gmbus), GMBUS_NUM_PORTS,
  274. GFP_KERNEL);
  275. if (dev_priv->gmbus == NULL)
  276. return -ENOMEM;
  277. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  278. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  279. bus->adapter.owner = THIS_MODULE;
  280. bus->adapter.class = I2C_CLASS_DDC;
  281. snprintf(bus->adapter.name,
  282. I2C_NAME_SIZE,
  283. "gmbus %s",
  284. names[i]);
  285. bus->adapter.dev.parent = &dev->pdev->dev;
  286. bus->adapter.algo_data = dev_priv;
  287. bus->adapter.algo = &gmbus_algorithm;
  288. ret = i2c_add_adapter(&bus->adapter);
  289. if (ret)
  290. goto err;
  291. bus->pin = i;
  292. }
  293. intel_i2c_reset(dev_priv->dev);
  294. return 0;
  295. err:
  296. while (--i) {
  297. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  298. i2c_del_adapter(&bus->adapter);
  299. }
  300. kfree(dev_priv->gmbus);
  301. dev_priv->gmbus = NULL;
  302. return ret;
  303. }
  304. void intel_teardown_gmbus(struct drm_device *dev)
  305. {
  306. struct drm_i915_private *dev_priv = dev->dev_private;
  307. int i;
  308. if (dev_priv->gmbus == NULL)
  309. return;
  310. for (i = 0; i < GMBUS_NUM_PORTS; i++) {
  311. struct intel_gmbus *bus = &dev_priv->gmbus[i];
  312. if (bus->force_bitbanging) {
  313. i2c_del_adapter(bus->force_bitbanging);
  314. kfree(bus->force_bitbanging);
  315. }
  316. i2c_del_adapter(&bus->adapter);
  317. }
  318. kfree(dev_priv->gmbus);
  319. dev_priv->gmbus = NULL;
  320. }