i915_drv.h 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <drm/intel-gtt.h>
  37. /* General customization:
  38. */
  39. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  40. #define DRIVER_NAME "i915"
  41. #define DRIVER_DESC "Intel Graphics"
  42. #define DRIVER_DATE "20080730"
  43. enum pipe {
  44. PIPE_A = 0,
  45. PIPE_B,
  46. };
  47. enum plane {
  48. PLANE_A = 0,
  49. PLANE_B,
  50. };
  51. #define I915_NUM_PIPE 2
  52. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  53. /* Interface history:
  54. *
  55. * 1.1: Original.
  56. * 1.2: Add Power Management
  57. * 1.3: Add vblank support
  58. * 1.4: Fix cmdbuffer path, add heap destroy
  59. * 1.5: Add vblank pipe configuration
  60. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  61. * - Support vertical blank on secondary display pipe
  62. */
  63. #define DRIVER_MAJOR 1
  64. #define DRIVER_MINOR 6
  65. #define DRIVER_PATCHLEVEL 0
  66. #define WATCH_COHERENCY 0
  67. #define WATCH_BUF 0
  68. #define WATCH_EXEC 0
  69. #define WATCH_LRU 0
  70. #define WATCH_RELOC 0
  71. #define WATCH_INACTIVE 0
  72. #define WATCH_PWRITE 0
  73. #define I915_GEM_PHYS_CURSOR_0 1
  74. #define I915_GEM_PHYS_CURSOR_1 2
  75. #define I915_GEM_PHYS_OVERLAY_REGS 3
  76. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  77. struct drm_i915_gem_phys_object {
  78. int id;
  79. struct page **page_list;
  80. drm_dma_handle_t *handle;
  81. struct drm_gem_object *cur_obj;
  82. };
  83. struct mem_block {
  84. struct mem_block *next;
  85. struct mem_block *prev;
  86. int start;
  87. int size;
  88. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  89. };
  90. struct opregion_header;
  91. struct opregion_acpi;
  92. struct opregion_swsci;
  93. struct opregion_asle;
  94. struct intel_opregion {
  95. struct opregion_header *header;
  96. struct opregion_acpi *acpi;
  97. struct opregion_swsci *swsci;
  98. struct opregion_asle *asle;
  99. void *vbt;
  100. };
  101. #define OPREGION_SIZE (8*1024)
  102. struct intel_overlay;
  103. struct intel_overlay_error_state;
  104. struct drm_i915_master_private {
  105. drm_local_map_t *sarea;
  106. struct _drm_i915_sarea *sarea_priv;
  107. };
  108. #define I915_FENCE_REG_NONE -1
  109. struct drm_i915_fence_reg {
  110. struct drm_gem_object *obj;
  111. struct list_head lru_list;
  112. };
  113. struct sdvo_device_mapping {
  114. u8 dvo_port;
  115. u8 slave_addr;
  116. u8 dvo_wiring;
  117. u8 initialized;
  118. u8 ddc_pin;
  119. };
  120. struct drm_i915_error_state {
  121. u32 eir;
  122. u32 pgtbl_er;
  123. u32 pipeastat;
  124. u32 pipebstat;
  125. u32 ipeir;
  126. u32 ipehr;
  127. u32 instdone;
  128. u32 acthd;
  129. u32 instpm;
  130. u32 instps;
  131. u32 instdone1;
  132. u32 seqno;
  133. u64 bbaddr;
  134. struct timeval time;
  135. struct drm_i915_error_object {
  136. int page_count;
  137. u32 gtt_offset;
  138. u32 *pages[0];
  139. } *ringbuffer, *batchbuffer[2];
  140. struct drm_i915_error_buffer {
  141. size_t size;
  142. u32 name;
  143. u32 seqno;
  144. u32 gtt_offset;
  145. u32 read_domains;
  146. u32 write_domain;
  147. u32 fence_reg;
  148. s32 pinned:2;
  149. u32 tiling:2;
  150. u32 dirty:1;
  151. u32 purgeable:1;
  152. } *active_bo;
  153. u32 active_bo_count;
  154. struct intel_overlay_error_state *overlay;
  155. };
  156. struct drm_i915_display_funcs {
  157. void (*dpms)(struct drm_crtc *crtc, int mode);
  158. bool (*fbc_enabled)(struct drm_device *dev);
  159. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  160. void (*disable_fbc)(struct drm_device *dev);
  161. int (*get_display_clock_speed)(struct drm_device *dev);
  162. int (*get_fifo_size)(struct drm_device *dev, int plane);
  163. void (*update_wm)(struct drm_device *dev, int planea_clock,
  164. int planeb_clock, int sr_hdisplay, int sr_htotal,
  165. int pixel_size);
  166. /* clock updates for mode set */
  167. /* cursor updates */
  168. /* render clock increase/decrease */
  169. /* display clock increase/decrease */
  170. /* pll clock increase/decrease */
  171. /* clock gating init */
  172. };
  173. struct intel_device_info {
  174. u8 gen;
  175. u8 is_mobile : 1;
  176. u8 is_i8xx : 1;
  177. u8 is_i85x : 1;
  178. u8 is_i915g : 1;
  179. u8 is_i9xx : 1;
  180. u8 is_i945gm : 1;
  181. u8 is_i965g : 1;
  182. u8 is_i965gm : 1;
  183. u8 is_g33 : 1;
  184. u8 need_gfx_hws : 1;
  185. u8 is_g4x : 1;
  186. u8 is_pineview : 1;
  187. u8 is_broadwater : 1;
  188. u8 is_crestline : 1;
  189. u8 is_ironlake : 1;
  190. u8 has_fbc : 1;
  191. u8 has_rc6 : 1;
  192. u8 has_pipe_cxsr : 1;
  193. u8 has_hotplug : 1;
  194. u8 cursor_needs_physical : 1;
  195. u8 has_overlay : 1;
  196. u8 overlay_needs_physical : 1;
  197. };
  198. enum no_fbc_reason {
  199. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  200. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  201. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  202. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  203. FBC_BAD_PLANE, /* fbc not supported on plane */
  204. FBC_NOT_TILED, /* buffer not tiled */
  205. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  206. };
  207. enum intel_pch {
  208. PCH_IBX, /* Ibexpeak PCH */
  209. PCH_CPT, /* Cougarpoint PCH */
  210. };
  211. #define QUIRK_PIPEA_FORCE (1<<0)
  212. struct intel_fbdev;
  213. typedef struct drm_i915_private {
  214. struct drm_device *dev;
  215. const struct intel_device_info *info;
  216. int has_gem;
  217. void __iomem *regs;
  218. struct intel_gmbus {
  219. struct i2c_adapter adapter;
  220. struct i2c_adapter *force_bitbanging;
  221. int pin;
  222. } *gmbus;
  223. struct pci_dev *bridge_dev;
  224. struct intel_ring_buffer render_ring;
  225. struct intel_ring_buffer bsd_ring;
  226. uint32_t next_seqno;
  227. drm_dma_handle_t *status_page_dmah;
  228. void *seqno_page;
  229. dma_addr_t dma_status_page;
  230. uint32_t counter;
  231. unsigned int seqno_gfx_addr;
  232. drm_local_map_t hws_map;
  233. struct drm_gem_object *seqno_obj;
  234. struct drm_gem_object *pwrctx;
  235. struct drm_gem_object *renderctx;
  236. struct resource mch_res;
  237. unsigned int cpp;
  238. int back_offset;
  239. int front_offset;
  240. int current_page;
  241. int page_flipping;
  242. #define I915_DEBUG_READ (1<<0)
  243. #define I915_DEBUG_WRITE (1<<1)
  244. unsigned long debug_flags;
  245. wait_queue_head_t irq_queue;
  246. atomic_t irq_received;
  247. /** Protects user_irq_refcount and irq_mask_reg */
  248. spinlock_t user_irq_lock;
  249. u32 trace_irq_seqno;
  250. /** Cached value of IMR to avoid reads in updating the bitfield */
  251. u32 irq_mask_reg;
  252. u32 pipestat[2];
  253. /** splitted irq regs for graphics and display engine on Ironlake,
  254. irq_mask_reg is still used for display irq. */
  255. u32 gt_irq_mask_reg;
  256. u32 gt_irq_enable_reg;
  257. u32 de_irq_enable_reg;
  258. u32 pch_irq_mask_reg;
  259. u32 pch_irq_enable_reg;
  260. u32 hotplug_supported_mask;
  261. struct work_struct hotplug_work;
  262. int tex_lru_log_granularity;
  263. int allow_batchbuffer;
  264. struct mem_block *agp_heap;
  265. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  266. int vblank_pipe;
  267. int num_pipe;
  268. /* For hangcheck timer */
  269. #define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
  270. struct timer_list hangcheck_timer;
  271. int hangcheck_count;
  272. uint32_t last_acthd;
  273. uint32_t last_instdone;
  274. uint32_t last_instdone1;
  275. unsigned long cfb_size;
  276. unsigned long cfb_pitch;
  277. unsigned long cfb_offset;
  278. int cfb_fence;
  279. int cfb_plane;
  280. int cfb_y;
  281. int irq_enabled;
  282. struct intel_opregion opregion;
  283. /* overlay */
  284. struct intel_overlay *overlay;
  285. /* LVDS info */
  286. int backlight_level; /* restore backlight to this value */
  287. bool panel_wants_dither;
  288. struct drm_display_mode *panel_fixed_mode;
  289. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  290. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  291. /* Feature bits from the VBIOS */
  292. unsigned int int_tv_support:1;
  293. unsigned int lvds_dither:1;
  294. unsigned int lvds_vbt:1;
  295. unsigned int int_crt_support:1;
  296. unsigned int lvds_use_ssc:1;
  297. unsigned int edp_support:1;
  298. int lvds_ssc_freq;
  299. int edp_bpp;
  300. struct notifier_block lid_notifier;
  301. int crt_ddc_pin;
  302. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  303. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  304. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  305. unsigned int fsb_freq, mem_freq, is_ddr3;
  306. spinlock_t error_lock;
  307. struct drm_i915_error_state *first_error;
  308. struct work_struct error_work;
  309. struct workqueue_struct *wq;
  310. /* Display functions */
  311. struct drm_i915_display_funcs display;
  312. /* PCH chipset type */
  313. enum intel_pch pch_type;
  314. unsigned long quirks;
  315. /* Register state */
  316. bool modeset_on_lid;
  317. u8 saveLBB;
  318. u32 saveDSPACNTR;
  319. u32 saveDSPBCNTR;
  320. u32 saveDSPARB;
  321. u32 saveHWS;
  322. u32 savePIPEACONF;
  323. u32 savePIPEBCONF;
  324. u32 savePIPEASRC;
  325. u32 savePIPEBSRC;
  326. u32 saveFPA0;
  327. u32 saveFPA1;
  328. u32 saveDPLL_A;
  329. u32 saveDPLL_A_MD;
  330. u32 saveHTOTAL_A;
  331. u32 saveHBLANK_A;
  332. u32 saveHSYNC_A;
  333. u32 saveVTOTAL_A;
  334. u32 saveVBLANK_A;
  335. u32 saveVSYNC_A;
  336. u32 saveBCLRPAT_A;
  337. u32 saveTRANSACONF;
  338. u32 saveTRANS_HTOTAL_A;
  339. u32 saveTRANS_HBLANK_A;
  340. u32 saveTRANS_HSYNC_A;
  341. u32 saveTRANS_VTOTAL_A;
  342. u32 saveTRANS_VBLANK_A;
  343. u32 saveTRANS_VSYNC_A;
  344. u32 savePIPEASTAT;
  345. u32 saveDSPASTRIDE;
  346. u32 saveDSPASIZE;
  347. u32 saveDSPAPOS;
  348. u32 saveDSPAADDR;
  349. u32 saveDSPASURF;
  350. u32 saveDSPATILEOFF;
  351. u32 savePFIT_PGM_RATIOS;
  352. u32 saveBLC_HIST_CTL;
  353. u32 saveBLC_PWM_CTL;
  354. u32 saveBLC_PWM_CTL2;
  355. u32 saveBLC_CPU_PWM_CTL;
  356. u32 saveBLC_CPU_PWM_CTL2;
  357. u32 saveFPB0;
  358. u32 saveFPB1;
  359. u32 saveDPLL_B;
  360. u32 saveDPLL_B_MD;
  361. u32 saveHTOTAL_B;
  362. u32 saveHBLANK_B;
  363. u32 saveHSYNC_B;
  364. u32 saveVTOTAL_B;
  365. u32 saveVBLANK_B;
  366. u32 saveVSYNC_B;
  367. u32 saveBCLRPAT_B;
  368. u32 saveTRANSBCONF;
  369. u32 saveTRANS_HTOTAL_B;
  370. u32 saveTRANS_HBLANK_B;
  371. u32 saveTRANS_HSYNC_B;
  372. u32 saveTRANS_VTOTAL_B;
  373. u32 saveTRANS_VBLANK_B;
  374. u32 saveTRANS_VSYNC_B;
  375. u32 savePIPEBSTAT;
  376. u32 saveDSPBSTRIDE;
  377. u32 saveDSPBSIZE;
  378. u32 saveDSPBPOS;
  379. u32 saveDSPBADDR;
  380. u32 saveDSPBSURF;
  381. u32 saveDSPBTILEOFF;
  382. u32 saveVGA0;
  383. u32 saveVGA1;
  384. u32 saveVGA_PD;
  385. u32 saveVGACNTRL;
  386. u32 saveADPA;
  387. u32 saveLVDS;
  388. u32 savePP_ON_DELAYS;
  389. u32 savePP_OFF_DELAYS;
  390. u32 saveDVOA;
  391. u32 saveDVOB;
  392. u32 saveDVOC;
  393. u32 savePP_ON;
  394. u32 savePP_OFF;
  395. u32 savePP_CONTROL;
  396. u32 savePP_DIVISOR;
  397. u32 savePFIT_CONTROL;
  398. u32 save_palette_a[256];
  399. u32 save_palette_b[256];
  400. u32 saveDPFC_CB_BASE;
  401. u32 saveFBC_CFB_BASE;
  402. u32 saveFBC_LL_BASE;
  403. u32 saveFBC_CONTROL;
  404. u32 saveFBC_CONTROL2;
  405. u32 saveIER;
  406. u32 saveIIR;
  407. u32 saveIMR;
  408. u32 saveDEIER;
  409. u32 saveDEIMR;
  410. u32 saveGTIER;
  411. u32 saveGTIMR;
  412. u32 saveFDI_RXA_IMR;
  413. u32 saveFDI_RXB_IMR;
  414. u32 saveCACHE_MODE_0;
  415. u32 saveMI_ARB_STATE;
  416. u32 saveSWF0[16];
  417. u32 saveSWF1[16];
  418. u32 saveSWF2[3];
  419. u8 saveMSR;
  420. u8 saveSR[8];
  421. u8 saveGR[25];
  422. u8 saveAR_INDEX;
  423. u8 saveAR[21];
  424. u8 saveDACMASK;
  425. u8 saveCR[37];
  426. uint64_t saveFENCE[16];
  427. u32 saveCURACNTR;
  428. u32 saveCURAPOS;
  429. u32 saveCURABASE;
  430. u32 saveCURBCNTR;
  431. u32 saveCURBPOS;
  432. u32 saveCURBBASE;
  433. u32 saveCURSIZE;
  434. u32 saveDP_B;
  435. u32 saveDP_C;
  436. u32 saveDP_D;
  437. u32 savePIPEA_GMCH_DATA_M;
  438. u32 savePIPEB_GMCH_DATA_M;
  439. u32 savePIPEA_GMCH_DATA_N;
  440. u32 savePIPEB_GMCH_DATA_N;
  441. u32 savePIPEA_DP_LINK_M;
  442. u32 savePIPEB_DP_LINK_M;
  443. u32 savePIPEA_DP_LINK_N;
  444. u32 savePIPEB_DP_LINK_N;
  445. u32 saveFDI_RXA_CTL;
  446. u32 saveFDI_TXA_CTL;
  447. u32 saveFDI_RXB_CTL;
  448. u32 saveFDI_TXB_CTL;
  449. u32 savePFA_CTL_1;
  450. u32 savePFB_CTL_1;
  451. u32 savePFA_WIN_SZ;
  452. u32 savePFB_WIN_SZ;
  453. u32 savePFA_WIN_POS;
  454. u32 savePFB_WIN_POS;
  455. u32 savePCH_DREF_CONTROL;
  456. u32 saveDISP_ARB_CTL;
  457. u32 savePIPEA_DATA_M1;
  458. u32 savePIPEA_DATA_N1;
  459. u32 savePIPEA_LINK_M1;
  460. u32 savePIPEA_LINK_N1;
  461. u32 savePIPEB_DATA_M1;
  462. u32 savePIPEB_DATA_N1;
  463. u32 savePIPEB_LINK_M1;
  464. u32 savePIPEB_LINK_N1;
  465. u32 saveMCHBAR_RENDER_STANDBY;
  466. struct {
  467. /** Bridge to intel-gtt-ko */
  468. struct intel_gtt *gtt;
  469. /** Memory allocator for GTT stolen memory */
  470. struct drm_mm vram;
  471. /** Memory allocator for GTT */
  472. struct drm_mm gtt_space;
  473. struct io_mapping *gtt_mapping;
  474. int gtt_mtrr;
  475. /**
  476. * Membership on list of all loaded devices, used to evict
  477. * inactive buffers under memory pressure.
  478. *
  479. * Modifications should only be done whilst holding the
  480. * shrink_list_lock spinlock.
  481. */
  482. struct list_head shrink_list;
  483. /**
  484. * List of objects which are not in the ringbuffer but which
  485. * still have a write_domain which needs to be flushed before
  486. * unbinding.
  487. *
  488. * last_rendering_seqno is 0 while an object is in this list.
  489. *
  490. * A reference is held on the buffer while on this list.
  491. */
  492. struct list_head flushing_list;
  493. /**
  494. * List of objects currently pending a GPU write flush.
  495. *
  496. * All elements on this list will belong to either the
  497. * active_list or flushing_list, last_rendering_seqno can
  498. * be used to differentiate between the two elements.
  499. */
  500. struct list_head gpu_write_list;
  501. /**
  502. * LRU list of objects which are not in the ringbuffer and
  503. * are ready to unbind, but are still in the GTT.
  504. *
  505. * last_rendering_seqno is 0 while an object is in this list.
  506. *
  507. * A reference is not held on the buffer while on this list,
  508. * as merely being GTT-bound shouldn't prevent its being
  509. * freed, and we'll pull it off the list in the free path.
  510. */
  511. struct list_head inactive_list;
  512. /** LRU list of objects with fence regs on them. */
  513. struct list_head fence_list;
  514. /**
  515. * List of objects currently pending being freed.
  516. *
  517. * These objects are no longer in use, but due to a signal
  518. * we were prevented from freeing them at the appointed time.
  519. */
  520. struct list_head deferred_free_list;
  521. /**
  522. * We leave the user IRQ off as much as possible,
  523. * but this means that requests will finish and never
  524. * be retired once the system goes idle. Set a timer to
  525. * fire periodically while the ring is running. When it
  526. * fires, go retire requests.
  527. */
  528. struct delayed_work retire_work;
  529. /**
  530. * Waiting sequence number, if any
  531. */
  532. uint32_t waiting_gem_seqno;
  533. /**
  534. * Last seq seen at irq time
  535. */
  536. uint32_t irq_gem_seqno;
  537. /**
  538. * Flag if the X Server, and thus DRM, is not currently in
  539. * control of the device.
  540. *
  541. * This is set between LeaveVT and EnterVT. It needs to be
  542. * replaced with a semaphore. It also needs to be
  543. * transitioned away from for kernel modesetting.
  544. */
  545. int suspended;
  546. /**
  547. * Flag if the hardware appears to be wedged.
  548. *
  549. * This is set when attempts to idle the device timeout.
  550. * It prevents command submission from occuring and makes
  551. * every pending request fail
  552. */
  553. atomic_t wedged;
  554. /** Bit 6 swizzling required for X tiling */
  555. uint32_t bit_6_swizzle_x;
  556. /** Bit 6 swizzling required for Y tiling */
  557. uint32_t bit_6_swizzle_y;
  558. /* storage for physical objects */
  559. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  560. } mm;
  561. struct sdvo_device_mapping sdvo_mappings[2];
  562. /* indicate whether the LVDS_BORDER should be enabled or not */
  563. unsigned int lvds_border_bits;
  564. /* Panel fitter placement and size for Ironlake+ */
  565. u32 pch_pf_pos, pch_pf_size;
  566. struct drm_crtc *plane_to_crtc_mapping[2];
  567. struct drm_crtc *pipe_to_crtc_mapping[2];
  568. wait_queue_head_t pending_flip_queue;
  569. bool flip_pending_is_done;
  570. /* Reclocking support */
  571. bool render_reclock_avail;
  572. bool lvds_downclock_avail;
  573. /* indicates the reduced downclock for LVDS*/
  574. int lvds_downclock;
  575. struct work_struct idle_work;
  576. struct timer_list idle_timer;
  577. bool busy;
  578. u16 orig_clock;
  579. int child_dev_num;
  580. struct child_device_config *child_dev;
  581. struct drm_connector *int_lvds_connector;
  582. bool mchbar_need_disable;
  583. u8 cur_delay;
  584. u8 min_delay;
  585. u8 max_delay;
  586. u8 fmax;
  587. u8 fstart;
  588. u64 last_count1;
  589. unsigned long last_time1;
  590. u64 last_count2;
  591. struct timespec last_time2;
  592. unsigned long gfx_power;
  593. int c_m;
  594. int r_t;
  595. u8 corr;
  596. spinlock_t *mchdev_lock;
  597. enum no_fbc_reason no_fbc_reason;
  598. struct drm_mm_node *compressed_fb;
  599. struct drm_mm_node *compressed_llb;
  600. /* list of fbdev register on this device */
  601. struct intel_fbdev *fbdev;
  602. } drm_i915_private_t;
  603. /** driver private structure attached to each drm_gem_object */
  604. struct drm_i915_gem_object {
  605. struct drm_gem_object base;
  606. /** Current space allocated to this object in the GTT, if any. */
  607. struct drm_mm_node *gtt_space;
  608. /** This object's place on the active/flushing/inactive lists */
  609. struct list_head list;
  610. /** This object's place on GPU write list */
  611. struct list_head gpu_write_list;
  612. /** This object's place on eviction list */
  613. struct list_head evict_list;
  614. /**
  615. * This is set if the object is on the active or flushing lists
  616. * (has pending rendering), and is not set if it's on inactive (ready
  617. * to be unbound).
  618. */
  619. unsigned int active : 1;
  620. /**
  621. * This is set if the object has been written to since last bound
  622. * to the GTT
  623. */
  624. unsigned int dirty : 1;
  625. /**
  626. * Fence register bits (if any) for this object. Will be set
  627. * as needed when mapped into the GTT.
  628. * Protected by dev->struct_mutex.
  629. *
  630. * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
  631. */
  632. signed int fence_reg : 5;
  633. /**
  634. * Used for checking the object doesn't appear more than once
  635. * in an execbuffer object list.
  636. */
  637. unsigned int in_execbuffer : 1;
  638. /**
  639. * Advice: are the backing pages purgeable?
  640. */
  641. unsigned int madv : 2;
  642. /**
  643. * Refcount for the pages array. With the current locking scheme, there
  644. * are at most two concurrent users: Binding a bo to the gtt and
  645. * pwrite/pread using physical addresses. So two bits for a maximum
  646. * of two users are enough.
  647. */
  648. unsigned int pages_refcount : 2;
  649. #define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
  650. /**
  651. * Current tiling mode for the object.
  652. */
  653. unsigned int tiling_mode : 2;
  654. /** How many users have pinned this object in GTT space. The following
  655. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  656. * (via user_pin_count), execbuffer (objects are not allowed multiple
  657. * times for the same batchbuffer), and the framebuffer code. When
  658. * switching/pageflipping, the framebuffer code has at most two buffers
  659. * pinned per crtc.
  660. *
  661. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  662. * bits with absolutely no headroom. So use 4 bits. */
  663. unsigned int pin_count : 4;
  664. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  665. /** AGP memory structure for our GTT binding. */
  666. DRM_AGP_MEM *agp_mem;
  667. struct page **pages;
  668. /**
  669. * Current offset of the object in GTT space.
  670. *
  671. * This is the same as gtt_space->start
  672. */
  673. uint32_t gtt_offset;
  674. /* Which ring is refering to is this object */
  675. struct intel_ring_buffer *ring;
  676. /**
  677. * Fake offset for use by mmap(2)
  678. */
  679. uint64_t mmap_offset;
  680. /** Breadcrumb of last rendering to the buffer. */
  681. uint32_t last_rendering_seqno;
  682. /** Current tiling stride for the object, if it's tiled. */
  683. uint32_t stride;
  684. /** Record of address bit 17 of each page at last unbind. */
  685. unsigned long *bit_17;
  686. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  687. uint32_t agp_type;
  688. /**
  689. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  690. * flags which individual pages are valid.
  691. */
  692. uint8_t *page_cpu_valid;
  693. /** User space pin count and filp owning the pin */
  694. uint32_t user_pin_count;
  695. struct drm_file *pin_filp;
  696. /** for phy allocated objects */
  697. struct drm_i915_gem_phys_object *phys_obj;
  698. /**
  699. * Number of crtcs where this object is currently the fb, but
  700. * will be page flipped away on the next vblank. When it
  701. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  702. */
  703. atomic_t pending_flip;
  704. };
  705. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  706. /**
  707. * Request queue structure.
  708. *
  709. * The request queue allows us to note sequence numbers that have been emitted
  710. * and may be associated with active buffers to be retired.
  711. *
  712. * By keeping this list, we can avoid having to do questionable
  713. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  714. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  715. */
  716. struct drm_i915_gem_request {
  717. /** On Which ring this request was generated */
  718. struct intel_ring_buffer *ring;
  719. /** GEM sequence number associated with this request. */
  720. uint32_t seqno;
  721. /** Time at which this request was emitted, in jiffies. */
  722. unsigned long emitted_jiffies;
  723. /** global list entry for this request */
  724. struct list_head list;
  725. /** file_priv list entry for this request */
  726. struct list_head client_list;
  727. };
  728. struct drm_i915_file_private {
  729. struct {
  730. struct list_head request_list;
  731. } mm;
  732. };
  733. enum intel_chip_family {
  734. CHIP_I8XX = 0x01,
  735. CHIP_I9XX = 0x02,
  736. CHIP_I915 = 0x04,
  737. CHIP_I965 = 0x08,
  738. };
  739. extern struct drm_ioctl_desc i915_ioctls[];
  740. extern int i915_max_ioctl;
  741. extern unsigned int i915_fbpercrtc;
  742. extern unsigned int i915_powersave;
  743. extern unsigned int i915_lvds_downclock;
  744. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  745. extern int i915_resume(struct drm_device *dev);
  746. extern void i915_save_display(struct drm_device *dev);
  747. extern void i915_restore_display(struct drm_device *dev);
  748. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  749. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  750. /* i915_dma.c */
  751. extern void i915_kernel_lost_context(struct drm_device * dev);
  752. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  753. extern int i915_driver_unload(struct drm_device *);
  754. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  755. extern void i915_driver_lastclose(struct drm_device * dev);
  756. extern void i915_driver_preclose(struct drm_device *dev,
  757. struct drm_file *file_priv);
  758. extern void i915_driver_postclose(struct drm_device *dev,
  759. struct drm_file *file_priv);
  760. extern int i915_driver_device_is_agp(struct drm_device * dev);
  761. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  762. unsigned long arg);
  763. extern int i915_emit_box(struct drm_device *dev,
  764. struct drm_clip_rect *boxes,
  765. int i, int DR1, int DR4);
  766. extern int i965_reset(struct drm_device *dev, u8 flags);
  767. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  768. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  769. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  770. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  771. /* i915_irq.c */
  772. void i915_hangcheck_elapsed(unsigned long data);
  773. extern int i915_irq_emit(struct drm_device *dev, void *data,
  774. struct drm_file *file_priv);
  775. extern int i915_irq_wait(struct drm_device *dev, void *data,
  776. struct drm_file *file_priv);
  777. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  778. extern void i915_enable_interrupt (struct drm_device *dev);
  779. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  780. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  781. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  782. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  783. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  784. struct drm_file *file_priv);
  785. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  786. struct drm_file *file_priv);
  787. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  788. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  789. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  790. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  791. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  792. struct drm_file *file_priv);
  793. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  794. extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
  795. extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
  796. u32 mask);
  797. extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
  798. u32 mask);
  799. void
  800. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  801. void
  802. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  803. void intel_enable_asle (struct drm_device *dev);
  804. #ifdef CONFIG_DEBUG_FS
  805. extern void i915_destroy_error_state(struct drm_device *dev);
  806. #else
  807. #define i915_destroy_error_state(x)
  808. #endif
  809. /* i915_mem.c */
  810. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  811. struct drm_file *file_priv);
  812. extern int i915_mem_free(struct drm_device *dev, void *data,
  813. struct drm_file *file_priv);
  814. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  815. struct drm_file *file_priv);
  816. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  817. struct drm_file *file_priv);
  818. extern void i915_mem_takedown(struct mem_block **heap);
  819. extern void i915_mem_release(struct drm_device * dev,
  820. struct drm_file *file_priv, struct mem_block *heap);
  821. /* i915_gem.c */
  822. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  823. struct drm_file *file_priv);
  824. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  825. struct drm_file *file_priv);
  826. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  827. struct drm_file *file_priv);
  828. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  829. struct drm_file *file_priv);
  830. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  831. struct drm_file *file_priv);
  832. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  833. struct drm_file *file_priv);
  834. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  835. struct drm_file *file_priv);
  836. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  837. struct drm_file *file_priv);
  838. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  839. struct drm_file *file_priv);
  840. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  841. struct drm_file *file_priv);
  842. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  843. struct drm_file *file_priv);
  844. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  845. struct drm_file *file_priv);
  846. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  847. struct drm_file *file_priv);
  848. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  849. struct drm_file *file_priv);
  850. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  851. struct drm_file *file_priv);
  852. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  853. struct drm_file *file_priv);
  854. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  855. struct drm_file *file_priv);
  856. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  857. struct drm_file *file_priv);
  858. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  859. struct drm_file *file_priv);
  860. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  861. struct drm_file *file_priv);
  862. void i915_gem_load(struct drm_device *dev);
  863. int i915_gem_init_object(struct drm_gem_object *obj);
  864. struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
  865. size_t size);
  866. void i915_gem_free_object(struct drm_gem_object *obj);
  867. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  868. void i915_gem_object_unpin(struct drm_gem_object *obj);
  869. int i915_gem_object_unbind(struct drm_gem_object *obj);
  870. void i915_gem_release_mmap(struct drm_gem_object *obj);
  871. void i915_gem_lastclose(struct drm_device *dev);
  872. uint32_t i915_get_gem_seqno(struct drm_device *dev,
  873. struct intel_ring_buffer *ring);
  874. bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
  875. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
  876. bool interruptible);
  877. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
  878. bool interruptible);
  879. void i915_gem_retire_requests(struct drm_device *dev);
  880. void i915_gem_clflush_object(struct drm_gem_object *obj);
  881. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  882. uint32_t read_domains,
  883. uint32_t write_domain);
  884. int i915_gem_init_ringbuffer(struct drm_device *dev);
  885. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  886. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  887. unsigned long end);
  888. int i915_gpu_idle(struct drm_device *dev);
  889. int i915_gem_idle(struct drm_device *dev);
  890. uint32_t i915_add_request(struct drm_device *dev,
  891. struct drm_file *file_priv,
  892. struct drm_i915_gem_request *request,
  893. struct intel_ring_buffer *ring);
  894. int i915_do_wait_request(struct drm_device *dev,
  895. uint32_t seqno,
  896. bool interruptible,
  897. struct intel_ring_buffer *ring);
  898. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  899. void i915_gem_process_flushing_list(struct drm_device *dev,
  900. uint32_t flush_domains,
  901. struct intel_ring_buffer *ring);
  902. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  903. int write);
  904. int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
  905. bool pipelined);
  906. int i915_gem_attach_phys_object(struct drm_device *dev,
  907. struct drm_gem_object *obj,
  908. int id,
  909. int align);
  910. void i915_gem_detach_phys_object(struct drm_device *dev,
  911. struct drm_gem_object *obj);
  912. void i915_gem_free_all_phys_object(struct drm_device *dev);
  913. int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
  914. void i915_gem_object_put_pages(struct drm_gem_object *obj);
  915. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  916. void i915_gem_shrinker_init(void);
  917. void i915_gem_shrinker_exit(void);
  918. /* i915_gem_evict.c */
  919. int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
  920. int i915_gem_evict_everything(struct drm_device *dev);
  921. int i915_gem_evict_inactive(struct drm_device *dev);
  922. /* i915_gem_tiling.c */
  923. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  924. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  925. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  926. bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
  927. int tiling_mode);
  928. bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
  929. int tiling_mode);
  930. /* i915_gem_debug.c */
  931. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  932. const char *where, uint32_t mark);
  933. #if WATCH_INACTIVE
  934. void i915_verify_inactive(struct drm_device *dev, char *file, int line);
  935. #else
  936. #define i915_verify_inactive(dev, file, line)
  937. #endif
  938. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  939. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  940. const char *where, uint32_t mark);
  941. void i915_dump_lru(struct drm_device *dev, const char *where);
  942. /* i915_debugfs.c */
  943. int i915_debugfs_init(struct drm_minor *minor);
  944. void i915_debugfs_cleanup(struct drm_minor *minor);
  945. /* i915_suspend.c */
  946. extern int i915_save_state(struct drm_device *dev);
  947. extern int i915_restore_state(struct drm_device *dev);
  948. /* i915_suspend.c */
  949. extern int i915_save_state(struct drm_device *dev);
  950. extern int i915_restore_state(struct drm_device *dev);
  951. /* intel_i2c.c */
  952. extern int intel_setup_gmbus(struct drm_device *dev);
  953. extern void intel_teardown_gmbus(struct drm_device *dev);
  954. extern void intel_i2c_reset(struct drm_device *dev);
  955. /* intel_opregion.c */
  956. extern int intel_opregion_setup(struct drm_device *dev);
  957. #ifdef CONFIG_ACPI
  958. extern void intel_opregion_init(struct drm_device *dev);
  959. extern void intel_opregion_fini(struct drm_device *dev);
  960. extern void intel_opregion_asle_intr(struct drm_device *dev);
  961. extern void intel_opregion_gse_intr(struct drm_device *dev);
  962. extern void intel_opregion_enable_asle(struct drm_device *dev);
  963. #else
  964. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  965. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  966. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  967. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  968. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  969. #endif
  970. /* modesetting */
  971. extern void intel_modeset_init(struct drm_device *dev);
  972. extern void intel_modeset_cleanup(struct drm_device *dev);
  973. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  974. extern void i8xx_disable_fbc(struct drm_device *dev);
  975. extern void g4x_disable_fbc(struct drm_device *dev);
  976. extern void ironlake_disable_fbc(struct drm_device *dev);
  977. extern void intel_disable_fbc(struct drm_device *dev);
  978. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  979. extern bool intel_fbc_enabled(struct drm_device *dev);
  980. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  981. extern void intel_detect_pch (struct drm_device *dev);
  982. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  983. /* overlay */
  984. #ifdef CONFIG_DEBUG_FS
  985. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  986. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  987. #endif
  988. /**
  989. * Lock test for when it's just for synchronization of ring access.
  990. *
  991. * In that case, we don't need to do it when GEM is initialized as nobody else
  992. * has access to the ring.
  993. */
  994. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  995. if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
  996. == NULL) \
  997. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  998. } while (0)
  999. static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg)
  1000. {
  1001. u32 val;
  1002. val = readl(dev_priv->regs + reg);
  1003. if (dev_priv->debug_flags & I915_DEBUG_READ)
  1004. printk(KERN_ERR "read 0x%08x from 0x%08x\n", val, reg);
  1005. return val;
  1006. }
  1007. static inline void i915_write(struct drm_i915_private *dev_priv, u32 reg,
  1008. u32 val)
  1009. {
  1010. writel(val, dev_priv->regs + reg);
  1011. if (dev_priv->debug_flags & I915_DEBUG_WRITE)
  1012. printk(KERN_ERR "wrote 0x%08x to 0x%08x\n", val, reg);
  1013. }
  1014. #define I915_READ(reg) i915_read(dev_priv, (reg))
  1015. #define I915_WRITE(reg, val) i915_write(dev_priv, (reg), (val))
  1016. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  1017. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  1018. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  1019. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  1020. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  1021. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  1022. #define POSTING_READ(reg) (void)I915_READ(reg)
  1023. #define POSTING_READ16(reg) (void)I915_READ16(reg)
  1024. #define I915_DEBUG_ENABLE_IO() (dev_priv->debug_flags |= I915_DEBUG_READ | \
  1025. I915_DEBUG_WRITE)
  1026. #define I915_DEBUG_DISABLE_IO() (dev_priv->debug_flags &= ~(I915_DEBUG_READ | \
  1027. I915_DEBUG_WRITE))
  1028. #define I915_VERBOSE 0
  1029. #define BEGIN_LP_RING(n) do { \
  1030. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1031. if (I915_VERBOSE) \
  1032. DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
  1033. intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
  1034. } while (0)
  1035. #define OUT_RING(x) do { \
  1036. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1037. if (I915_VERBOSE) \
  1038. DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
  1039. intel_ring_emit(dev, &dev_priv__->render_ring, x); \
  1040. } while (0)
  1041. #define ADVANCE_LP_RING() do { \
  1042. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1043. if (I915_VERBOSE) \
  1044. DRM_DEBUG("ADVANCE_LP_RING %x\n", \
  1045. dev_priv__->render_ring.tail); \
  1046. intel_ring_advance(dev, &dev_priv__->render_ring); \
  1047. } while(0)
  1048. /**
  1049. * Reads a dword out of the status page, which is written to from the command
  1050. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  1051. * MI_STORE_DATA_IMM.
  1052. *
  1053. * The following dwords have a reserved meaning:
  1054. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  1055. * 0x04: ring 0 head pointer
  1056. * 0x05: ring 1 head pointer (915-class)
  1057. * 0x06: ring 2 head pointer (915-class)
  1058. * 0x10-0x1b: Context status DWords (GM45)
  1059. * 0x1f: Last written status offset. (GM45)
  1060. *
  1061. * The area from dword 0x20 to 0x3ff is available for driver usage.
  1062. */
  1063. #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
  1064. (dev_priv->render_ring.status_page.page_addr))[reg])
  1065. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  1066. #define I915_GEM_HWS_INDEX 0x20
  1067. #define I915_BREADCRUMB_INDEX 0x21
  1068. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  1069. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  1070. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  1071. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1072. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  1073. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1074. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  1075. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  1076. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1077. #define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
  1078. #define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
  1079. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1080. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1081. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1082. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1083. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1084. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1085. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1086. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1087. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1088. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1089. #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
  1090. #define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
  1091. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1092. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1093. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1094. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1095. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1096. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1097. #define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
  1098. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1099. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1100. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1101. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1102. * rows, which changed the alignment requirements and fence programming.
  1103. */
  1104. #define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
  1105. IS_I915GM(dev)))
  1106. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
  1107. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1108. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1109. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1110. #define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
  1111. !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
  1112. !IS_GEN6(dev))
  1113. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1114. /* dsparb controlled by hw only */
  1115. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1116. #define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
  1117. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1118. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1119. #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
  1120. #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
  1121. IS_GEN6(dev))
  1122. #define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
  1123. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1124. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1125. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  1126. #endif