cx18-firmware.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375
  1. /*
  2. * cx18 firmware functions
  3. *
  4. * Copyright (C) 2007 Hans Verkuil <hverkuil@xs4all.nl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA
  19. * 02111-1307 USA
  20. */
  21. #include "cx18-driver.h"
  22. #include "cx18-scb.h"
  23. #include "cx18-irq.h"
  24. #include "cx18-firmware.h"
  25. #include "cx18-cards.h"
  26. #include <linux/firmware.h>
  27. #define CX18_PROC_SOFT_RESET 0xc70010
  28. #define CX18_DDR_SOFT_RESET 0xc70014
  29. #define CX18_CLOCK_SELECT1 0xc71000
  30. #define CX18_CLOCK_SELECT2 0xc71004
  31. #define CX18_HALF_CLOCK_SELECT1 0xc71008
  32. #define CX18_HALF_CLOCK_SELECT2 0xc7100C
  33. #define CX18_CLOCK_POLARITY1 0xc71010
  34. #define CX18_CLOCK_POLARITY2 0xc71014
  35. #define CX18_ADD_DELAY_ENABLE1 0xc71018
  36. #define CX18_ADD_DELAY_ENABLE2 0xc7101C
  37. #define CX18_CLOCK_ENABLE1 0xc71020
  38. #define CX18_CLOCK_ENABLE2 0xc71024
  39. #define CX18_REG_BUS_TIMEOUT_EN 0xc72024
  40. #define CX18_FAST_CLOCK_PLL_INT 0xc78000
  41. #define CX18_FAST_CLOCK_PLL_FRAC 0xc78004
  42. #define CX18_FAST_CLOCK_PLL_POST 0xc78008
  43. #define CX18_FAST_CLOCK_PLL_PRESCALE 0xc7800C
  44. #define CX18_FAST_CLOCK_PLL_ADJUST_BANDWIDTH 0xc78010
  45. #define CX18_SLOW_CLOCK_PLL_INT 0xc78014
  46. #define CX18_SLOW_CLOCK_PLL_FRAC 0xc78018
  47. #define CX18_SLOW_CLOCK_PLL_POST 0xc7801C
  48. #define CX18_MPEG_CLOCK_PLL_INT 0xc78040
  49. #define CX18_MPEG_CLOCK_PLL_FRAC 0xc78044
  50. #define CX18_MPEG_CLOCK_PLL_POST 0xc78048
  51. #define CX18_PLL_POWER_DOWN 0xc78088
  52. #define CX18_SW1_INT_STATUS 0xc73104
  53. #define CX18_SW1_INT_ENABLE_PCI 0xc7311C
  54. #define CX18_SW2_INT_SET 0xc73140
  55. #define CX18_SW2_INT_STATUS 0xc73144
  56. #define CX18_ADEC_CONTROL 0xc78120
  57. #define CX18_DDR_REQUEST_ENABLE 0xc80000
  58. #define CX18_DDR_CHIP_CONFIG 0xc80004
  59. #define CX18_DDR_REFRESH 0xc80008
  60. #define CX18_DDR_TIMING1 0xc8000C
  61. #define CX18_DDR_TIMING2 0xc80010
  62. #define CX18_DDR_POWER_REG 0xc8001C
  63. #define CX18_DDR_TUNE_LANE 0xc80048
  64. #define CX18_DDR_INITIAL_EMRS 0xc80054
  65. #define CX18_DDR_MB_PER_ROW_7 0xc8009C
  66. #define CX18_DDR_BASE_63_ADDR 0xc804FC
  67. #define CX18_WMB_CLIENT02 0xc90108
  68. #define CX18_WMB_CLIENT05 0xc90114
  69. #define CX18_WMB_CLIENT06 0xc90118
  70. #define CX18_WMB_CLIENT07 0xc9011C
  71. #define CX18_WMB_CLIENT08 0xc90120
  72. #define CX18_WMB_CLIENT09 0xc90124
  73. #define CX18_WMB_CLIENT10 0xc90128
  74. #define CX18_WMB_CLIENT11 0xc9012C
  75. #define CX18_WMB_CLIENT12 0xc90130
  76. #define CX18_WMB_CLIENT13 0xc90134
  77. #define CX18_WMB_CLIENT14 0xc90138
  78. #define CX18_DSP0_INTERRUPT_MASK 0xd0004C
  79. /* Encoder/decoder firmware sizes */
  80. #define CX18_FW_CPU_SIZE (158332)
  81. #define CX18_FW_APU_SIZE (141200)
  82. #define APU_ROM_SYNC1 0x6D676553 /* "mgeS" */
  83. #define APU_ROM_SYNC2 0x72646548 /* "rdeH" */
  84. struct cx18_apu_rom_seghdr {
  85. u32 sync1;
  86. u32 sync2;
  87. u32 addr;
  88. u32 size;
  89. };
  90. static int load_cpu_fw_direct(const char *fn, u8 __iomem *mem, struct cx18 *cx, long size)
  91. {
  92. const struct firmware *fw = NULL;
  93. int retries = 3;
  94. int i, j;
  95. u32 __iomem *dst = (u32 __iomem *)mem;
  96. const u32 *src;
  97. retry:
  98. if (!retries || request_firmware(&fw, fn, &cx->dev->dev)) {
  99. CX18_ERR("Unable to open firmware %s (must be %ld bytes)\n",
  100. fn, size);
  101. CX18_ERR("Did you put the firmware in the hotplug firmware directory?\n");
  102. return -ENOMEM;
  103. }
  104. src = (const u32 *)fw->data;
  105. if (fw->size != size) {
  106. /* Due to race conditions in firmware loading (esp. with
  107. udev <0.95) the wrong file was sometimes loaded. So we check
  108. filesizes to see if at least the right-sized file was
  109. loaded. If not, then we retry. */
  110. CX18_INFO("retry: file loaded was not %s (expected size %ld, got %zd)\n",
  111. fn, size, fw->size);
  112. release_firmware(fw);
  113. retries--;
  114. goto retry;
  115. }
  116. for (i = 0; i < fw->size; i += 4096) {
  117. setup_page(i);
  118. for (j = i; j < fw->size && j < i + 4096; j += 4) {
  119. /* no need for endianness conversion on the ppc */
  120. __raw_writel(*src, dst);
  121. if (__raw_readl(dst) != *src) {
  122. CX18_ERR("Mismatch at offset %x\n", i);
  123. release_firmware(fw);
  124. return -EIO;
  125. }
  126. dst++;
  127. src++;
  128. }
  129. }
  130. if (!test_bit(CX18_F_I_LOADED_FW, &cx->i_flags))
  131. CX18_INFO("loaded %s firmware (%zd bytes)\n", fn, fw->size);
  132. release_firmware(fw);
  133. return size;
  134. }
  135. static int load_apu_fw_direct(const char *fn, u8 __iomem *dst, struct cx18 *cx, long size)
  136. {
  137. const struct firmware *fw = NULL;
  138. int retries = 3;
  139. int i, j;
  140. const u32 *src;
  141. struct cx18_apu_rom_seghdr seghdr;
  142. const u8 *vers;
  143. u32 offset = 0;
  144. u32 apu_version = 0;
  145. int sz;
  146. retry:
  147. if (!retries || request_firmware(&fw, fn, &cx->dev->dev)) {
  148. CX18_ERR("unable to open firmware %s (must be %ld bytes)\n",
  149. fn, size);
  150. CX18_ERR("did you put the firmware in the hotplug firmware directory?\n");
  151. return -ENOMEM;
  152. }
  153. src = (const u32 *)fw->data;
  154. vers = fw->data + sizeof(seghdr);
  155. sz = fw->size;
  156. if (fw->size != size) {
  157. /* Due to race conditions in firmware loading (esp. with
  158. udev <0.95) the wrong file was sometimes loaded. So we check
  159. filesizes to see if at least the right-sized file was
  160. loaded. If not, then we retry. */
  161. CX18_INFO("retry: file loaded was not %s (expected size %ld, got %zd)\n",
  162. fn, size, fw->size);
  163. release_firmware(fw);
  164. retries--;
  165. goto retry;
  166. }
  167. apu_version = (vers[0] << 24) | (vers[4] << 16) | vers[32];
  168. while (offset + sizeof(seghdr) < size) {
  169. /* TODO: byteswapping */
  170. memcpy(&seghdr, src + offset / 4, sizeof(seghdr));
  171. offset += sizeof(seghdr);
  172. if (seghdr.sync1 != APU_ROM_SYNC1 ||
  173. seghdr.sync2 != APU_ROM_SYNC2) {
  174. offset += seghdr.size;
  175. continue;
  176. }
  177. CX18_DEBUG_INFO("load segment %x-%x\n", seghdr.addr,
  178. seghdr.addr + seghdr.size - 1);
  179. if (offset + seghdr.size > sz)
  180. break;
  181. for (i = 0; i < seghdr.size; i += 4096) {
  182. setup_page(offset + i);
  183. for (j = i; j < seghdr.size && j < i + 4096; j += 4) {
  184. /* no need for endianness conversion on the ppc */
  185. __raw_writel(src[(offset + j) / 4], dst + seghdr.addr + j);
  186. if (__raw_readl(dst + seghdr.addr + j) != src[(offset + j) / 4]) {
  187. CX18_ERR("Mismatch at offset %x\n", offset + j);
  188. release_firmware(fw);
  189. return -EIO;
  190. }
  191. }
  192. }
  193. offset += seghdr.size;
  194. }
  195. if (!test_bit(CX18_F_I_LOADED_FW, &cx->i_flags))
  196. CX18_INFO("loaded %s firmware V%08x (%zd bytes)\n",
  197. fn, apu_version, fw->size);
  198. release_firmware(fw);
  199. /* Clear bit0 for APU to start from 0 */
  200. write_reg(read_reg(0xc72030) & ~1, 0xc72030);
  201. return size;
  202. }
  203. void cx18_halt_firmware(struct cx18 *cx)
  204. {
  205. CX18_DEBUG_INFO("Preparing for firmware halt.\n");
  206. write_reg(0x000F000F, CX18_PROC_SOFT_RESET); /* stop the fw */
  207. write_reg(0x00020002, CX18_ADEC_CONTROL);
  208. }
  209. void cx18_init_power(struct cx18 *cx, int lowpwr)
  210. {
  211. /* power-down Spare and AOM PLLs */
  212. /* power-up fast, slow and mpeg PLLs */
  213. write_reg(0x00000008, CX18_PLL_POWER_DOWN);
  214. /* ADEC out of sleep */
  215. write_reg(0x00020000, CX18_ADEC_CONTROL);
  216. /* The fast clock is at 200/245 MHz */
  217. write_reg(lowpwr ? 0xD : 0x11, CX18_FAST_CLOCK_PLL_INT);
  218. write_reg(lowpwr ? 0x1EFBF37 : 0x038E3D7, CX18_FAST_CLOCK_PLL_FRAC);
  219. write_reg(2, CX18_FAST_CLOCK_PLL_POST);
  220. write_reg(1, CX18_FAST_CLOCK_PLL_PRESCALE);
  221. write_reg(4, CX18_FAST_CLOCK_PLL_ADJUST_BANDWIDTH);
  222. /* set slow clock to 125/120 MHz */
  223. write_reg(lowpwr ? 0x11 : 0x10, CX18_SLOW_CLOCK_PLL_INT);
  224. write_reg(lowpwr ? 0xEBAF05 : 0x18618A8, CX18_SLOW_CLOCK_PLL_FRAC);
  225. write_reg(4, CX18_SLOW_CLOCK_PLL_POST);
  226. /* mpeg clock pll 54MHz */
  227. write_reg(0xF, CX18_MPEG_CLOCK_PLL_INT);
  228. write_reg(0x2BCFEF, CX18_MPEG_CLOCK_PLL_FRAC);
  229. write_reg(8, CX18_MPEG_CLOCK_PLL_POST);
  230. /* Defaults */
  231. /* APU = SC or SC/2 = 125/62.5 */
  232. /* EPU = SC = 125 */
  233. /* DDR = FC = 180 */
  234. /* ENC = SC = 125 */
  235. /* AI1 = SC = 125 */
  236. /* VIM2 = disabled */
  237. /* PCI = FC/2 = 90 */
  238. /* AI2 = disabled */
  239. /* DEMUX = disabled */
  240. /* AO = SC/2 = 62.5 */
  241. /* SER = 54MHz */
  242. /* VFC = disabled */
  243. /* USB = disabled */
  244. write_reg(lowpwr ? 0xFFFF0020 : 0x00060004, CX18_CLOCK_SELECT1);
  245. write_reg(lowpwr ? 0xFFFF0004 : 0x00060006, CX18_CLOCK_SELECT2);
  246. write_reg(0xFFFF0002, CX18_HALF_CLOCK_SELECT1);
  247. write_reg(0xFFFF0104, CX18_HALF_CLOCK_SELECT2);
  248. write_reg(0xFFFF9026, CX18_CLOCK_ENABLE1);
  249. write_reg(0xFFFF3105, CX18_CLOCK_ENABLE2);
  250. }
  251. void cx18_init_memory(struct cx18 *cx)
  252. {
  253. cx18_msleep_timeout(10, 0);
  254. write_reg(0x10000, CX18_DDR_SOFT_RESET);
  255. cx18_msleep_timeout(10, 0);
  256. write_reg(cx->card->ddr.chip_config, CX18_DDR_CHIP_CONFIG);
  257. cx18_msleep_timeout(10, 0);
  258. write_reg(cx->card->ddr.refresh, CX18_DDR_REFRESH);
  259. write_reg(cx->card->ddr.timing1, CX18_DDR_TIMING1);
  260. write_reg(cx->card->ddr.timing2, CX18_DDR_TIMING2);
  261. cx18_msleep_timeout(10, 0);
  262. /* Initialize DQS pad time */
  263. write_reg(cx->card->ddr.tune_lane, CX18_DDR_TUNE_LANE);
  264. write_reg(cx->card->ddr.initial_emrs, CX18_DDR_INITIAL_EMRS);
  265. cx18_msleep_timeout(10, 0);
  266. write_reg(0x20000, CX18_DDR_SOFT_RESET);
  267. cx18_msleep_timeout(10, 0);
  268. /* use power-down mode when idle */
  269. write_reg(0x00000010, CX18_DDR_POWER_REG);
  270. write_reg(0x10001, CX18_REG_BUS_TIMEOUT_EN);
  271. write_reg(0x48, CX18_DDR_MB_PER_ROW_7);
  272. write_reg(0xE0000, CX18_DDR_BASE_63_ADDR);
  273. write_reg(0x00000101, CX18_WMB_CLIENT02); /* AO */
  274. write_reg(0x00000101, CX18_WMB_CLIENT09); /* AI2 */
  275. write_reg(0x00000101, CX18_WMB_CLIENT05); /* VIM1 */
  276. write_reg(0x00000101, CX18_WMB_CLIENT06); /* AI1 */
  277. write_reg(0x00000101, CX18_WMB_CLIENT07); /* 3D comb */
  278. write_reg(0x00000101, CX18_WMB_CLIENT10); /* ME */
  279. write_reg(0x00000101, CX18_WMB_CLIENT12); /* ENC */
  280. write_reg(0x00000101, CX18_WMB_CLIENT13); /* PK */
  281. write_reg(0x00000101, CX18_WMB_CLIENT11); /* RC */
  282. write_reg(0x00000101, CX18_WMB_CLIENT14); /* AVO */
  283. }
  284. int cx18_firmware_init(struct cx18 *cx)
  285. {
  286. /* Allow chip to control CLKRUN */
  287. write_reg(0x5, CX18_DSP0_INTERRUPT_MASK);
  288. write_reg(0x000F000F, CX18_PROC_SOFT_RESET); /* stop the fw */
  289. cx18_msleep_timeout(1, 0);
  290. sw1_irq_enable(IRQ_CPU_TO_EPU | IRQ_APU_TO_EPU);
  291. sw2_irq_enable(IRQ_CPU_TO_EPU_ACK | IRQ_APU_TO_EPU_ACK);
  292. /* Only if the processor is not running */
  293. if (read_reg(CX18_PROC_SOFT_RESET) & 8) {
  294. int sz = load_apu_fw_direct("v4l-cx23418-apu.fw",
  295. cx->enc_mem, cx, CX18_FW_APU_SIZE);
  296. write_enc(0xE51FF004, 0);
  297. write_enc(0xa00000, 4); /* todo: not hardcoded */
  298. write_reg(0x00010000, CX18_PROC_SOFT_RESET); /* Start APU */
  299. cx18_msleep_timeout(500, 0);
  300. sz = sz <= 0 ? sz : load_cpu_fw_direct("v4l-cx23418-cpu.fw",
  301. cx->enc_mem, cx, CX18_FW_CPU_SIZE);
  302. if (sz > 0) {
  303. int retries = 0;
  304. /* start the CPU */
  305. write_reg(0x00080000, CX18_PROC_SOFT_RESET);
  306. while (retries++ < 50) { /* Loop for max 500mS */
  307. if ((read_reg(CX18_PROC_SOFT_RESET) & 1) == 0)
  308. break;
  309. cx18_msleep_timeout(10, 0);
  310. }
  311. cx18_msleep_timeout(200, 0);
  312. if (retries == 51) {
  313. CX18_ERR("Could not start the CPU\n");
  314. return -EIO;
  315. }
  316. }
  317. if (sz <= 0)
  318. return -EIO;
  319. }
  320. /* initialize GPIO */
  321. write_reg(0x14001400, 0xC78110);
  322. return 0;
  323. }