rt73usb.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163
  1. /*
  2. Copyright (C) 2004 - 2007 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt73usb
  19. Abstract: rt73usb device specific routines.
  20. Supported chipsets: rt2571W & rt2671.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/usb.h>
  28. #include "rt2x00.h"
  29. #include "rt2x00usb.h"
  30. #include "rt73usb.h"
  31. /*
  32. * Register access.
  33. * All access to the CSR registers will go through the methods
  34. * rt73usb_register_read and rt73usb_register_write.
  35. * BBP and RF register require indirect register access,
  36. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  37. * These indirect registers work with busy bits,
  38. * and we will try maximal REGISTER_BUSY_COUNT times to access
  39. * the register while taking a REGISTER_BUSY_DELAY us delay
  40. * between each attampt. When the busy bit is still set at that time,
  41. * the access attempt is considered to have failed,
  42. * and we will print an error.
  43. * The _lock versions must be used if you already hold the usb_cache_mutex
  44. */
  45. static inline void rt73usb_register_read(struct rt2x00_dev *rt2x00dev,
  46. const unsigned int offset, u32 *value)
  47. {
  48. __le32 reg;
  49. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
  50. USB_VENDOR_REQUEST_IN, offset,
  51. &reg, sizeof(u32), REGISTER_TIMEOUT);
  52. *value = le32_to_cpu(reg);
  53. }
  54. static inline void rt73usb_register_read_lock(struct rt2x00_dev *rt2x00dev,
  55. const unsigned int offset, u32 *value)
  56. {
  57. __le32 reg;
  58. rt2x00usb_vendor_req_buff_lock(rt2x00dev, USB_MULTI_READ,
  59. USB_VENDOR_REQUEST_IN, offset,
  60. &reg, sizeof(u32), REGISTER_TIMEOUT);
  61. *value = le32_to_cpu(reg);
  62. }
  63. static inline void rt73usb_register_multiread(struct rt2x00_dev *rt2x00dev,
  64. const unsigned int offset,
  65. void *value, const u32 length)
  66. {
  67. int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
  68. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_READ,
  69. USB_VENDOR_REQUEST_IN, offset,
  70. value, length, timeout);
  71. }
  72. static inline void rt73usb_register_write(struct rt2x00_dev *rt2x00dev,
  73. const unsigned int offset, u32 value)
  74. {
  75. __le32 reg = cpu_to_le32(value);
  76. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
  77. USB_VENDOR_REQUEST_OUT, offset,
  78. &reg, sizeof(u32), REGISTER_TIMEOUT);
  79. }
  80. static inline void rt73usb_register_write_lock(struct rt2x00_dev *rt2x00dev,
  81. const unsigned int offset, u32 value)
  82. {
  83. __le32 reg = cpu_to_le32(value);
  84. rt2x00usb_vendor_req_buff_lock(rt2x00dev, USB_MULTI_WRITE,
  85. USB_VENDOR_REQUEST_OUT, offset,
  86. &reg, sizeof(u32), REGISTER_TIMEOUT);
  87. }
  88. static inline void rt73usb_register_multiwrite(struct rt2x00_dev *rt2x00dev,
  89. const unsigned int offset,
  90. void *value, const u32 length)
  91. {
  92. int timeout = REGISTER_TIMEOUT * (length / sizeof(u32));
  93. rt2x00usb_vendor_request_buff(rt2x00dev, USB_MULTI_WRITE,
  94. USB_VENDOR_REQUEST_OUT, offset,
  95. value, length, timeout);
  96. }
  97. static u32 rt73usb_bbp_check(struct rt2x00_dev *rt2x00dev)
  98. {
  99. u32 reg;
  100. unsigned int i;
  101. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  102. rt73usb_register_read_lock(rt2x00dev, PHY_CSR3, &reg);
  103. if (!rt2x00_get_field32(reg, PHY_CSR3_BUSY))
  104. break;
  105. udelay(REGISTER_BUSY_DELAY);
  106. }
  107. return reg;
  108. }
  109. static void rt73usb_bbp_write(struct rt2x00_dev *rt2x00dev,
  110. const unsigned int word, const u8 value)
  111. {
  112. u32 reg;
  113. mutex_lock(&rt2x00dev->usb_cache_mutex);
  114. /*
  115. * Wait until the BBP becomes ready.
  116. */
  117. reg = rt73usb_bbp_check(rt2x00dev);
  118. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  119. ERROR(rt2x00dev, "PHY_CSR3 register busy. Write failed.\n");
  120. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  121. return;
  122. }
  123. /*
  124. * Write the data into the BBP.
  125. */
  126. reg = 0;
  127. rt2x00_set_field32(&reg, PHY_CSR3_VALUE, value);
  128. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  129. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  130. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 0);
  131. rt73usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
  132. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  133. }
  134. static void rt73usb_bbp_read(struct rt2x00_dev *rt2x00dev,
  135. const unsigned int word, u8 *value)
  136. {
  137. u32 reg;
  138. mutex_lock(&rt2x00dev->usb_cache_mutex);
  139. /*
  140. * Wait until the BBP becomes ready.
  141. */
  142. reg = rt73usb_bbp_check(rt2x00dev);
  143. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  144. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  145. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  146. return;
  147. }
  148. /*
  149. * Write the request into the BBP.
  150. */
  151. reg = 0;
  152. rt2x00_set_field32(&reg, PHY_CSR3_REGNUM, word);
  153. rt2x00_set_field32(&reg, PHY_CSR3_BUSY, 1);
  154. rt2x00_set_field32(&reg, PHY_CSR3_READ_CONTROL, 1);
  155. rt73usb_register_write_lock(rt2x00dev, PHY_CSR3, reg);
  156. /*
  157. * Wait until the BBP becomes ready.
  158. */
  159. reg = rt73usb_bbp_check(rt2x00dev);
  160. if (rt2x00_get_field32(reg, PHY_CSR3_BUSY)) {
  161. ERROR(rt2x00dev, "PHY_CSR3 register busy. Read failed.\n");
  162. *value = 0xff;
  163. return;
  164. }
  165. *value = rt2x00_get_field32(reg, PHY_CSR3_VALUE);
  166. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  167. }
  168. static void rt73usb_rf_write(struct rt2x00_dev *rt2x00dev,
  169. const unsigned int word, const u32 value)
  170. {
  171. u32 reg;
  172. unsigned int i;
  173. if (!word)
  174. return;
  175. mutex_lock(&rt2x00dev->usb_cache_mutex);
  176. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  177. rt73usb_register_read_lock(rt2x00dev, PHY_CSR4, &reg);
  178. if (!rt2x00_get_field32(reg, PHY_CSR4_BUSY))
  179. goto rf_write;
  180. udelay(REGISTER_BUSY_DELAY);
  181. }
  182. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  183. ERROR(rt2x00dev, "PHY_CSR4 register busy. Write failed.\n");
  184. return;
  185. rf_write:
  186. reg = 0;
  187. rt2x00_set_field32(&reg, PHY_CSR4_VALUE, value);
  188. /*
  189. * RF5225 and RF2527 contain 21 bits per RF register value,
  190. * all others contain 20 bits.
  191. */
  192. rt2x00_set_field32(&reg, PHY_CSR4_NUMBER_OF_BITS,
  193. 20 + (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  194. rt2x00_rf(&rt2x00dev->chip, RF2527)));
  195. rt2x00_set_field32(&reg, PHY_CSR4_IF_SELECT, 0);
  196. rt2x00_set_field32(&reg, PHY_CSR4_BUSY, 1);
  197. rt73usb_register_write_lock(rt2x00dev, PHY_CSR4, reg);
  198. rt2x00_rf_write(rt2x00dev, word, value);
  199. mutex_unlock(&rt2x00dev->usb_cache_mutex);
  200. }
  201. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  202. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  203. static void rt73usb_read_csr(struct rt2x00_dev *rt2x00dev,
  204. const unsigned int word, u32 *data)
  205. {
  206. rt73usb_register_read(rt2x00dev, CSR_OFFSET(word), data);
  207. }
  208. static void rt73usb_write_csr(struct rt2x00_dev *rt2x00dev,
  209. const unsigned int word, u32 data)
  210. {
  211. rt73usb_register_write(rt2x00dev, CSR_OFFSET(word), data);
  212. }
  213. static const struct rt2x00debug rt73usb_rt2x00debug = {
  214. .owner = THIS_MODULE,
  215. .csr = {
  216. .read = rt73usb_read_csr,
  217. .write = rt73usb_write_csr,
  218. .word_size = sizeof(u32),
  219. .word_count = CSR_REG_SIZE / sizeof(u32),
  220. },
  221. .eeprom = {
  222. .read = rt2x00_eeprom_read,
  223. .write = rt2x00_eeprom_write,
  224. .word_size = sizeof(u16),
  225. .word_count = EEPROM_SIZE / sizeof(u16),
  226. },
  227. .bbp = {
  228. .read = rt73usb_bbp_read,
  229. .write = rt73usb_bbp_write,
  230. .word_size = sizeof(u8),
  231. .word_count = BBP_SIZE / sizeof(u8),
  232. },
  233. .rf = {
  234. .read = rt2x00_rf_read,
  235. .write = rt73usb_rf_write,
  236. .word_size = sizeof(u32),
  237. .word_count = RF_SIZE / sizeof(u32),
  238. },
  239. };
  240. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  241. /*
  242. * Configuration handlers.
  243. */
  244. static void rt73usb_config_mac_addr(struct rt2x00_dev *rt2x00dev, __le32 *mac)
  245. {
  246. u32 tmp;
  247. tmp = le32_to_cpu(mac[1]);
  248. rt2x00_set_field32(&tmp, MAC_CSR3_UNICAST_TO_ME_MASK, 0xff);
  249. mac[1] = cpu_to_le32(tmp);
  250. rt73usb_register_multiwrite(rt2x00dev, MAC_CSR2, mac,
  251. (2 * sizeof(__le32)));
  252. }
  253. static void rt73usb_config_bssid(struct rt2x00_dev *rt2x00dev, __le32 *bssid)
  254. {
  255. u32 tmp;
  256. tmp = le32_to_cpu(bssid[1]);
  257. rt2x00_set_field32(&tmp, MAC_CSR5_BSS_ID_MASK, 3);
  258. bssid[1] = cpu_to_le32(tmp);
  259. rt73usb_register_multiwrite(rt2x00dev, MAC_CSR4, bssid,
  260. (2 * sizeof(__le32)));
  261. }
  262. static void rt73usb_config_type(struct rt2x00_dev *rt2x00dev, const int type,
  263. const int tsf_sync)
  264. {
  265. u32 reg;
  266. /*
  267. * Clear current synchronisation setup.
  268. * For the Beacon base registers we only need to clear
  269. * the first byte since that byte contains the VALID and OWNER
  270. * bits which (when set to 0) will invalidate the entire beacon.
  271. */
  272. rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
  273. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  274. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  275. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  276. rt73usb_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  277. /*
  278. * Enable synchronisation.
  279. */
  280. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  281. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_TICKING, 1);
  282. rt2x00_set_field32(&reg, TXRX_CSR9_TBTT_ENABLE, 1);
  283. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 0);
  284. rt2x00_set_field32(&reg, TXRX_CSR9_TSF_SYNC, tsf_sync);
  285. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  286. }
  287. static void rt73usb_config_preamble(struct rt2x00_dev *rt2x00dev,
  288. const int short_preamble,
  289. const int ack_timeout,
  290. const int ack_consume_time)
  291. {
  292. u32 reg;
  293. /*
  294. * When in atomic context, reschedule and let rt2x00lib
  295. * call this function again.
  296. */
  297. if (in_atomic()) {
  298. queue_work(rt2x00dev->hw->workqueue, &rt2x00dev->config_work);
  299. return;
  300. }
  301. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  302. rt2x00_set_field32(&reg, TXRX_CSR0_RX_ACK_TIMEOUT, ack_timeout);
  303. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  304. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  305. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_PREAMBLE,
  306. !!short_preamble);
  307. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  308. }
  309. static void rt73usb_config_phymode(struct rt2x00_dev *rt2x00dev,
  310. const int basic_rate_mask)
  311. {
  312. rt73usb_register_write(rt2x00dev, TXRX_CSR5, basic_rate_mask);
  313. }
  314. static void rt73usb_config_channel(struct rt2x00_dev *rt2x00dev,
  315. struct rf_channel *rf, const int txpower)
  316. {
  317. u8 r3;
  318. u8 r94;
  319. u8 smart;
  320. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER, TXPOWER_TO_DEV(txpower));
  321. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  322. smart = !(rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  323. rt2x00_rf(&rt2x00dev->chip, RF2527));
  324. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  325. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, smart);
  326. rt73usb_bbp_write(rt2x00dev, 3, r3);
  327. r94 = 6;
  328. if (txpower > MAX_TXPOWER && txpower <= (MAX_TXPOWER + r94))
  329. r94 += txpower - MAX_TXPOWER;
  330. else if (txpower < MIN_TXPOWER && txpower >= (MIN_TXPOWER - r94))
  331. r94 += txpower;
  332. rt73usb_bbp_write(rt2x00dev, 94, r94);
  333. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  334. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  335. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  336. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  337. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  338. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  339. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  340. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  341. rt73usb_rf_write(rt2x00dev, 1, rf->rf1);
  342. rt73usb_rf_write(rt2x00dev, 2, rf->rf2);
  343. rt73usb_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  344. rt73usb_rf_write(rt2x00dev, 4, rf->rf4);
  345. udelay(10);
  346. }
  347. static void rt73usb_config_txpower(struct rt2x00_dev *rt2x00dev,
  348. const int txpower)
  349. {
  350. struct rf_channel rf;
  351. rt2x00_rf_read(rt2x00dev, 1, &rf.rf1);
  352. rt2x00_rf_read(rt2x00dev, 2, &rf.rf2);
  353. rt2x00_rf_read(rt2x00dev, 3, &rf.rf3);
  354. rt2x00_rf_read(rt2x00dev, 4, &rf.rf4);
  355. rt73usb_config_channel(rt2x00dev, &rf, txpower);
  356. }
  357. static void rt73usb_config_antenna_5x(struct rt2x00_dev *rt2x00dev,
  358. struct antenna_setup *ant)
  359. {
  360. u8 r3;
  361. u8 r4;
  362. u8 r77;
  363. u8 temp;
  364. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  365. rt73usb_bbp_read(rt2x00dev, 4, &r4);
  366. rt73usb_bbp_read(rt2x00dev, 77, &r77);
  367. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
  368. /*
  369. * Configure the RX antenna.
  370. */
  371. switch (ant->rx) {
  372. case ANTENNA_HW_DIVERSITY:
  373. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
  374. temp = !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags)
  375. && (rt2x00dev->curr_hwmode != HWMODE_A);
  376. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, temp);
  377. break;
  378. case ANTENNA_A:
  379. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  380. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  381. if (rt2x00dev->curr_hwmode == HWMODE_A)
  382. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  383. else
  384. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  385. break;
  386. case ANTENNA_SW_DIVERSITY:
  387. /*
  388. * NOTE: We should never come here because rt2x00lib is
  389. * supposed to catch this and send us the correct antenna
  390. * explicitely. However we are nog going to bug about this.
  391. * Instead, just default to antenna B.
  392. */
  393. case ANTENNA_B:
  394. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  395. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END, 0);
  396. if (rt2x00dev->curr_hwmode == HWMODE_A)
  397. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  398. else
  399. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  400. break;
  401. }
  402. rt73usb_bbp_write(rt2x00dev, 77, r77);
  403. rt73usb_bbp_write(rt2x00dev, 3, r3);
  404. rt73usb_bbp_write(rt2x00dev, 4, r4);
  405. }
  406. static void rt73usb_config_antenna_2x(struct rt2x00_dev *rt2x00dev,
  407. struct antenna_setup *ant)
  408. {
  409. u8 r3;
  410. u8 r4;
  411. u8 r77;
  412. rt73usb_bbp_read(rt2x00dev, 3, &r3);
  413. rt73usb_bbp_read(rt2x00dev, 4, &r4);
  414. rt73usb_bbp_read(rt2x00dev, 77, &r77);
  415. rt2x00_set_field8(&r3, BBP_R3_SMART_MODE, 0);
  416. rt2x00_set_field8(&r4, BBP_R4_RX_FRAME_END,
  417. !test_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags));
  418. /*
  419. * Configure the RX antenna.
  420. */
  421. switch (ant->rx) {
  422. case ANTENNA_HW_DIVERSITY:
  423. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 2);
  424. break;
  425. case ANTENNA_A:
  426. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 3);
  427. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  428. break;
  429. case ANTENNA_SW_DIVERSITY:
  430. /*
  431. * NOTE: We should never come here because rt2x00lib is
  432. * supposed to catch this and send us the correct antenna
  433. * explicitely. However we are nog going to bug about this.
  434. * Instead, just default to antenna B.
  435. */
  436. case ANTENNA_B:
  437. rt2x00_set_field8(&r77, BBP_R77_RX_ANTENNA, 0);
  438. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA_CONTROL, 1);
  439. break;
  440. }
  441. rt73usb_bbp_write(rt2x00dev, 77, r77);
  442. rt73usb_bbp_write(rt2x00dev, 3, r3);
  443. rt73usb_bbp_write(rt2x00dev, 4, r4);
  444. }
  445. struct antenna_sel {
  446. u8 word;
  447. /*
  448. * value[0] -> non-LNA
  449. * value[1] -> LNA
  450. */
  451. u8 value[2];
  452. };
  453. static const struct antenna_sel antenna_sel_a[] = {
  454. { 96, { 0x58, 0x78 } },
  455. { 104, { 0x38, 0x48 } },
  456. { 75, { 0xfe, 0x80 } },
  457. { 86, { 0xfe, 0x80 } },
  458. { 88, { 0xfe, 0x80 } },
  459. { 35, { 0x60, 0x60 } },
  460. { 97, { 0x58, 0x58 } },
  461. { 98, { 0x58, 0x58 } },
  462. };
  463. static const struct antenna_sel antenna_sel_bg[] = {
  464. { 96, { 0x48, 0x68 } },
  465. { 104, { 0x2c, 0x3c } },
  466. { 75, { 0xfe, 0x80 } },
  467. { 86, { 0xfe, 0x80 } },
  468. { 88, { 0xfe, 0x80 } },
  469. { 35, { 0x50, 0x50 } },
  470. { 97, { 0x48, 0x48 } },
  471. { 98, { 0x48, 0x48 } },
  472. };
  473. static void rt73usb_config_antenna(struct rt2x00_dev *rt2x00dev,
  474. struct antenna_setup *ant)
  475. {
  476. const struct antenna_sel *sel;
  477. unsigned int lna;
  478. unsigned int i;
  479. u32 reg;
  480. if (rt2x00dev->curr_hwmode == HWMODE_A) {
  481. sel = antenna_sel_a;
  482. lna = test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  483. } else {
  484. sel = antenna_sel_bg;
  485. lna = test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  486. }
  487. for (i = 0; i < ARRAY_SIZE(antenna_sel_a); i++)
  488. rt73usb_bbp_write(rt2x00dev, sel[i].word, sel[i].value[lna]);
  489. rt73usb_register_read(rt2x00dev, PHY_CSR0, &reg);
  490. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_BG,
  491. (rt2x00dev->curr_hwmode == HWMODE_B ||
  492. rt2x00dev->curr_hwmode == HWMODE_G));
  493. rt2x00_set_field32(&reg, PHY_CSR0_PA_PE_A,
  494. (rt2x00dev->curr_hwmode == HWMODE_A));
  495. rt73usb_register_write(rt2x00dev, PHY_CSR0, reg);
  496. if (rt2x00_rf(&rt2x00dev->chip, RF5226) ||
  497. rt2x00_rf(&rt2x00dev->chip, RF5225))
  498. rt73usb_config_antenna_5x(rt2x00dev, ant);
  499. else if (rt2x00_rf(&rt2x00dev->chip, RF2528) ||
  500. rt2x00_rf(&rt2x00dev->chip, RF2527))
  501. rt73usb_config_antenna_2x(rt2x00dev, ant);
  502. }
  503. static void rt73usb_config_duration(struct rt2x00_dev *rt2x00dev,
  504. struct rt2x00lib_conf *libconf)
  505. {
  506. u32 reg;
  507. rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
  508. rt2x00_set_field32(&reg, MAC_CSR9_SLOT_TIME, libconf->slot_time);
  509. rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
  510. rt73usb_register_read(rt2x00dev, MAC_CSR8, &reg);
  511. rt2x00_set_field32(&reg, MAC_CSR8_SIFS, libconf->sifs);
  512. rt2x00_set_field32(&reg, MAC_CSR8_SIFS_AFTER_RX_OFDM, 3);
  513. rt2x00_set_field32(&reg, MAC_CSR8_EIFS, libconf->eifs);
  514. rt73usb_register_write(rt2x00dev, MAC_CSR8, reg);
  515. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  516. rt2x00_set_field32(&reg, TXRX_CSR0_TSF_OFFSET, IEEE80211_HEADER);
  517. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  518. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  519. rt2x00_set_field32(&reg, TXRX_CSR4_AUTORESPOND_ENABLE, 1);
  520. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  521. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  522. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_INTERVAL,
  523. libconf->conf->beacon_int * 16);
  524. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  525. }
  526. static void rt73usb_config(struct rt2x00_dev *rt2x00dev,
  527. const unsigned int flags,
  528. struct rt2x00lib_conf *libconf)
  529. {
  530. if (flags & CONFIG_UPDATE_PHYMODE)
  531. rt73usb_config_phymode(rt2x00dev, libconf->basic_rates);
  532. if (flags & CONFIG_UPDATE_CHANNEL)
  533. rt73usb_config_channel(rt2x00dev, &libconf->rf,
  534. libconf->conf->power_level);
  535. if ((flags & CONFIG_UPDATE_TXPOWER) && !(flags & CONFIG_UPDATE_CHANNEL))
  536. rt73usb_config_txpower(rt2x00dev, libconf->conf->power_level);
  537. if (flags & CONFIG_UPDATE_ANTENNA)
  538. rt73usb_config_antenna(rt2x00dev, &libconf->ant);
  539. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  540. rt73usb_config_duration(rt2x00dev, libconf);
  541. }
  542. /*
  543. * LED functions.
  544. */
  545. static void rt73usb_enable_led(struct rt2x00_dev *rt2x00dev)
  546. {
  547. u32 reg;
  548. rt73usb_register_read(rt2x00dev, MAC_CSR14, &reg);
  549. rt2x00_set_field32(&reg, MAC_CSR14_ON_PERIOD, 70);
  550. rt2x00_set_field32(&reg, MAC_CSR14_OFF_PERIOD, 30);
  551. rt73usb_register_write(rt2x00dev, MAC_CSR14, reg);
  552. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_RADIO_STATUS, 1);
  553. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_A_STATUS,
  554. (rt2x00dev->rx_status.phymode == MODE_IEEE80211A));
  555. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_BG_STATUS,
  556. (rt2x00dev->rx_status.phymode != MODE_IEEE80211A));
  557. rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, 0x0000,
  558. rt2x00dev->led_reg, REGISTER_TIMEOUT);
  559. }
  560. static void rt73usb_disable_led(struct rt2x00_dev *rt2x00dev)
  561. {
  562. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_RADIO_STATUS, 0);
  563. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_BG_STATUS, 0);
  564. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LINK_A_STATUS, 0);
  565. rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, 0x0000,
  566. rt2x00dev->led_reg, REGISTER_TIMEOUT);
  567. }
  568. static void rt73usb_activity_led(struct rt2x00_dev *rt2x00dev, int rssi)
  569. {
  570. u32 led;
  571. if (rt2x00dev->led_mode != LED_MODE_SIGNAL_STRENGTH)
  572. return;
  573. /*
  574. * Led handling requires a positive value for the rssi,
  575. * to do that correctly we need to add the correction.
  576. */
  577. rssi += rt2x00dev->rssi_offset;
  578. if (rssi <= 30)
  579. led = 0;
  580. else if (rssi <= 39)
  581. led = 1;
  582. else if (rssi <= 49)
  583. led = 2;
  584. else if (rssi <= 53)
  585. led = 3;
  586. else if (rssi <= 63)
  587. led = 4;
  588. else
  589. led = 5;
  590. rt2x00usb_vendor_request_sw(rt2x00dev, USB_LED_CONTROL, led,
  591. rt2x00dev->led_reg, REGISTER_TIMEOUT);
  592. }
  593. /*
  594. * Link tuning
  595. */
  596. static void rt73usb_link_stats(struct rt2x00_dev *rt2x00dev,
  597. struct link_qual *qual)
  598. {
  599. u32 reg;
  600. /*
  601. * Update FCS error count from register.
  602. */
  603. rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
  604. qual->rx_failed = rt2x00_get_field32(reg, STA_CSR0_FCS_ERROR);
  605. /*
  606. * Update False CCA count from register.
  607. */
  608. rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
  609. qual->false_cca = rt2x00_get_field32(reg, STA_CSR1_FALSE_CCA_ERROR);
  610. }
  611. static void rt73usb_reset_tuner(struct rt2x00_dev *rt2x00dev)
  612. {
  613. rt73usb_bbp_write(rt2x00dev, 17, 0x20);
  614. rt2x00dev->link.vgc_level = 0x20;
  615. }
  616. static void rt73usb_link_tuner(struct rt2x00_dev *rt2x00dev)
  617. {
  618. int rssi = rt2x00_get_link_rssi(&rt2x00dev->link);
  619. u8 r17;
  620. u8 up_bound;
  621. u8 low_bound;
  622. /*
  623. * Update Led strength
  624. */
  625. rt73usb_activity_led(rt2x00dev, rssi);
  626. rt73usb_bbp_read(rt2x00dev, 17, &r17);
  627. /*
  628. * Determine r17 bounds.
  629. */
  630. if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
  631. low_bound = 0x28;
  632. up_bound = 0x48;
  633. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  634. low_bound += 0x10;
  635. up_bound += 0x10;
  636. }
  637. } else {
  638. if (rssi > -82) {
  639. low_bound = 0x1c;
  640. up_bound = 0x40;
  641. } else if (rssi > -84) {
  642. low_bound = 0x1c;
  643. up_bound = 0x20;
  644. } else {
  645. low_bound = 0x1c;
  646. up_bound = 0x1c;
  647. }
  648. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  649. low_bound += 0x14;
  650. up_bound += 0x10;
  651. }
  652. }
  653. /*
  654. * Special big-R17 for very short distance
  655. */
  656. if (rssi > -35) {
  657. if (r17 != 0x60)
  658. rt73usb_bbp_write(rt2x00dev, 17, 0x60);
  659. return;
  660. }
  661. /*
  662. * Special big-R17 for short distance
  663. */
  664. if (rssi >= -58) {
  665. if (r17 != up_bound)
  666. rt73usb_bbp_write(rt2x00dev, 17, up_bound);
  667. return;
  668. }
  669. /*
  670. * Special big-R17 for middle-short distance
  671. */
  672. if (rssi >= -66) {
  673. low_bound += 0x10;
  674. if (r17 != low_bound)
  675. rt73usb_bbp_write(rt2x00dev, 17, low_bound);
  676. return;
  677. }
  678. /*
  679. * Special mid-R17 for middle distance
  680. */
  681. if (rssi >= -74) {
  682. if (r17 != (low_bound + 0x10))
  683. rt73usb_bbp_write(rt2x00dev, 17, low_bound + 0x08);
  684. return;
  685. }
  686. /*
  687. * Special case: Change up_bound based on the rssi.
  688. * Lower up_bound when rssi is weaker then -74 dBm.
  689. */
  690. up_bound -= 2 * (-74 - rssi);
  691. if (low_bound > up_bound)
  692. up_bound = low_bound;
  693. if (r17 > up_bound) {
  694. rt73usb_bbp_write(rt2x00dev, 17, up_bound);
  695. return;
  696. }
  697. /*
  698. * r17 does not yet exceed upper limit, continue and base
  699. * the r17 tuning on the false CCA count.
  700. */
  701. if (rt2x00dev->link.qual.false_cca > 512 && r17 < up_bound) {
  702. r17 += 4;
  703. if (r17 > up_bound)
  704. r17 = up_bound;
  705. rt73usb_bbp_write(rt2x00dev, 17, r17);
  706. } else if (rt2x00dev->link.qual.false_cca < 100 && r17 > low_bound) {
  707. r17 -= 4;
  708. if (r17 < low_bound)
  709. r17 = low_bound;
  710. rt73usb_bbp_write(rt2x00dev, 17, r17);
  711. }
  712. }
  713. /*
  714. * Firmware name function.
  715. */
  716. static char *rt73usb_get_firmware_name(struct rt2x00_dev *rt2x00dev)
  717. {
  718. return FIRMWARE_RT2571;
  719. }
  720. /*
  721. * Initialization functions.
  722. */
  723. static int rt73usb_load_firmware(struct rt2x00_dev *rt2x00dev, void *data,
  724. const size_t len)
  725. {
  726. unsigned int i;
  727. int status;
  728. u32 reg;
  729. char *ptr = data;
  730. char *cache;
  731. int buflen;
  732. int timeout;
  733. /*
  734. * Wait for stable hardware.
  735. */
  736. for (i = 0; i < 100; i++) {
  737. rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
  738. if (reg)
  739. break;
  740. msleep(1);
  741. }
  742. if (!reg) {
  743. ERROR(rt2x00dev, "Unstable hardware.\n");
  744. return -EBUSY;
  745. }
  746. /*
  747. * Write firmware to device.
  748. * We setup a seperate cache for this action,
  749. * since we are going to write larger chunks of data
  750. * then normally used cache size.
  751. */
  752. cache = kmalloc(CSR_CACHE_SIZE_FIRMWARE, GFP_KERNEL);
  753. if (!cache) {
  754. ERROR(rt2x00dev, "Failed to allocate firmware cache.\n");
  755. return -ENOMEM;
  756. }
  757. for (i = 0; i < len; i += CSR_CACHE_SIZE_FIRMWARE) {
  758. buflen = min_t(int, len - i, CSR_CACHE_SIZE_FIRMWARE);
  759. timeout = REGISTER_TIMEOUT * (buflen / sizeof(u32));
  760. memcpy(cache, ptr, buflen);
  761. rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
  762. USB_VENDOR_REQUEST_OUT,
  763. FIRMWARE_IMAGE_BASE + i, 0x0000,
  764. cache, buflen, timeout);
  765. ptr += buflen;
  766. }
  767. kfree(cache);
  768. /*
  769. * Send firmware request to device to load firmware,
  770. * we need to specify a long timeout time.
  771. */
  772. status = rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE,
  773. 0x0000, USB_MODE_FIRMWARE,
  774. REGISTER_TIMEOUT_FIRMWARE);
  775. if (status < 0) {
  776. ERROR(rt2x00dev, "Failed to write Firmware to device.\n");
  777. return status;
  778. }
  779. rt73usb_disable_led(rt2x00dev);
  780. return 0;
  781. }
  782. static int rt73usb_init_registers(struct rt2x00_dev *rt2x00dev)
  783. {
  784. u32 reg;
  785. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  786. rt2x00_set_field32(&reg, TXRX_CSR0_AUTO_TX_SEQ, 1);
  787. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX, 0);
  788. rt2x00_set_field32(&reg, TXRX_CSR0_TX_WITHOUT_WAITING, 0);
  789. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  790. rt73usb_register_read(rt2x00dev, TXRX_CSR1, &reg);
  791. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0, 47); /* CCK Signal */
  792. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID0_VALID, 1);
  793. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1, 30); /* Rssi */
  794. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID1_VALID, 1);
  795. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2, 42); /* OFDM Rate */
  796. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID2_VALID, 1);
  797. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3, 30); /* Rssi */
  798. rt2x00_set_field32(&reg, TXRX_CSR1_BBP_ID3_VALID, 1);
  799. rt73usb_register_write(rt2x00dev, TXRX_CSR1, reg);
  800. /*
  801. * CCK TXD BBP registers
  802. */
  803. rt73usb_register_read(rt2x00dev, TXRX_CSR2, &reg);
  804. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0, 13);
  805. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID0_VALID, 1);
  806. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1, 12);
  807. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID1_VALID, 1);
  808. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2, 11);
  809. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID2_VALID, 1);
  810. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3, 10);
  811. rt2x00_set_field32(&reg, TXRX_CSR2_BBP_ID3_VALID, 1);
  812. rt73usb_register_write(rt2x00dev, TXRX_CSR2, reg);
  813. /*
  814. * OFDM TXD BBP registers
  815. */
  816. rt73usb_register_read(rt2x00dev, TXRX_CSR3, &reg);
  817. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0, 7);
  818. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID0_VALID, 1);
  819. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1, 6);
  820. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID1_VALID, 1);
  821. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2, 5);
  822. rt2x00_set_field32(&reg, TXRX_CSR3_BBP_ID2_VALID, 1);
  823. rt73usb_register_write(rt2x00dev, TXRX_CSR3, reg);
  824. rt73usb_register_read(rt2x00dev, TXRX_CSR7, &reg);
  825. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_6MBS, 59);
  826. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_9MBS, 53);
  827. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_12MBS, 49);
  828. rt2x00_set_field32(&reg, TXRX_CSR7_ACK_CTS_18MBS, 46);
  829. rt73usb_register_write(rt2x00dev, TXRX_CSR7, reg);
  830. rt73usb_register_read(rt2x00dev, TXRX_CSR8, &reg);
  831. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_24MBS, 44);
  832. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_36MBS, 42);
  833. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_48MBS, 42);
  834. rt2x00_set_field32(&reg, TXRX_CSR8_ACK_CTS_54MBS, 42);
  835. rt73usb_register_write(rt2x00dev, TXRX_CSR8, reg);
  836. rt73usb_register_write(rt2x00dev, TXRX_CSR15, 0x0000000f);
  837. rt73usb_register_read(rt2x00dev, MAC_CSR6, &reg);
  838. rt2x00_set_field32(&reg, MAC_CSR6_MAX_FRAME_UNIT, 0xfff);
  839. rt73usb_register_write(rt2x00dev, MAC_CSR6, reg);
  840. rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00000718);
  841. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  842. return -EBUSY;
  843. rt73usb_register_write(rt2x00dev, MAC_CSR13, 0x00007f00);
  844. /*
  845. * Invalidate all Shared Keys (SEC_CSR0),
  846. * and clear the Shared key Cipher algorithms (SEC_CSR1 & SEC_CSR5)
  847. */
  848. rt73usb_register_write(rt2x00dev, SEC_CSR0, 0x00000000);
  849. rt73usb_register_write(rt2x00dev, SEC_CSR1, 0x00000000);
  850. rt73usb_register_write(rt2x00dev, SEC_CSR5, 0x00000000);
  851. reg = 0x000023b0;
  852. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  853. rt2x00_rf(&rt2x00dev->chip, RF2527))
  854. rt2x00_set_field32(&reg, PHY_CSR1_RF_RPI, 1);
  855. rt73usb_register_write(rt2x00dev, PHY_CSR1, reg);
  856. rt73usb_register_write(rt2x00dev, PHY_CSR5, 0x00040a06);
  857. rt73usb_register_write(rt2x00dev, PHY_CSR6, 0x00080606);
  858. rt73usb_register_write(rt2x00dev, PHY_CSR7, 0x00000408);
  859. rt73usb_register_read(rt2x00dev, AC_TXOP_CSR0, &reg);
  860. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC0_TX_OP, 0);
  861. rt2x00_set_field32(&reg, AC_TXOP_CSR0_AC1_TX_OP, 0);
  862. rt73usb_register_write(rt2x00dev, AC_TXOP_CSR0, reg);
  863. rt73usb_register_read(rt2x00dev, AC_TXOP_CSR1, &reg);
  864. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC2_TX_OP, 192);
  865. rt2x00_set_field32(&reg, AC_TXOP_CSR1_AC3_TX_OP, 48);
  866. rt73usb_register_write(rt2x00dev, AC_TXOP_CSR1, reg);
  867. rt73usb_register_read(rt2x00dev, MAC_CSR9, &reg);
  868. rt2x00_set_field32(&reg, MAC_CSR9_CW_SELECT, 0);
  869. rt73usb_register_write(rt2x00dev, MAC_CSR9, reg);
  870. /*
  871. * We must clear the error counters.
  872. * These registers are cleared on read,
  873. * so we may pass a useless variable to store the value.
  874. */
  875. rt73usb_register_read(rt2x00dev, STA_CSR0, &reg);
  876. rt73usb_register_read(rt2x00dev, STA_CSR1, &reg);
  877. rt73usb_register_read(rt2x00dev, STA_CSR2, &reg);
  878. /*
  879. * Reset MAC and BBP registers.
  880. */
  881. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  882. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 1);
  883. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 1);
  884. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  885. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  886. rt2x00_set_field32(&reg, MAC_CSR1_SOFT_RESET, 0);
  887. rt2x00_set_field32(&reg, MAC_CSR1_BBP_RESET, 0);
  888. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  889. rt73usb_register_read(rt2x00dev, MAC_CSR1, &reg);
  890. rt2x00_set_field32(&reg, MAC_CSR1_HOST_READY, 1);
  891. rt73usb_register_write(rt2x00dev, MAC_CSR1, reg);
  892. return 0;
  893. }
  894. static int rt73usb_init_bbp(struct rt2x00_dev *rt2x00dev)
  895. {
  896. unsigned int i;
  897. u16 eeprom;
  898. u8 reg_id;
  899. u8 value;
  900. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  901. rt73usb_bbp_read(rt2x00dev, 0, &value);
  902. if ((value != 0xff) && (value != 0x00))
  903. goto continue_csr_init;
  904. NOTICE(rt2x00dev, "Waiting for BBP register.\n");
  905. udelay(REGISTER_BUSY_DELAY);
  906. }
  907. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  908. return -EACCES;
  909. continue_csr_init:
  910. rt73usb_bbp_write(rt2x00dev, 3, 0x80);
  911. rt73usb_bbp_write(rt2x00dev, 15, 0x30);
  912. rt73usb_bbp_write(rt2x00dev, 21, 0xc8);
  913. rt73usb_bbp_write(rt2x00dev, 22, 0x38);
  914. rt73usb_bbp_write(rt2x00dev, 23, 0x06);
  915. rt73usb_bbp_write(rt2x00dev, 24, 0xfe);
  916. rt73usb_bbp_write(rt2x00dev, 25, 0x0a);
  917. rt73usb_bbp_write(rt2x00dev, 26, 0x0d);
  918. rt73usb_bbp_write(rt2x00dev, 32, 0x0b);
  919. rt73usb_bbp_write(rt2x00dev, 34, 0x12);
  920. rt73usb_bbp_write(rt2x00dev, 37, 0x07);
  921. rt73usb_bbp_write(rt2x00dev, 39, 0xf8);
  922. rt73usb_bbp_write(rt2x00dev, 41, 0x60);
  923. rt73usb_bbp_write(rt2x00dev, 53, 0x10);
  924. rt73usb_bbp_write(rt2x00dev, 54, 0x18);
  925. rt73usb_bbp_write(rt2x00dev, 60, 0x10);
  926. rt73usb_bbp_write(rt2x00dev, 61, 0x04);
  927. rt73usb_bbp_write(rt2x00dev, 62, 0x04);
  928. rt73usb_bbp_write(rt2x00dev, 75, 0xfe);
  929. rt73usb_bbp_write(rt2x00dev, 86, 0xfe);
  930. rt73usb_bbp_write(rt2x00dev, 88, 0xfe);
  931. rt73usb_bbp_write(rt2x00dev, 90, 0x0f);
  932. rt73usb_bbp_write(rt2x00dev, 99, 0x00);
  933. rt73usb_bbp_write(rt2x00dev, 102, 0x16);
  934. rt73usb_bbp_write(rt2x00dev, 107, 0x04);
  935. DEBUG(rt2x00dev, "Start initialization from EEPROM...\n");
  936. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  937. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  938. if (eeprom != 0xffff && eeprom != 0x0000) {
  939. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  940. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  941. DEBUG(rt2x00dev, "BBP: 0x%02x, value: 0x%02x.\n",
  942. reg_id, value);
  943. rt73usb_bbp_write(rt2x00dev, reg_id, value);
  944. }
  945. }
  946. DEBUG(rt2x00dev, "...End initialization from EEPROM.\n");
  947. return 0;
  948. }
  949. /*
  950. * Device state switch handlers.
  951. */
  952. static void rt73usb_toggle_rx(struct rt2x00_dev *rt2x00dev,
  953. enum dev_state state)
  954. {
  955. u32 reg;
  956. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  957. rt2x00_set_field32(&reg, TXRX_CSR0_DISABLE_RX,
  958. state == STATE_RADIO_RX_OFF);
  959. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  960. }
  961. static int rt73usb_enable_radio(struct rt2x00_dev *rt2x00dev)
  962. {
  963. /*
  964. * Initialize all registers.
  965. */
  966. if (rt73usb_init_registers(rt2x00dev) ||
  967. rt73usb_init_bbp(rt2x00dev)) {
  968. ERROR(rt2x00dev, "Register initialization failed.\n");
  969. return -EIO;
  970. }
  971. rt2x00usb_enable_radio(rt2x00dev);
  972. /*
  973. * Enable LED
  974. */
  975. rt73usb_enable_led(rt2x00dev);
  976. return 0;
  977. }
  978. static void rt73usb_disable_radio(struct rt2x00_dev *rt2x00dev)
  979. {
  980. /*
  981. * Disable LED
  982. */
  983. rt73usb_disable_led(rt2x00dev);
  984. rt73usb_register_write(rt2x00dev, MAC_CSR10, 0x00001818);
  985. /*
  986. * Disable synchronisation.
  987. */
  988. rt73usb_register_write(rt2x00dev, TXRX_CSR9, 0);
  989. rt2x00usb_disable_radio(rt2x00dev);
  990. }
  991. static int rt73usb_set_state(struct rt2x00_dev *rt2x00dev, enum dev_state state)
  992. {
  993. u32 reg;
  994. unsigned int i;
  995. char put_to_sleep;
  996. char current_state;
  997. put_to_sleep = (state != STATE_AWAKE);
  998. rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
  999. rt2x00_set_field32(&reg, MAC_CSR12_FORCE_WAKEUP, !put_to_sleep);
  1000. rt2x00_set_field32(&reg, MAC_CSR12_PUT_TO_SLEEP, put_to_sleep);
  1001. rt73usb_register_write(rt2x00dev, MAC_CSR12, reg);
  1002. /*
  1003. * Device is not guaranteed to be in the requested state yet.
  1004. * We must wait until the register indicates that the
  1005. * device has entered the correct state.
  1006. */
  1007. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1008. rt73usb_register_read(rt2x00dev, MAC_CSR12, &reg);
  1009. current_state =
  1010. rt2x00_get_field32(reg, MAC_CSR12_BBP_CURRENT_STATE);
  1011. if (current_state == !put_to_sleep)
  1012. return 0;
  1013. msleep(10);
  1014. }
  1015. NOTICE(rt2x00dev, "Device failed to enter state %d, "
  1016. "current device state %d.\n", !put_to_sleep, current_state);
  1017. return -EBUSY;
  1018. }
  1019. static int rt73usb_set_device_state(struct rt2x00_dev *rt2x00dev,
  1020. enum dev_state state)
  1021. {
  1022. int retval = 0;
  1023. switch (state) {
  1024. case STATE_RADIO_ON:
  1025. retval = rt73usb_enable_radio(rt2x00dev);
  1026. break;
  1027. case STATE_RADIO_OFF:
  1028. rt73usb_disable_radio(rt2x00dev);
  1029. break;
  1030. case STATE_RADIO_RX_ON:
  1031. case STATE_RADIO_RX_OFF:
  1032. rt73usb_toggle_rx(rt2x00dev, state);
  1033. break;
  1034. case STATE_DEEP_SLEEP:
  1035. case STATE_SLEEP:
  1036. case STATE_STANDBY:
  1037. case STATE_AWAKE:
  1038. retval = rt73usb_set_state(rt2x00dev, state);
  1039. break;
  1040. default:
  1041. retval = -ENOTSUPP;
  1042. break;
  1043. }
  1044. return retval;
  1045. }
  1046. /*
  1047. * TX descriptor initialization
  1048. */
  1049. static void rt73usb_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  1050. __le32 *txd,
  1051. struct txdata_entry_desc *desc,
  1052. struct ieee80211_hdr *ieee80211hdr,
  1053. unsigned int length,
  1054. struct ieee80211_tx_control *control)
  1055. {
  1056. u32 word;
  1057. /*
  1058. * Start writing the descriptor words.
  1059. */
  1060. rt2x00_desc_read(txd, 1, &word);
  1061. rt2x00_set_field32(&word, TXD_W1_HOST_Q_ID, desc->queue);
  1062. rt2x00_set_field32(&word, TXD_W1_AIFSN, desc->aifs);
  1063. rt2x00_set_field32(&word, TXD_W1_CWMIN, desc->cw_min);
  1064. rt2x00_set_field32(&word, TXD_W1_CWMAX, desc->cw_max);
  1065. rt2x00_set_field32(&word, TXD_W1_IV_OFFSET, IEEE80211_HEADER);
  1066. rt2x00_set_field32(&word, TXD_W1_HW_SEQUENCE, 1);
  1067. rt2x00_desc_write(txd, 1, word);
  1068. rt2x00_desc_read(txd, 2, &word);
  1069. rt2x00_set_field32(&word, TXD_W2_PLCP_SIGNAL, desc->signal);
  1070. rt2x00_set_field32(&word, TXD_W2_PLCP_SERVICE, desc->service);
  1071. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_LOW, desc->length_low);
  1072. rt2x00_set_field32(&word, TXD_W2_PLCP_LENGTH_HIGH, desc->length_high);
  1073. rt2x00_desc_write(txd, 2, word);
  1074. rt2x00_desc_read(txd, 5, &word);
  1075. rt2x00_set_field32(&word, TXD_W5_TX_POWER,
  1076. TXPOWER_TO_DEV(control->power_level));
  1077. rt2x00_set_field32(&word, TXD_W5_WAITING_DMA_DONE_INT, 1);
  1078. rt2x00_desc_write(txd, 5, word);
  1079. rt2x00_desc_read(txd, 0, &word);
  1080. rt2x00_set_field32(&word, TXD_W0_BURST,
  1081. test_bit(ENTRY_TXD_BURST, &desc->flags));
  1082. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  1083. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  1084. test_bit(ENTRY_TXD_MORE_FRAG, &desc->flags));
  1085. rt2x00_set_field32(&word, TXD_W0_ACK,
  1086. test_bit(ENTRY_TXD_ACK, &desc->flags));
  1087. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  1088. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &desc->flags));
  1089. rt2x00_set_field32(&word, TXD_W0_OFDM,
  1090. test_bit(ENTRY_TXD_OFDM_RATE, &desc->flags));
  1091. rt2x00_set_field32(&word, TXD_W0_IFS, desc->ifs);
  1092. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  1093. !!(control->flags &
  1094. IEEE80211_TXCTL_LONG_RETRY_LIMIT));
  1095. rt2x00_set_field32(&word, TXD_W0_TKIP_MIC, 0);
  1096. rt2x00_set_field32(&word, TXD_W0_DATABYTE_COUNT, length);
  1097. rt2x00_set_field32(&word, TXD_W0_BURST2,
  1098. test_bit(ENTRY_TXD_BURST, &desc->flags));
  1099. rt2x00_set_field32(&word, TXD_W0_CIPHER_ALG, CIPHER_NONE);
  1100. rt2x00_desc_write(txd, 0, word);
  1101. }
  1102. static int rt73usb_get_tx_data_len(struct rt2x00_dev *rt2x00dev,
  1103. struct sk_buff *skb)
  1104. {
  1105. int length;
  1106. /*
  1107. * The length _must_ be a multiple of 4,
  1108. * but it must _not_ be a multiple of the USB packet size.
  1109. */
  1110. length = roundup(skb->len, 4);
  1111. length += (4 * !(length % rt2x00dev->usb_maxpacket));
  1112. return length;
  1113. }
  1114. /*
  1115. * TX data initialization
  1116. */
  1117. static void rt73usb_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  1118. unsigned int queue)
  1119. {
  1120. u32 reg;
  1121. if (queue != IEEE80211_TX_QUEUE_BEACON)
  1122. return;
  1123. /*
  1124. * For Wi-Fi faily generated beacons between participating stations.
  1125. * Set TBTT phase adaptive adjustment step to 8us (default 16us)
  1126. */
  1127. rt73usb_register_write(rt2x00dev, TXRX_CSR10, 0x00001008);
  1128. rt73usb_register_read(rt2x00dev, TXRX_CSR9, &reg);
  1129. if (!rt2x00_get_field32(reg, TXRX_CSR9_BEACON_GEN)) {
  1130. rt2x00_set_field32(&reg, TXRX_CSR9_BEACON_GEN, 1);
  1131. rt73usb_register_write(rt2x00dev, TXRX_CSR9, reg);
  1132. }
  1133. }
  1134. /*
  1135. * RX control handlers
  1136. */
  1137. static int rt73usb_agc_to_rssi(struct rt2x00_dev *rt2x00dev, int rxd_w1)
  1138. {
  1139. u16 eeprom;
  1140. u8 offset;
  1141. u8 lna;
  1142. lna = rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_LNA);
  1143. switch (lna) {
  1144. case 3:
  1145. offset = 90;
  1146. break;
  1147. case 2:
  1148. offset = 74;
  1149. break;
  1150. case 1:
  1151. offset = 64;
  1152. break;
  1153. default:
  1154. return 0;
  1155. }
  1156. if (rt2x00dev->rx_status.phymode == MODE_IEEE80211A) {
  1157. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags)) {
  1158. if (lna == 3 || lna == 2)
  1159. offset += 10;
  1160. } else {
  1161. if (lna == 3)
  1162. offset += 6;
  1163. else if (lna == 2)
  1164. offset += 8;
  1165. }
  1166. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &eeprom);
  1167. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_A_1);
  1168. } else {
  1169. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags))
  1170. offset += 14;
  1171. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &eeprom);
  1172. offset -= rt2x00_get_field16(eeprom, EEPROM_RSSI_OFFSET_BG_1);
  1173. }
  1174. return rt2x00_get_field32(rxd_w1, RXD_W1_RSSI_AGC) * 2 - offset;
  1175. }
  1176. static void rt73usb_fill_rxdone(struct data_entry *entry,
  1177. struct rxdata_entry_desc *desc)
  1178. {
  1179. __le32 *rxd = (__le32 *)entry->skb->data;
  1180. u32 word0;
  1181. u32 word1;
  1182. rt2x00_desc_read(rxd, 0, &word0);
  1183. rt2x00_desc_read(rxd, 1, &word1);
  1184. desc->flags = 0;
  1185. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  1186. desc->flags |= RX_FLAG_FAILED_FCS_CRC;
  1187. /*
  1188. * Obtain the status about this packet.
  1189. */
  1190. desc->signal = rt2x00_get_field32(word1, RXD_W1_SIGNAL);
  1191. desc->rssi = rt73usb_agc_to_rssi(entry->ring->rt2x00dev, word1);
  1192. desc->ofdm = rt2x00_get_field32(word0, RXD_W0_OFDM);
  1193. desc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  1194. /*
  1195. * Pull the skb to clear the descriptor area.
  1196. */
  1197. skb_pull(entry->skb, entry->ring->desc_size);
  1198. return;
  1199. }
  1200. /*
  1201. * Device probe functions.
  1202. */
  1203. static int rt73usb_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1204. {
  1205. u16 word;
  1206. u8 *mac;
  1207. s8 value;
  1208. rt2x00usb_eeprom_read(rt2x00dev, rt2x00dev->eeprom, EEPROM_SIZE);
  1209. /*
  1210. * Start validation of the data that has been read.
  1211. */
  1212. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1213. if (!is_valid_ether_addr(mac)) {
  1214. DECLARE_MAC_BUF(macbuf);
  1215. random_ether_addr(mac);
  1216. EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
  1217. }
  1218. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1219. if (word == 0xffff) {
  1220. rt2x00_set_field16(&word, EEPROM_ANTENNA_NUM, 2);
  1221. rt2x00_set_field16(&word, EEPROM_ANTENNA_TX_DEFAULT,
  1222. ANTENNA_B);
  1223. rt2x00_set_field16(&word, EEPROM_ANTENNA_RX_DEFAULT,
  1224. ANTENNA_B);
  1225. rt2x00_set_field16(&word, EEPROM_ANTENNA_FRAME_TYPE, 0);
  1226. rt2x00_set_field16(&word, EEPROM_ANTENNA_DYN_TXAGC, 0);
  1227. rt2x00_set_field16(&word, EEPROM_ANTENNA_HARDWARE_RADIO, 0);
  1228. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF5226);
  1229. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1230. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1231. }
  1232. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1233. if (word == 0xffff) {
  1234. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA, 0);
  1235. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1236. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1237. }
  1238. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &word);
  1239. if (word == 0xffff) {
  1240. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_G, 0);
  1241. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_RDY_A, 0);
  1242. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_ACT, 0);
  1243. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_0, 0);
  1244. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_1, 0);
  1245. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_2, 0);
  1246. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_3, 0);
  1247. rt2x00_set_field16(&word, EEPROM_LED_POLARITY_GPIO_4, 0);
  1248. rt2x00_set_field16(&word, EEPROM_LED_LED_MODE,
  1249. LED_MODE_DEFAULT);
  1250. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED, word);
  1251. EEPROM(rt2x00dev, "Led: 0x%04x\n", word);
  1252. }
  1253. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1254. if (word == 0xffff) {
  1255. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1256. rt2x00_set_field16(&word, EEPROM_FREQ_SEQ, 0);
  1257. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1258. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1259. }
  1260. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_BG, &word);
  1261. if (word == 0xffff) {
  1262. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1263. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1264. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1265. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1266. } else {
  1267. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_1);
  1268. if (value < -10 || value > 10)
  1269. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_1, 0);
  1270. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_BG_2);
  1271. if (value < -10 || value > 10)
  1272. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_BG_2, 0);
  1273. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_BG, word);
  1274. }
  1275. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_OFFSET_A, &word);
  1276. if (word == 0xffff) {
  1277. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1278. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1279. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1280. EEPROM(rt2x00dev, "RSSI OFFSET BG: 0x%04x\n", word);
  1281. } else {
  1282. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_1);
  1283. if (value < -10 || value > 10)
  1284. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_1, 0);
  1285. value = rt2x00_get_field16(word, EEPROM_RSSI_OFFSET_A_2);
  1286. if (value < -10 || value > 10)
  1287. rt2x00_set_field16(&word, EEPROM_RSSI_OFFSET_A_2, 0);
  1288. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_OFFSET_A, word);
  1289. }
  1290. return 0;
  1291. }
  1292. static int rt73usb_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1293. {
  1294. u32 reg;
  1295. u16 value;
  1296. u16 eeprom;
  1297. /*
  1298. * Read EEPROM word for configuration.
  1299. */
  1300. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1301. /*
  1302. * Identify RF chipset.
  1303. */
  1304. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1305. rt73usb_register_read(rt2x00dev, MAC_CSR0, &reg);
  1306. rt2x00_set_chip(rt2x00dev, RT2571, value, reg);
  1307. if (!rt2x00_check_rev(&rt2x00dev->chip, 0x25730)) {
  1308. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1309. return -ENODEV;
  1310. }
  1311. if (!rt2x00_rf(&rt2x00dev->chip, RF5226) &&
  1312. !rt2x00_rf(&rt2x00dev->chip, RF2528) &&
  1313. !rt2x00_rf(&rt2x00dev->chip, RF5225) &&
  1314. !rt2x00_rf(&rt2x00dev->chip, RF2527)) {
  1315. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1316. return -ENODEV;
  1317. }
  1318. /*
  1319. * Identify default antenna configuration.
  1320. */
  1321. rt2x00dev->default_ant.tx =
  1322. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1323. rt2x00dev->default_ant.rx =
  1324. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1325. /*
  1326. * Read the Frame type.
  1327. */
  1328. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_FRAME_TYPE))
  1329. __set_bit(CONFIG_FRAME_TYPE, &rt2x00dev->flags);
  1330. /*
  1331. * Read frequency offset.
  1332. */
  1333. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1334. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1335. /*
  1336. * Read external LNA informations.
  1337. */
  1338. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1339. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA)) {
  1340. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1341. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1342. }
  1343. /*
  1344. * Store led settings, for correct led behaviour.
  1345. */
  1346. rt2x00_eeprom_read(rt2x00dev, EEPROM_LED, &eeprom);
  1347. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_LED_MODE,
  1348. rt2x00dev->led_mode);
  1349. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_0,
  1350. rt2x00_get_field16(eeprom,
  1351. EEPROM_LED_POLARITY_GPIO_0));
  1352. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_1,
  1353. rt2x00_get_field16(eeprom,
  1354. EEPROM_LED_POLARITY_GPIO_1));
  1355. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_2,
  1356. rt2x00_get_field16(eeprom,
  1357. EEPROM_LED_POLARITY_GPIO_2));
  1358. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_3,
  1359. rt2x00_get_field16(eeprom,
  1360. EEPROM_LED_POLARITY_GPIO_3));
  1361. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_GPIO_4,
  1362. rt2x00_get_field16(eeprom,
  1363. EEPROM_LED_POLARITY_GPIO_4));
  1364. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_ACT,
  1365. rt2x00_get_field16(eeprom, EEPROM_LED_POLARITY_ACT));
  1366. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_BG,
  1367. rt2x00_get_field16(eeprom,
  1368. EEPROM_LED_POLARITY_RDY_G));
  1369. rt2x00_set_field16(&rt2x00dev->led_reg, MCU_LEDCS_POLARITY_READY_A,
  1370. rt2x00_get_field16(eeprom,
  1371. EEPROM_LED_POLARITY_RDY_A));
  1372. return 0;
  1373. }
  1374. /*
  1375. * RF value list for RF2528
  1376. * Supports: 2.4 GHz
  1377. */
  1378. static const struct rf_channel rf_vals_bg_2528[] = {
  1379. { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
  1380. { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
  1381. { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
  1382. { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
  1383. { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
  1384. { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
  1385. { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
  1386. { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
  1387. { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
  1388. { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
  1389. { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
  1390. { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
  1391. { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
  1392. { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
  1393. };
  1394. /*
  1395. * RF value list for RF5226
  1396. * Supports: 2.4 GHz & 5.2 GHz
  1397. */
  1398. static const struct rf_channel rf_vals_5226[] = {
  1399. { 1, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea0b },
  1400. { 2, 0x00002c0c, 0x00000786, 0x00068255, 0x000fea1f },
  1401. { 3, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea0b },
  1402. { 4, 0x00002c0c, 0x0000078a, 0x00068255, 0x000fea1f },
  1403. { 5, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea0b },
  1404. { 6, 0x00002c0c, 0x0000078e, 0x00068255, 0x000fea1f },
  1405. { 7, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea0b },
  1406. { 8, 0x00002c0c, 0x00000792, 0x00068255, 0x000fea1f },
  1407. { 9, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea0b },
  1408. { 10, 0x00002c0c, 0x00000796, 0x00068255, 0x000fea1f },
  1409. { 11, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea0b },
  1410. { 12, 0x00002c0c, 0x0000079a, 0x00068255, 0x000fea1f },
  1411. { 13, 0x00002c0c, 0x0000079e, 0x00068255, 0x000fea0b },
  1412. { 14, 0x00002c0c, 0x000007a2, 0x00068255, 0x000fea13 },
  1413. /* 802.11 UNI / HyperLan 2 */
  1414. { 36, 0x00002c0c, 0x0000099a, 0x00098255, 0x000fea23 },
  1415. { 40, 0x00002c0c, 0x000009a2, 0x00098255, 0x000fea03 },
  1416. { 44, 0x00002c0c, 0x000009a6, 0x00098255, 0x000fea0b },
  1417. { 48, 0x00002c0c, 0x000009aa, 0x00098255, 0x000fea13 },
  1418. { 52, 0x00002c0c, 0x000009ae, 0x00098255, 0x000fea1b },
  1419. { 56, 0x00002c0c, 0x000009b2, 0x00098255, 0x000fea23 },
  1420. { 60, 0x00002c0c, 0x000009ba, 0x00098255, 0x000fea03 },
  1421. { 64, 0x00002c0c, 0x000009be, 0x00098255, 0x000fea0b },
  1422. /* 802.11 HyperLan 2 */
  1423. { 100, 0x00002c0c, 0x00000a2a, 0x000b8255, 0x000fea03 },
  1424. { 104, 0x00002c0c, 0x00000a2e, 0x000b8255, 0x000fea0b },
  1425. { 108, 0x00002c0c, 0x00000a32, 0x000b8255, 0x000fea13 },
  1426. { 112, 0x00002c0c, 0x00000a36, 0x000b8255, 0x000fea1b },
  1427. { 116, 0x00002c0c, 0x00000a3a, 0x000b8255, 0x000fea23 },
  1428. { 120, 0x00002c0c, 0x00000a82, 0x000b8255, 0x000fea03 },
  1429. { 124, 0x00002c0c, 0x00000a86, 0x000b8255, 0x000fea0b },
  1430. { 128, 0x00002c0c, 0x00000a8a, 0x000b8255, 0x000fea13 },
  1431. { 132, 0x00002c0c, 0x00000a8e, 0x000b8255, 0x000fea1b },
  1432. { 136, 0x00002c0c, 0x00000a92, 0x000b8255, 0x000fea23 },
  1433. /* 802.11 UNII */
  1434. { 140, 0x00002c0c, 0x00000a9a, 0x000b8255, 0x000fea03 },
  1435. { 149, 0x00002c0c, 0x00000aa2, 0x000b8255, 0x000fea1f },
  1436. { 153, 0x00002c0c, 0x00000aa6, 0x000b8255, 0x000fea27 },
  1437. { 157, 0x00002c0c, 0x00000aae, 0x000b8255, 0x000fea07 },
  1438. { 161, 0x00002c0c, 0x00000ab2, 0x000b8255, 0x000fea0f },
  1439. { 165, 0x00002c0c, 0x00000ab6, 0x000b8255, 0x000fea17 },
  1440. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1441. { 34, 0x00002c0c, 0x0008099a, 0x000da255, 0x000d3a0b },
  1442. { 38, 0x00002c0c, 0x0008099e, 0x000da255, 0x000d3a13 },
  1443. { 42, 0x00002c0c, 0x000809a2, 0x000da255, 0x000d3a1b },
  1444. { 46, 0x00002c0c, 0x000809a6, 0x000da255, 0x000d3a23 },
  1445. };
  1446. /*
  1447. * RF value list for RF5225 & RF2527
  1448. * Supports: 2.4 GHz & 5.2 GHz
  1449. */
  1450. static const struct rf_channel rf_vals_5225_2527[] = {
  1451. { 1, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa0b },
  1452. { 2, 0x00002ccc, 0x00004786, 0x00068455, 0x000ffa1f },
  1453. { 3, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa0b },
  1454. { 4, 0x00002ccc, 0x0000478a, 0x00068455, 0x000ffa1f },
  1455. { 5, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa0b },
  1456. { 6, 0x00002ccc, 0x0000478e, 0x00068455, 0x000ffa1f },
  1457. { 7, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa0b },
  1458. { 8, 0x00002ccc, 0x00004792, 0x00068455, 0x000ffa1f },
  1459. { 9, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa0b },
  1460. { 10, 0x00002ccc, 0x00004796, 0x00068455, 0x000ffa1f },
  1461. { 11, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa0b },
  1462. { 12, 0x00002ccc, 0x0000479a, 0x00068455, 0x000ffa1f },
  1463. { 13, 0x00002ccc, 0x0000479e, 0x00068455, 0x000ffa0b },
  1464. { 14, 0x00002ccc, 0x000047a2, 0x00068455, 0x000ffa13 },
  1465. /* 802.11 UNI / HyperLan 2 */
  1466. { 36, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa23 },
  1467. { 40, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa03 },
  1468. { 44, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa0b },
  1469. { 48, 0x00002ccc, 0x000049aa, 0x0009be55, 0x000ffa13 },
  1470. { 52, 0x00002ccc, 0x000049ae, 0x0009ae55, 0x000ffa1b },
  1471. { 56, 0x00002ccc, 0x000049b2, 0x0009ae55, 0x000ffa23 },
  1472. { 60, 0x00002ccc, 0x000049ba, 0x0009ae55, 0x000ffa03 },
  1473. { 64, 0x00002ccc, 0x000049be, 0x0009ae55, 0x000ffa0b },
  1474. /* 802.11 HyperLan 2 */
  1475. { 100, 0x00002ccc, 0x00004a2a, 0x000bae55, 0x000ffa03 },
  1476. { 104, 0x00002ccc, 0x00004a2e, 0x000bae55, 0x000ffa0b },
  1477. { 108, 0x00002ccc, 0x00004a32, 0x000bae55, 0x000ffa13 },
  1478. { 112, 0x00002ccc, 0x00004a36, 0x000bae55, 0x000ffa1b },
  1479. { 116, 0x00002ccc, 0x00004a3a, 0x000bbe55, 0x000ffa23 },
  1480. { 120, 0x00002ccc, 0x00004a82, 0x000bbe55, 0x000ffa03 },
  1481. { 124, 0x00002ccc, 0x00004a86, 0x000bbe55, 0x000ffa0b },
  1482. { 128, 0x00002ccc, 0x00004a8a, 0x000bbe55, 0x000ffa13 },
  1483. { 132, 0x00002ccc, 0x00004a8e, 0x000bbe55, 0x000ffa1b },
  1484. { 136, 0x00002ccc, 0x00004a92, 0x000bbe55, 0x000ffa23 },
  1485. /* 802.11 UNII */
  1486. { 140, 0x00002ccc, 0x00004a9a, 0x000bbe55, 0x000ffa03 },
  1487. { 149, 0x00002ccc, 0x00004aa2, 0x000bbe55, 0x000ffa1f },
  1488. { 153, 0x00002ccc, 0x00004aa6, 0x000bbe55, 0x000ffa27 },
  1489. { 157, 0x00002ccc, 0x00004aae, 0x000bbe55, 0x000ffa07 },
  1490. { 161, 0x00002ccc, 0x00004ab2, 0x000bbe55, 0x000ffa0f },
  1491. { 165, 0x00002ccc, 0x00004ab6, 0x000bbe55, 0x000ffa17 },
  1492. /* MMAC(Japan)J52 ch 34,38,42,46 */
  1493. { 34, 0x00002ccc, 0x0000499a, 0x0009be55, 0x000ffa0b },
  1494. { 38, 0x00002ccc, 0x0000499e, 0x0009be55, 0x000ffa13 },
  1495. { 42, 0x00002ccc, 0x000049a2, 0x0009be55, 0x000ffa1b },
  1496. { 46, 0x00002ccc, 0x000049a6, 0x0009be55, 0x000ffa23 },
  1497. };
  1498. static void rt73usb_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1499. {
  1500. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1501. u8 *txpower;
  1502. unsigned int i;
  1503. /*
  1504. * Initialize all hw fields.
  1505. */
  1506. rt2x00dev->hw->flags =
  1507. IEEE80211_HW_HOST_GEN_BEACON_TEMPLATE |
  1508. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  1509. rt2x00dev->hw->extra_tx_headroom = TXD_DESC_SIZE;
  1510. rt2x00dev->hw->max_signal = MAX_SIGNAL;
  1511. rt2x00dev->hw->max_rssi = MAX_RX_SSI;
  1512. rt2x00dev->hw->queues = 5;
  1513. SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_usb(rt2x00dev)->dev);
  1514. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1515. rt2x00_eeprom_addr(rt2x00dev,
  1516. EEPROM_MAC_ADDR_0));
  1517. /*
  1518. * Convert tx_power array in eeprom.
  1519. */
  1520. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_G_START);
  1521. for (i = 0; i < 14; i++)
  1522. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1523. /*
  1524. * Initialize hw_mode information.
  1525. */
  1526. spec->num_modes = 2;
  1527. spec->num_rates = 12;
  1528. spec->tx_power_a = NULL;
  1529. spec->tx_power_bg = txpower;
  1530. spec->tx_power_default = DEFAULT_TXPOWER;
  1531. if (rt2x00_rf(&rt2x00dev->chip, RF2528)) {
  1532. spec->num_channels = ARRAY_SIZE(rf_vals_bg_2528);
  1533. spec->channels = rf_vals_bg_2528;
  1534. } else if (rt2x00_rf(&rt2x00dev->chip, RF5226)) {
  1535. spec->num_channels = ARRAY_SIZE(rf_vals_5226);
  1536. spec->channels = rf_vals_5226;
  1537. } else if (rt2x00_rf(&rt2x00dev->chip, RF2527)) {
  1538. spec->num_channels = 14;
  1539. spec->channels = rf_vals_5225_2527;
  1540. } else if (rt2x00_rf(&rt2x00dev->chip, RF5225)) {
  1541. spec->num_channels = ARRAY_SIZE(rf_vals_5225_2527);
  1542. spec->channels = rf_vals_5225_2527;
  1543. }
  1544. if (rt2x00_rf(&rt2x00dev->chip, RF5225) ||
  1545. rt2x00_rf(&rt2x00dev->chip, RF5226)) {
  1546. spec->num_modes = 3;
  1547. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A_START);
  1548. for (i = 0; i < 14; i++)
  1549. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1550. spec->tx_power_a = txpower;
  1551. }
  1552. }
  1553. static int rt73usb_probe_hw(struct rt2x00_dev *rt2x00dev)
  1554. {
  1555. int retval;
  1556. /*
  1557. * Allocate eeprom data.
  1558. */
  1559. retval = rt73usb_validate_eeprom(rt2x00dev);
  1560. if (retval)
  1561. return retval;
  1562. retval = rt73usb_init_eeprom(rt2x00dev);
  1563. if (retval)
  1564. return retval;
  1565. /*
  1566. * Initialize hw specifications.
  1567. */
  1568. rt73usb_probe_hw_mode(rt2x00dev);
  1569. /*
  1570. * This device requires firmware
  1571. */
  1572. __set_bit(DRIVER_REQUIRE_FIRMWARE, &rt2x00dev->flags);
  1573. /*
  1574. * Set the rssi offset.
  1575. */
  1576. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1577. return 0;
  1578. }
  1579. /*
  1580. * IEEE80211 stack callback functions.
  1581. */
  1582. static void rt73usb_configure_filter(struct ieee80211_hw *hw,
  1583. unsigned int changed_flags,
  1584. unsigned int *total_flags,
  1585. int mc_count,
  1586. struct dev_addr_list *mc_list)
  1587. {
  1588. struct rt2x00_dev *rt2x00dev = hw->priv;
  1589. struct interface *intf = &rt2x00dev->interface;
  1590. u32 reg;
  1591. /*
  1592. * Mask off any flags we are going to ignore from
  1593. * the total_flags field.
  1594. */
  1595. *total_flags &=
  1596. FIF_ALLMULTI |
  1597. FIF_FCSFAIL |
  1598. FIF_PLCPFAIL |
  1599. FIF_CONTROL |
  1600. FIF_OTHER_BSS |
  1601. FIF_PROMISC_IN_BSS;
  1602. /*
  1603. * Apply some rules to the filters:
  1604. * - Some filters imply different filters to be set.
  1605. * - Some things we can't filter out at all.
  1606. * - Some filters are set based on interface type.
  1607. */
  1608. if (mc_count)
  1609. *total_flags |= FIF_ALLMULTI;
  1610. if (*total_flags & FIF_OTHER_BSS ||
  1611. *total_flags & FIF_PROMISC_IN_BSS)
  1612. *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
  1613. if (is_interface_type(intf, IEEE80211_IF_TYPE_AP))
  1614. *total_flags |= FIF_PROMISC_IN_BSS;
  1615. /*
  1616. * Check if there is any work left for us.
  1617. */
  1618. if (intf->filter == *total_flags)
  1619. return;
  1620. intf->filter = *total_flags;
  1621. /*
  1622. * When in atomic context, reschedule and let rt2x00lib
  1623. * call this function again.
  1624. */
  1625. if (in_atomic()) {
  1626. queue_work(rt2x00dev->hw->workqueue, &rt2x00dev->filter_work);
  1627. return;
  1628. }
  1629. /*
  1630. * Start configuration steps.
  1631. * Note that the version error will always be dropped
  1632. * and broadcast frames will always be accepted since
  1633. * there is no filter for it at this time.
  1634. */
  1635. rt73usb_register_read(rt2x00dev, TXRX_CSR0, &reg);
  1636. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CRC,
  1637. !(*total_flags & FIF_FCSFAIL));
  1638. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_PHYSICAL,
  1639. !(*total_flags & FIF_PLCPFAIL));
  1640. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_CONTROL,
  1641. !(*total_flags & FIF_CONTROL));
  1642. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_NOT_TO_ME,
  1643. !(*total_flags & FIF_PROMISC_IN_BSS));
  1644. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_TO_DS,
  1645. !(*total_flags & FIF_PROMISC_IN_BSS));
  1646. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_VERSION_ERROR, 1);
  1647. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_MULTICAST,
  1648. !(*total_flags & FIF_ALLMULTI));
  1649. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_BROADCAST, 0);
  1650. rt2x00_set_field32(&reg, TXRX_CSR0_DROP_ACK_CTS, 1);
  1651. rt73usb_register_write(rt2x00dev, TXRX_CSR0, reg);
  1652. }
  1653. static int rt73usb_set_retry_limit(struct ieee80211_hw *hw,
  1654. u32 short_retry, u32 long_retry)
  1655. {
  1656. struct rt2x00_dev *rt2x00dev = hw->priv;
  1657. u32 reg;
  1658. rt73usb_register_read(rt2x00dev, TXRX_CSR4, &reg);
  1659. rt2x00_set_field32(&reg, TXRX_CSR4_LONG_RETRY_LIMIT, long_retry);
  1660. rt2x00_set_field32(&reg, TXRX_CSR4_SHORT_RETRY_LIMIT, short_retry);
  1661. rt73usb_register_write(rt2x00dev, TXRX_CSR4, reg);
  1662. return 0;
  1663. }
  1664. #if 0
  1665. /*
  1666. * Mac80211 demands get_tsf must be atomic.
  1667. * This is not possible for rt73usb since all register access
  1668. * functions require sleeping. Untill mac80211 no longer needs
  1669. * get_tsf to be atomic, this function should be disabled.
  1670. */
  1671. static u64 rt73usb_get_tsf(struct ieee80211_hw *hw)
  1672. {
  1673. struct rt2x00_dev *rt2x00dev = hw->priv;
  1674. u64 tsf;
  1675. u32 reg;
  1676. rt73usb_register_read(rt2x00dev, TXRX_CSR13, &reg);
  1677. tsf = (u64) rt2x00_get_field32(reg, TXRX_CSR13_HIGH_TSFTIMER) << 32;
  1678. rt73usb_register_read(rt2x00dev, TXRX_CSR12, &reg);
  1679. tsf |= rt2x00_get_field32(reg, TXRX_CSR12_LOW_TSFTIMER);
  1680. return tsf;
  1681. }
  1682. #else
  1683. #define rt73usb_get_tsf NULL
  1684. #endif
  1685. static void rt73usb_reset_tsf(struct ieee80211_hw *hw)
  1686. {
  1687. struct rt2x00_dev *rt2x00dev = hw->priv;
  1688. rt73usb_register_write(rt2x00dev, TXRX_CSR12, 0);
  1689. rt73usb_register_write(rt2x00dev, TXRX_CSR13, 0);
  1690. }
  1691. static int rt73usb_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  1692. struct ieee80211_tx_control *control)
  1693. {
  1694. struct rt2x00_dev *rt2x00dev = hw->priv;
  1695. struct skb_desc *desc;
  1696. struct data_ring *ring;
  1697. struct data_entry *entry;
  1698. int timeout;
  1699. /*
  1700. * Just in case the ieee80211 doesn't set this,
  1701. * but we need this queue set for the descriptor
  1702. * initialization.
  1703. */
  1704. control->queue = IEEE80211_TX_QUEUE_BEACON;
  1705. ring = rt2x00lib_get_ring(rt2x00dev, control->queue);
  1706. entry = rt2x00_get_data_entry(ring);
  1707. /*
  1708. * Add the descriptor in front of the skb.
  1709. */
  1710. skb_push(skb, ring->desc_size);
  1711. memset(skb->data, 0, ring->desc_size);
  1712. /*
  1713. * Fill in skb descriptor
  1714. */
  1715. desc = get_skb_desc(skb);
  1716. desc->desc_len = ring->desc_size;
  1717. desc->data_len = skb->len - ring->desc_size;
  1718. desc->desc = skb->data;
  1719. desc->data = skb->data + ring->desc_size;
  1720. desc->ring = ring;
  1721. desc->entry = entry;
  1722. rt2x00lib_write_tx_desc(rt2x00dev, skb, control);
  1723. /*
  1724. * Write entire beacon with descriptor to register,
  1725. * and kick the beacon generator.
  1726. */
  1727. timeout = REGISTER_TIMEOUT * (skb->len / sizeof(u32));
  1728. rt2x00usb_vendor_request(rt2x00dev, USB_MULTI_WRITE,
  1729. USB_VENDOR_REQUEST_OUT,
  1730. HW_BEACON_BASE0, 0x0000,
  1731. skb->data, skb->len, timeout);
  1732. rt73usb_kick_tx_queue(rt2x00dev, IEEE80211_TX_QUEUE_BEACON);
  1733. return 0;
  1734. }
  1735. static const struct ieee80211_ops rt73usb_mac80211_ops = {
  1736. .tx = rt2x00mac_tx,
  1737. .start = rt2x00mac_start,
  1738. .stop = rt2x00mac_stop,
  1739. .add_interface = rt2x00mac_add_interface,
  1740. .remove_interface = rt2x00mac_remove_interface,
  1741. .config = rt2x00mac_config,
  1742. .config_interface = rt2x00mac_config_interface,
  1743. .configure_filter = rt73usb_configure_filter,
  1744. .get_stats = rt2x00mac_get_stats,
  1745. .set_retry_limit = rt73usb_set_retry_limit,
  1746. .erp_ie_changed = rt2x00mac_erp_ie_changed,
  1747. .conf_tx = rt2x00mac_conf_tx,
  1748. .get_tx_stats = rt2x00mac_get_tx_stats,
  1749. .get_tsf = rt73usb_get_tsf,
  1750. .reset_tsf = rt73usb_reset_tsf,
  1751. .beacon_update = rt73usb_beacon_update,
  1752. };
  1753. static const struct rt2x00lib_ops rt73usb_rt2x00_ops = {
  1754. .probe_hw = rt73usb_probe_hw,
  1755. .get_firmware_name = rt73usb_get_firmware_name,
  1756. .load_firmware = rt73usb_load_firmware,
  1757. .initialize = rt2x00usb_initialize,
  1758. .uninitialize = rt2x00usb_uninitialize,
  1759. .set_device_state = rt73usb_set_device_state,
  1760. .link_stats = rt73usb_link_stats,
  1761. .reset_tuner = rt73usb_reset_tuner,
  1762. .link_tuner = rt73usb_link_tuner,
  1763. .write_tx_desc = rt73usb_write_tx_desc,
  1764. .write_tx_data = rt2x00usb_write_tx_data,
  1765. .get_tx_data_len = rt73usb_get_tx_data_len,
  1766. .kick_tx_queue = rt73usb_kick_tx_queue,
  1767. .fill_rxdone = rt73usb_fill_rxdone,
  1768. .config_mac_addr = rt73usb_config_mac_addr,
  1769. .config_bssid = rt73usb_config_bssid,
  1770. .config_type = rt73usb_config_type,
  1771. .config_preamble = rt73usb_config_preamble,
  1772. .config = rt73usb_config,
  1773. };
  1774. static const struct rt2x00_ops rt73usb_ops = {
  1775. .name = KBUILD_MODNAME,
  1776. .rxd_size = RXD_DESC_SIZE,
  1777. .txd_size = TXD_DESC_SIZE,
  1778. .eeprom_size = EEPROM_SIZE,
  1779. .rf_size = RF_SIZE,
  1780. .lib = &rt73usb_rt2x00_ops,
  1781. .hw = &rt73usb_mac80211_ops,
  1782. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1783. .debugfs = &rt73usb_rt2x00debug,
  1784. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1785. };
  1786. /*
  1787. * rt73usb module information.
  1788. */
  1789. static struct usb_device_id rt73usb_device_table[] = {
  1790. /* AboCom */
  1791. { USB_DEVICE(0x07b8, 0xb21d), USB_DEVICE_DATA(&rt73usb_ops) },
  1792. /* Askey */
  1793. { USB_DEVICE(0x1690, 0x0722), USB_DEVICE_DATA(&rt73usb_ops) },
  1794. /* ASUS */
  1795. { USB_DEVICE(0x0b05, 0x1723), USB_DEVICE_DATA(&rt73usb_ops) },
  1796. { USB_DEVICE(0x0b05, 0x1724), USB_DEVICE_DATA(&rt73usb_ops) },
  1797. /* Belkin */
  1798. { USB_DEVICE(0x050d, 0x7050), USB_DEVICE_DATA(&rt73usb_ops) },
  1799. { USB_DEVICE(0x050d, 0x705a), USB_DEVICE_DATA(&rt73usb_ops) },
  1800. { USB_DEVICE(0x050d, 0x905b), USB_DEVICE_DATA(&rt73usb_ops) },
  1801. { USB_DEVICE(0x050d, 0x905c), USB_DEVICE_DATA(&rt73usb_ops) },
  1802. /* Billionton */
  1803. { USB_DEVICE(0x1631, 0xc019), USB_DEVICE_DATA(&rt73usb_ops) },
  1804. /* Buffalo */
  1805. { USB_DEVICE(0x0411, 0x00f4), USB_DEVICE_DATA(&rt73usb_ops) },
  1806. /* CNet */
  1807. { USB_DEVICE(0x1371, 0x9022), USB_DEVICE_DATA(&rt73usb_ops) },
  1808. { USB_DEVICE(0x1371, 0x9032), USB_DEVICE_DATA(&rt73usb_ops) },
  1809. /* Conceptronic */
  1810. { USB_DEVICE(0x14b2, 0x3c22), USB_DEVICE_DATA(&rt73usb_ops) },
  1811. /* D-Link */
  1812. { USB_DEVICE(0x07d1, 0x3c03), USB_DEVICE_DATA(&rt73usb_ops) },
  1813. { USB_DEVICE(0x07d1, 0x3c04), USB_DEVICE_DATA(&rt73usb_ops) },
  1814. /* Gemtek */
  1815. { USB_DEVICE(0x15a9, 0x0004), USB_DEVICE_DATA(&rt73usb_ops) },
  1816. /* Gigabyte */
  1817. { USB_DEVICE(0x1044, 0x8008), USB_DEVICE_DATA(&rt73usb_ops) },
  1818. { USB_DEVICE(0x1044, 0x800a), USB_DEVICE_DATA(&rt73usb_ops) },
  1819. /* Huawei-3Com */
  1820. { USB_DEVICE(0x1472, 0x0009), USB_DEVICE_DATA(&rt73usb_ops) },
  1821. /* Hercules */
  1822. { USB_DEVICE(0x06f8, 0xe010), USB_DEVICE_DATA(&rt73usb_ops) },
  1823. { USB_DEVICE(0x06f8, 0xe020), USB_DEVICE_DATA(&rt73usb_ops) },
  1824. /* Linksys */
  1825. { USB_DEVICE(0x13b1, 0x0020), USB_DEVICE_DATA(&rt73usb_ops) },
  1826. { USB_DEVICE(0x13b1, 0x0023), USB_DEVICE_DATA(&rt73usb_ops) },
  1827. /* MSI */
  1828. { USB_DEVICE(0x0db0, 0x6877), USB_DEVICE_DATA(&rt73usb_ops) },
  1829. { USB_DEVICE(0x0db0, 0x6874), USB_DEVICE_DATA(&rt73usb_ops) },
  1830. { USB_DEVICE(0x0db0, 0xa861), USB_DEVICE_DATA(&rt73usb_ops) },
  1831. { USB_DEVICE(0x0db0, 0xa874), USB_DEVICE_DATA(&rt73usb_ops) },
  1832. /* Ralink */
  1833. { USB_DEVICE(0x148f, 0x2573), USB_DEVICE_DATA(&rt73usb_ops) },
  1834. { USB_DEVICE(0x148f, 0x2671), USB_DEVICE_DATA(&rt73usb_ops) },
  1835. /* Qcom */
  1836. { USB_DEVICE(0x18e8, 0x6196), USB_DEVICE_DATA(&rt73usb_ops) },
  1837. { USB_DEVICE(0x18e8, 0x6229), USB_DEVICE_DATA(&rt73usb_ops) },
  1838. { USB_DEVICE(0x18e8, 0x6238), USB_DEVICE_DATA(&rt73usb_ops) },
  1839. /* Senao */
  1840. { USB_DEVICE(0x1740, 0x7100), USB_DEVICE_DATA(&rt73usb_ops) },
  1841. /* Sitecom */
  1842. { USB_DEVICE(0x0df6, 0x9712), USB_DEVICE_DATA(&rt73usb_ops) },
  1843. { USB_DEVICE(0x0df6, 0x90ac), USB_DEVICE_DATA(&rt73usb_ops) },
  1844. /* Surecom */
  1845. { USB_DEVICE(0x0769, 0x31f3), USB_DEVICE_DATA(&rt73usb_ops) },
  1846. /* Planex */
  1847. { USB_DEVICE(0x2019, 0xab01), USB_DEVICE_DATA(&rt73usb_ops) },
  1848. { USB_DEVICE(0x2019, 0xab50), USB_DEVICE_DATA(&rt73usb_ops) },
  1849. { 0, }
  1850. };
  1851. MODULE_AUTHOR(DRV_PROJECT);
  1852. MODULE_VERSION(DRV_VERSION);
  1853. MODULE_DESCRIPTION("Ralink RT73 USB Wireless LAN driver.");
  1854. MODULE_SUPPORTED_DEVICE("Ralink RT2571W & RT2671 USB chipset based cards");
  1855. MODULE_DEVICE_TABLE(usb, rt73usb_device_table);
  1856. MODULE_FIRMWARE(FIRMWARE_RT2571);
  1857. MODULE_LICENSE("GPL");
  1858. static struct usb_driver rt73usb_driver = {
  1859. .name = KBUILD_MODNAME,
  1860. .id_table = rt73usb_device_table,
  1861. .probe = rt2x00usb_probe,
  1862. .disconnect = rt2x00usb_disconnect,
  1863. .suspend = rt2x00usb_suspend,
  1864. .resume = rt2x00usb_resume,
  1865. };
  1866. static int __init rt73usb_init(void)
  1867. {
  1868. return usb_register(&rt73usb_driver);
  1869. }
  1870. static void __exit rt73usb_exit(void)
  1871. {
  1872. usb_deregister(&rt73usb_driver);
  1873. }
  1874. module_init(rt73usb_init);
  1875. module_exit(rt73usb_exit);