rt2400pci.c 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639
  1. /*
  2. Copyright (C) 2004 - 2007 rt2x00 SourceForge Project
  3. <http://rt2x00.serialmonkey.com>
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 2 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program; if not, write to the
  14. Free Software Foundation, Inc.,
  15. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. /*
  18. Module: rt2400pci
  19. Abstract: rt2400pci device specific routines.
  20. Supported chipsets: RT2460.
  21. */
  22. #include <linux/delay.h>
  23. #include <linux/etherdevice.h>
  24. #include <linux/init.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/pci.h>
  28. #include <linux/eeprom_93cx6.h>
  29. #include "rt2x00.h"
  30. #include "rt2x00pci.h"
  31. #include "rt2400pci.h"
  32. /*
  33. * Register access.
  34. * All access to the CSR registers will go through the methods
  35. * rt2x00pci_register_read and rt2x00pci_register_write.
  36. * BBP and RF register require indirect register access,
  37. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  38. * These indirect registers work with busy bits,
  39. * and we will try maximal REGISTER_BUSY_COUNT times to access
  40. * the register while taking a REGISTER_BUSY_DELAY us delay
  41. * between each attampt. When the busy bit is still set at that time,
  42. * the access attempt is considered to have failed,
  43. * and we will print an error.
  44. */
  45. static u32 rt2400pci_bbp_check(struct rt2x00_dev *rt2x00dev)
  46. {
  47. u32 reg;
  48. unsigned int i;
  49. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  50. rt2x00pci_register_read(rt2x00dev, BBPCSR, &reg);
  51. if (!rt2x00_get_field32(reg, BBPCSR_BUSY))
  52. break;
  53. udelay(REGISTER_BUSY_DELAY);
  54. }
  55. return reg;
  56. }
  57. static void rt2400pci_bbp_write(struct rt2x00_dev *rt2x00dev,
  58. const unsigned int word, const u8 value)
  59. {
  60. u32 reg;
  61. /*
  62. * Wait until the BBP becomes ready.
  63. */
  64. reg = rt2400pci_bbp_check(rt2x00dev);
  65. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  66. ERROR(rt2x00dev, "BBPCSR register busy. Write failed.\n");
  67. return;
  68. }
  69. /*
  70. * Write the data into the BBP.
  71. */
  72. reg = 0;
  73. rt2x00_set_field32(&reg, BBPCSR_VALUE, value);
  74. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  75. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  76. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 1);
  77. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  78. }
  79. static void rt2400pci_bbp_read(struct rt2x00_dev *rt2x00dev,
  80. const unsigned int word, u8 *value)
  81. {
  82. u32 reg;
  83. /*
  84. * Wait until the BBP becomes ready.
  85. */
  86. reg = rt2400pci_bbp_check(rt2x00dev);
  87. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  88. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  89. return;
  90. }
  91. /*
  92. * Write the request into the BBP.
  93. */
  94. reg = 0;
  95. rt2x00_set_field32(&reg, BBPCSR_REGNUM, word);
  96. rt2x00_set_field32(&reg, BBPCSR_BUSY, 1);
  97. rt2x00_set_field32(&reg, BBPCSR_WRITE_CONTROL, 0);
  98. rt2x00pci_register_write(rt2x00dev, BBPCSR, reg);
  99. /*
  100. * Wait until the BBP becomes ready.
  101. */
  102. reg = rt2400pci_bbp_check(rt2x00dev);
  103. if (rt2x00_get_field32(reg, BBPCSR_BUSY)) {
  104. ERROR(rt2x00dev, "BBPCSR register busy. Read failed.\n");
  105. *value = 0xff;
  106. return;
  107. }
  108. *value = rt2x00_get_field32(reg, BBPCSR_VALUE);
  109. }
  110. static void rt2400pci_rf_write(struct rt2x00_dev *rt2x00dev,
  111. const unsigned int word, const u32 value)
  112. {
  113. u32 reg;
  114. unsigned int i;
  115. if (!word)
  116. return;
  117. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  118. rt2x00pci_register_read(rt2x00dev, RFCSR, &reg);
  119. if (!rt2x00_get_field32(reg, RFCSR_BUSY))
  120. goto rf_write;
  121. udelay(REGISTER_BUSY_DELAY);
  122. }
  123. ERROR(rt2x00dev, "RFCSR register busy. Write failed.\n");
  124. return;
  125. rf_write:
  126. reg = 0;
  127. rt2x00_set_field32(&reg, RFCSR_VALUE, value);
  128. rt2x00_set_field32(&reg, RFCSR_NUMBER_OF_BITS, 20);
  129. rt2x00_set_field32(&reg, RFCSR_IF_SELECT, 0);
  130. rt2x00_set_field32(&reg, RFCSR_BUSY, 1);
  131. rt2x00pci_register_write(rt2x00dev, RFCSR, reg);
  132. rt2x00_rf_write(rt2x00dev, word, value);
  133. }
  134. static void rt2400pci_eepromregister_read(struct eeprom_93cx6 *eeprom)
  135. {
  136. struct rt2x00_dev *rt2x00dev = eeprom->data;
  137. u32 reg;
  138. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  139. eeprom->reg_data_in = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_IN);
  140. eeprom->reg_data_out = !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_OUT);
  141. eeprom->reg_data_clock =
  142. !!rt2x00_get_field32(reg, CSR21_EEPROM_DATA_CLOCK);
  143. eeprom->reg_chip_select =
  144. !!rt2x00_get_field32(reg, CSR21_EEPROM_CHIP_SELECT);
  145. }
  146. static void rt2400pci_eepromregister_write(struct eeprom_93cx6 *eeprom)
  147. {
  148. struct rt2x00_dev *rt2x00dev = eeprom->data;
  149. u32 reg = 0;
  150. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_IN, !!eeprom->reg_data_in);
  151. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_OUT, !!eeprom->reg_data_out);
  152. rt2x00_set_field32(&reg, CSR21_EEPROM_DATA_CLOCK,
  153. !!eeprom->reg_data_clock);
  154. rt2x00_set_field32(&reg, CSR21_EEPROM_CHIP_SELECT,
  155. !!eeprom->reg_chip_select);
  156. rt2x00pci_register_write(rt2x00dev, CSR21, reg);
  157. }
  158. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  159. #define CSR_OFFSET(__word) ( CSR_REG_BASE + ((__word) * sizeof(u32)) )
  160. static void rt2400pci_read_csr(struct rt2x00_dev *rt2x00dev,
  161. const unsigned int word, u32 *data)
  162. {
  163. rt2x00pci_register_read(rt2x00dev, CSR_OFFSET(word), data);
  164. }
  165. static void rt2400pci_write_csr(struct rt2x00_dev *rt2x00dev,
  166. const unsigned int word, u32 data)
  167. {
  168. rt2x00pci_register_write(rt2x00dev, CSR_OFFSET(word), data);
  169. }
  170. static const struct rt2x00debug rt2400pci_rt2x00debug = {
  171. .owner = THIS_MODULE,
  172. .csr = {
  173. .read = rt2400pci_read_csr,
  174. .write = rt2400pci_write_csr,
  175. .word_size = sizeof(u32),
  176. .word_count = CSR_REG_SIZE / sizeof(u32),
  177. },
  178. .eeprom = {
  179. .read = rt2x00_eeprom_read,
  180. .write = rt2x00_eeprom_write,
  181. .word_size = sizeof(u16),
  182. .word_count = EEPROM_SIZE / sizeof(u16),
  183. },
  184. .bbp = {
  185. .read = rt2400pci_bbp_read,
  186. .write = rt2400pci_bbp_write,
  187. .word_size = sizeof(u8),
  188. .word_count = BBP_SIZE / sizeof(u8),
  189. },
  190. .rf = {
  191. .read = rt2x00_rf_read,
  192. .write = rt2400pci_rf_write,
  193. .word_size = sizeof(u32),
  194. .word_count = RF_SIZE / sizeof(u32),
  195. },
  196. };
  197. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  198. #ifdef CONFIG_RT2400PCI_RFKILL
  199. static int rt2400pci_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  200. {
  201. u32 reg;
  202. rt2x00pci_register_read(rt2x00dev, GPIOCSR, &reg);
  203. return rt2x00_get_field32(reg, GPIOCSR_BIT0);
  204. }
  205. #else
  206. #define rt2400pci_rfkill_poll NULL
  207. #endif /* CONFIG_RT2400PCI_RFKILL */
  208. /*
  209. * Configuration handlers.
  210. */
  211. static void rt2400pci_config_mac_addr(struct rt2x00_dev *rt2x00dev,
  212. __le32 *mac)
  213. {
  214. rt2x00pci_register_multiwrite(rt2x00dev, CSR3, mac,
  215. (2 * sizeof(__le32)));
  216. }
  217. static void rt2400pci_config_bssid(struct rt2x00_dev *rt2x00dev,
  218. __le32 *bssid)
  219. {
  220. rt2x00pci_register_multiwrite(rt2x00dev, CSR5, bssid,
  221. (2 * sizeof(__le32)));
  222. }
  223. static void rt2400pci_config_type(struct rt2x00_dev *rt2x00dev, const int type,
  224. const int tsf_sync)
  225. {
  226. u32 reg;
  227. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  228. /*
  229. * Enable beacon config
  230. */
  231. rt2x00pci_register_read(rt2x00dev, BCNCSR1, &reg);
  232. rt2x00_set_field32(&reg, BCNCSR1_PRELOAD,
  233. PREAMBLE + get_duration(IEEE80211_HEADER, 20));
  234. rt2x00pci_register_write(rt2x00dev, BCNCSR1, reg);
  235. /*
  236. * Enable synchronisation.
  237. */
  238. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  239. rt2x00_set_field32(&reg, CSR14_TSF_COUNT, 1);
  240. rt2x00_set_field32(&reg, CSR14_TBCN, 1);
  241. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 0);
  242. rt2x00_set_field32(&reg, CSR14_TSF_SYNC, tsf_sync);
  243. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  244. }
  245. static void rt2400pci_config_preamble(struct rt2x00_dev *rt2x00dev,
  246. const int short_preamble,
  247. const int ack_timeout,
  248. const int ack_consume_time)
  249. {
  250. int preamble_mask;
  251. u32 reg;
  252. /*
  253. * When short preamble is enabled, we should set bit 0x08
  254. */
  255. preamble_mask = short_preamble << 3;
  256. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  257. rt2x00_set_field32(&reg, TXCSR1_ACK_TIMEOUT, ack_timeout);
  258. rt2x00_set_field32(&reg, TXCSR1_ACK_CONSUME_TIME, ack_consume_time);
  259. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  260. rt2x00pci_register_read(rt2x00dev, ARCSR2, &reg);
  261. rt2x00_set_field32(&reg, ARCSR2_SIGNAL, 0x00 | preamble_mask);
  262. rt2x00_set_field32(&reg, ARCSR2_SERVICE, 0x04);
  263. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 10));
  264. rt2x00pci_register_write(rt2x00dev, ARCSR2, reg);
  265. rt2x00pci_register_read(rt2x00dev, ARCSR3, &reg);
  266. rt2x00_set_field32(&reg, ARCSR3_SIGNAL, 0x01 | preamble_mask);
  267. rt2x00_set_field32(&reg, ARCSR3_SERVICE, 0x04);
  268. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 20));
  269. rt2x00pci_register_write(rt2x00dev, ARCSR3, reg);
  270. rt2x00pci_register_read(rt2x00dev, ARCSR4, &reg);
  271. rt2x00_set_field32(&reg, ARCSR4_SIGNAL, 0x02 | preamble_mask);
  272. rt2x00_set_field32(&reg, ARCSR4_SERVICE, 0x04);
  273. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 55));
  274. rt2x00pci_register_write(rt2x00dev, ARCSR4, reg);
  275. rt2x00pci_register_read(rt2x00dev, ARCSR5, &reg);
  276. rt2x00_set_field32(&reg, ARCSR5_SIGNAL, 0x03 | preamble_mask);
  277. rt2x00_set_field32(&reg, ARCSR5_SERVICE, 0x84);
  278. rt2x00_set_field32(&reg, ARCSR2_LENGTH, get_duration(ACK_SIZE, 110));
  279. rt2x00pci_register_write(rt2x00dev, ARCSR5, reg);
  280. }
  281. static void rt2400pci_config_phymode(struct rt2x00_dev *rt2x00dev,
  282. const int basic_rate_mask)
  283. {
  284. rt2x00pci_register_write(rt2x00dev, ARCSR1, basic_rate_mask);
  285. }
  286. static void rt2400pci_config_channel(struct rt2x00_dev *rt2x00dev,
  287. struct rf_channel *rf)
  288. {
  289. /*
  290. * Switch on tuning bits.
  291. */
  292. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 1);
  293. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 1);
  294. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  295. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  296. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  297. /*
  298. * RF2420 chipset don't need any additional actions.
  299. */
  300. if (rt2x00_rf(&rt2x00dev->chip, RF2420))
  301. return;
  302. /*
  303. * For the RT2421 chipsets we need to write an invalid
  304. * reference clock rate to activate auto_tune.
  305. * After that we set the value back to the correct channel.
  306. */
  307. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  308. rt2400pci_rf_write(rt2x00dev, 2, 0x000c2a32);
  309. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  310. msleep(1);
  311. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  312. rt2400pci_rf_write(rt2x00dev, 2, rf->rf2);
  313. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  314. msleep(1);
  315. /*
  316. * Switch off tuning bits.
  317. */
  318. rt2x00_set_field32(&rf->rf1, RF1_TUNER, 0);
  319. rt2x00_set_field32(&rf->rf3, RF3_TUNER, 0);
  320. rt2400pci_rf_write(rt2x00dev, 1, rf->rf1);
  321. rt2400pci_rf_write(rt2x00dev, 3, rf->rf3);
  322. /*
  323. * Clear false CRC during channel switch.
  324. */
  325. rt2x00pci_register_read(rt2x00dev, CNT0, &rf->rf1);
  326. }
  327. static void rt2400pci_config_txpower(struct rt2x00_dev *rt2x00dev, int txpower)
  328. {
  329. rt2400pci_bbp_write(rt2x00dev, 3, TXPOWER_TO_DEV(txpower));
  330. }
  331. static void rt2400pci_config_antenna(struct rt2x00_dev *rt2x00dev,
  332. struct antenna_setup *ant)
  333. {
  334. u8 r1;
  335. u8 r4;
  336. rt2400pci_bbp_read(rt2x00dev, 4, &r4);
  337. rt2400pci_bbp_read(rt2x00dev, 1, &r1);
  338. /*
  339. * Configure the TX antenna.
  340. */
  341. switch (ant->tx) {
  342. case ANTENNA_HW_DIVERSITY:
  343. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 1);
  344. break;
  345. case ANTENNA_A:
  346. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 0);
  347. break;
  348. case ANTENNA_SW_DIVERSITY:
  349. /*
  350. * NOTE: We should never come here because rt2x00lib is
  351. * supposed to catch this and send us the correct antenna
  352. * explicitely. However we are nog going to bug about this.
  353. * Instead, just default to antenna B.
  354. */
  355. case ANTENNA_B:
  356. rt2x00_set_field8(&r1, BBP_R1_TX_ANTENNA, 2);
  357. break;
  358. }
  359. /*
  360. * Configure the RX antenna.
  361. */
  362. switch (ant->rx) {
  363. case ANTENNA_HW_DIVERSITY:
  364. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 1);
  365. break;
  366. case ANTENNA_A:
  367. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 0);
  368. break;
  369. case ANTENNA_SW_DIVERSITY:
  370. /*
  371. * NOTE: We should never come here because rt2x00lib is
  372. * supposed to catch this and send us the correct antenna
  373. * explicitely. However we are nog going to bug about this.
  374. * Instead, just default to antenna B.
  375. */
  376. case ANTENNA_B:
  377. rt2x00_set_field8(&r4, BBP_R4_RX_ANTENNA, 2);
  378. break;
  379. }
  380. rt2400pci_bbp_write(rt2x00dev, 4, r4);
  381. rt2400pci_bbp_write(rt2x00dev, 1, r1);
  382. }
  383. static void rt2400pci_config_duration(struct rt2x00_dev *rt2x00dev,
  384. struct rt2x00lib_conf *libconf)
  385. {
  386. u32 reg;
  387. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  388. rt2x00_set_field32(&reg, CSR11_SLOT_TIME, libconf->slot_time);
  389. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  390. rt2x00pci_register_read(rt2x00dev, CSR18, &reg);
  391. rt2x00_set_field32(&reg, CSR18_SIFS, libconf->sifs);
  392. rt2x00_set_field32(&reg, CSR18_PIFS, libconf->pifs);
  393. rt2x00pci_register_write(rt2x00dev, CSR18, reg);
  394. rt2x00pci_register_read(rt2x00dev, CSR19, &reg);
  395. rt2x00_set_field32(&reg, CSR19_DIFS, libconf->difs);
  396. rt2x00_set_field32(&reg, CSR19_EIFS, libconf->eifs);
  397. rt2x00pci_register_write(rt2x00dev, CSR19, reg);
  398. rt2x00pci_register_read(rt2x00dev, TXCSR1, &reg);
  399. rt2x00_set_field32(&reg, TXCSR1_TSF_OFFSET, IEEE80211_HEADER);
  400. rt2x00_set_field32(&reg, TXCSR1_AUTORESPONDER, 1);
  401. rt2x00pci_register_write(rt2x00dev, TXCSR1, reg);
  402. rt2x00pci_register_read(rt2x00dev, CSR12, &reg);
  403. rt2x00_set_field32(&reg, CSR12_BEACON_INTERVAL,
  404. libconf->conf->beacon_int * 16);
  405. rt2x00_set_field32(&reg, CSR12_CFP_MAX_DURATION,
  406. libconf->conf->beacon_int * 16);
  407. rt2x00pci_register_write(rt2x00dev, CSR12, reg);
  408. }
  409. static void rt2400pci_config(struct rt2x00_dev *rt2x00dev,
  410. const unsigned int flags,
  411. struct rt2x00lib_conf *libconf)
  412. {
  413. if (flags & CONFIG_UPDATE_PHYMODE)
  414. rt2400pci_config_phymode(rt2x00dev, libconf->basic_rates);
  415. if (flags & CONFIG_UPDATE_CHANNEL)
  416. rt2400pci_config_channel(rt2x00dev, &libconf->rf);
  417. if (flags & CONFIG_UPDATE_TXPOWER)
  418. rt2400pci_config_txpower(rt2x00dev,
  419. libconf->conf->power_level);
  420. if (flags & CONFIG_UPDATE_ANTENNA)
  421. rt2400pci_config_antenna(rt2x00dev, &libconf->ant);
  422. if (flags & (CONFIG_UPDATE_SLOT_TIME | CONFIG_UPDATE_BEACON_INT))
  423. rt2400pci_config_duration(rt2x00dev, libconf);
  424. }
  425. static void rt2400pci_config_cw(struct rt2x00_dev *rt2x00dev,
  426. struct ieee80211_tx_queue_params *params)
  427. {
  428. u32 reg;
  429. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  430. rt2x00_set_field32(&reg, CSR11_CWMIN, params->cw_min);
  431. rt2x00_set_field32(&reg, CSR11_CWMAX, params->cw_max);
  432. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  433. }
  434. /*
  435. * LED functions.
  436. */
  437. static void rt2400pci_enable_led(struct rt2x00_dev *rt2x00dev)
  438. {
  439. u32 reg;
  440. rt2x00pci_register_read(rt2x00dev, LEDCSR, &reg);
  441. rt2x00_set_field32(&reg, LEDCSR_ON_PERIOD, 70);
  442. rt2x00_set_field32(&reg, LEDCSR_OFF_PERIOD, 30);
  443. rt2x00_set_field32(&reg, LEDCSR_LINK,
  444. (rt2x00dev->led_mode != LED_MODE_ASUS));
  445. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY,
  446. (rt2x00dev->led_mode != LED_MODE_TXRX_ACTIVITY));
  447. rt2x00pci_register_write(rt2x00dev, LEDCSR, reg);
  448. }
  449. static void rt2400pci_disable_led(struct rt2x00_dev *rt2x00dev)
  450. {
  451. u32 reg;
  452. rt2x00pci_register_read(rt2x00dev, LEDCSR, &reg);
  453. rt2x00_set_field32(&reg, LEDCSR_LINK, 0);
  454. rt2x00_set_field32(&reg, LEDCSR_ACTIVITY, 0);
  455. rt2x00pci_register_write(rt2x00dev, LEDCSR, reg);
  456. }
  457. /*
  458. * Link tuning
  459. */
  460. static void rt2400pci_link_stats(struct rt2x00_dev *rt2x00dev,
  461. struct link_qual *qual)
  462. {
  463. u32 reg;
  464. u8 bbp;
  465. /*
  466. * Update FCS error count from register.
  467. */
  468. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  469. qual->rx_failed = rt2x00_get_field32(reg, CNT0_FCS_ERROR);
  470. /*
  471. * Update False CCA count from register.
  472. */
  473. rt2400pci_bbp_read(rt2x00dev, 39, &bbp);
  474. qual->false_cca = bbp;
  475. }
  476. static void rt2400pci_reset_tuner(struct rt2x00_dev *rt2x00dev)
  477. {
  478. rt2400pci_bbp_write(rt2x00dev, 13, 0x08);
  479. rt2x00dev->link.vgc_level = 0x08;
  480. }
  481. static void rt2400pci_link_tuner(struct rt2x00_dev *rt2x00dev)
  482. {
  483. u8 reg;
  484. /*
  485. * The link tuner should not run longer then 60 seconds,
  486. * and should run once every 2 seconds.
  487. */
  488. if (rt2x00dev->link.count > 60 || !(rt2x00dev->link.count & 1))
  489. return;
  490. /*
  491. * Base r13 link tuning on the false cca count.
  492. */
  493. rt2400pci_bbp_read(rt2x00dev, 13, &reg);
  494. if (rt2x00dev->link.qual.false_cca > 512 && reg < 0x20) {
  495. rt2400pci_bbp_write(rt2x00dev, 13, ++reg);
  496. rt2x00dev->link.vgc_level = reg;
  497. } else if (rt2x00dev->link.qual.false_cca < 100 && reg > 0x08) {
  498. rt2400pci_bbp_write(rt2x00dev, 13, --reg);
  499. rt2x00dev->link.vgc_level = reg;
  500. }
  501. }
  502. /*
  503. * Initialization functions.
  504. */
  505. static void rt2400pci_init_rxring(struct rt2x00_dev *rt2x00dev)
  506. {
  507. struct data_ring *ring = rt2x00dev->rx;
  508. __le32 *rxd;
  509. unsigned int i;
  510. u32 word;
  511. memset(ring->data_addr, 0x00, rt2x00_get_ring_size(ring));
  512. for (i = 0; i < ring->stats.limit; i++) {
  513. rxd = ring->entry[i].priv;
  514. rt2x00_desc_read(rxd, 2, &word);
  515. rt2x00_set_field32(&word, RXD_W2_BUFFER_LENGTH,
  516. ring->data_size);
  517. rt2x00_desc_write(rxd, 2, word);
  518. rt2x00_desc_read(rxd, 1, &word);
  519. rt2x00_set_field32(&word, RXD_W1_BUFFER_ADDRESS,
  520. ring->entry[i].data_dma);
  521. rt2x00_desc_write(rxd, 1, word);
  522. rt2x00_desc_read(rxd, 0, &word);
  523. rt2x00_set_field32(&word, RXD_W0_OWNER_NIC, 1);
  524. rt2x00_desc_write(rxd, 0, word);
  525. }
  526. rt2x00_ring_index_clear(rt2x00dev->rx);
  527. }
  528. static void rt2400pci_init_txring(struct rt2x00_dev *rt2x00dev, const int queue)
  529. {
  530. struct data_ring *ring = rt2x00lib_get_ring(rt2x00dev, queue);
  531. __le32 *txd;
  532. unsigned int i;
  533. u32 word;
  534. memset(ring->data_addr, 0x00, rt2x00_get_ring_size(ring));
  535. for (i = 0; i < ring->stats.limit; i++) {
  536. txd = ring->entry[i].priv;
  537. rt2x00_desc_read(txd, 1, &word);
  538. rt2x00_set_field32(&word, TXD_W1_BUFFER_ADDRESS,
  539. ring->entry[i].data_dma);
  540. rt2x00_desc_write(txd, 1, word);
  541. rt2x00_desc_read(txd, 2, &word);
  542. rt2x00_set_field32(&word, TXD_W2_BUFFER_LENGTH,
  543. ring->data_size);
  544. rt2x00_desc_write(txd, 2, word);
  545. rt2x00_desc_read(txd, 0, &word);
  546. rt2x00_set_field32(&word, TXD_W0_VALID, 0);
  547. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 0);
  548. rt2x00_desc_write(txd, 0, word);
  549. }
  550. rt2x00_ring_index_clear(ring);
  551. }
  552. static int rt2400pci_init_rings(struct rt2x00_dev *rt2x00dev)
  553. {
  554. u32 reg;
  555. /*
  556. * Initialize rings.
  557. */
  558. rt2400pci_init_rxring(rt2x00dev);
  559. rt2400pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_DATA0);
  560. rt2400pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_DATA1);
  561. rt2400pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_AFTER_BEACON);
  562. rt2400pci_init_txring(rt2x00dev, IEEE80211_TX_QUEUE_BEACON);
  563. /*
  564. * Initialize registers.
  565. */
  566. rt2x00pci_register_read(rt2x00dev, TXCSR2, &reg);
  567. rt2x00_set_field32(&reg, TXCSR2_TXD_SIZE,
  568. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA0].desc_size);
  569. rt2x00_set_field32(&reg, TXCSR2_NUM_TXD,
  570. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA1].stats.limit);
  571. rt2x00_set_field32(&reg, TXCSR2_NUM_ATIM,
  572. rt2x00dev->bcn[1].stats.limit);
  573. rt2x00_set_field32(&reg, TXCSR2_NUM_PRIO,
  574. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA0].stats.limit);
  575. rt2x00pci_register_write(rt2x00dev, TXCSR2, reg);
  576. rt2x00pci_register_read(rt2x00dev, TXCSR3, &reg);
  577. rt2x00_set_field32(&reg, TXCSR3_TX_RING_REGISTER,
  578. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA1].data_dma);
  579. rt2x00pci_register_write(rt2x00dev, TXCSR3, reg);
  580. rt2x00pci_register_read(rt2x00dev, TXCSR5, &reg);
  581. rt2x00_set_field32(&reg, TXCSR5_PRIO_RING_REGISTER,
  582. rt2x00dev->tx[IEEE80211_TX_QUEUE_DATA0].data_dma);
  583. rt2x00pci_register_write(rt2x00dev, TXCSR5, reg);
  584. rt2x00pci_register_read(rt2x00dev, TXCSR4, &reg);
  585. rt2x00_set_field32(&reg, TXCSR4_ATIM_RING_REGISTER,
  586. rt2x00dev->bcn[1].data_dma);
  587. rt2x00pci_register_write(rt2x00dev, TXCSR4, reg);
  588. rt2x00pci_register_read(rt2x00dev, TXCSR6, &reg);
  589. rt2x00_set_field32(&reg, TXCSR6_BEACON_RING_REGISTER,
  590. rt2x00dev->bcn[0].data_dma);
  591. rt2x00pci_register_write(rt2x00dev, TXCSR6, reg);
  592. rt2x00pci_register_read(rt2x00dev, RXCSR1, &reg);
  593. rt2x00_set_field32(&reg, RXCSR1_RXD_SIZE, rt2x00dev->rx->desc_size);
  594. rt2x00_set_field32(&reg, RXCSR1_NUM_RXD, rt2x00dev->rx->stats.limit);
  595. rt2x00pci_register_write(rt2x00dev, RXCSR1, reg);
  596. rt2x00pci_register_read(rt2x00dev, RXCSR2, &reg);
  597. rt2x00_set_field32(&reg, RXCSR2_RX_RING_REGISTER,
  598. rt2x00dev->rx->data_dma);
  599. rt2x00pci_register_write(rt2x00dev, RXCSR2, reg);
  600. return 0;
  601. }
  602. static int rt2400pci_init_registers(struct rt2x00_dev *rt2x00dev)
  603. {
  604. u32 reg;
  605. rt2x00pci_register_write(rt2x00dev, PSCSR0, 0x00020002);
  606. rt2x00pci_register_write(rt2x00dev, PSCSR1, 0x00000002);
  607. rt2x00pci_register_write(rt2x00dev, PSCSR2, 0x00023f20);
  608. rt2x00pci_register_write(rt2x00dev, PSCSR3, 0x00000002);
  609. rt2x00pci_register_read(rt2x00dev, TIMECSR, &reg);
  610. rt2x00_set_field32(&reg, TIMECSR_US_COUNT, 33);
  611. rt2x00_set_field32(&reg, TIMECSR_US_64_COUNT, 63);
  612. rt2x00_set_field32(&reg, TIMECSR_BEACON_EXPECT, 0);
  613. rt2x00pci_register_write(rt2x00dev, TIMECSR, reg);
  614. rt2x00pci_register_read(rt2x00dev, CSR9, &reg);
  615. rt2x00_set_field32(&reg, CSR9_MAX_FRAME_UNIT,
  616. (rt2x00dev->rx->data_size / 128));
  617. rt2x00pci_register_write(rt2x00dev, CSR9, reg);
  618. rt2x00pci_register_write(rt2x00dev, CNT3, 0x3f080000);
  619. rt2x00pci_register_read(rt2x00dev, ARCSR0, &reg);
  620. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA0, 133);
  621. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID0, 134);
  622. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_DATA1, 136);
  623. rt2x00_set_field32(&reg, ARCSR0_AR_BBP_ID1, 135);
  624. rt2x00pci_register_write(rt2x00dev, ARCSR0, reg);
  625. rt2x00pci_register_read(rt2x00dev, RXCSR3, &reg);
  626. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0, 3); /* Tx power.*/
  627. rt2x00_set_field32(&reg, RXCSR3_BBP_ID0_VALID, 1);
  628. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1, 32); /* Signal */
  629. rt2x00_set_field32(&reg, RXCSR3_BBP_ID1_VALID, 1);
  630. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2, 36); /* Rssi */
  631. rt2x00_set_field32(&reg, RXCSR3_BBP_ID2_VALID, 1);
  632. rt2x00pci_register_write(rt2x00dev, RXCSR3, reg);
  633. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0x3f3b3100);
  634. if (rt2x00dev->ops->lib->set_device_state(rt2x00dev, STATE_AWAKE))
  635. return -EBUSY;
  636. rt2x00pci_register_write(rt2x00dev, MACCSR0, 0x00217223);
  637. rt2x00pci_register_write(rt2x00dev, MACCSR1, 0x00235518);
  638. rt2x00pci_register_read(rt2x00dev, MACCSR2, &reg);
  639. rt2x00_set_field32(&reg, MACCSR2_DELAY, 64);
  640. rt2x00pci_register_write(rt2x00dev, MACCSR2, reg);
  641. rt2x00pci_register_read(rt2x00dev, RALINKCSR, &reg);
  642. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA0, 17);
  643. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID0, 154);
  644. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_DATA1, 0);
  645. rt2x00_set_field32(&reg, RALINKCSR_AR_BBP_ID1, 154);
  646. rt2x00pci_register_write(rt2x00dev, RALINKCSR, reg);
  647. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  648. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 1);
  649. rt2x00_set_field32(&reg, CSR1_BBP_RESET, 0);
  650. rt2x00_set_field32(&reg, CSR1_HOST_READY, 0);
  651. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  652. rt2x00pci_register_read(rt2x00dev, CSR1, &reg);
  653. rt2x00_set_field32(&reg, CSR1_SOFT_RESET, 0);
  654. rt2x00_set_field32(&reg, CSR1_HOST_READY, 1);
  655. rt2x00pci_register_write(rt2x00dev, CSR1, reg);
  656. /*
  657. * We must clear the FCS and FIFO error count.
  658. * These registers are cleared on read,
  659. * so we may pass a useless variable to store the value.
  660. */
  661. rt2x00pci_register_read(rt2x00dev, CNT0, &reg);
  662. rt2x00pci_register_read(rt2x00dev, CNT4, &reg);
  663. return 0;
  664. }
  665. static int rt2400pci_init_bbp(struct rt2x00_dev *rt2x00dev)
  666. {
  667. unsigned int i;
  668. u16 eeprom;
  669. u8 reg_id;
  670. u8 value;
  671. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  672. rt2400pci_bbp_read(rt2x00dev, 0, &value);
  673. if ((value != 0xff) && (value != 0x00))
  674. goto continue_csr_init;
  675. NOTICE(rt2x00dev, "Waiting for BBP register.\n");
  676. udelay(REGISTER_BUSY_DELAY);
  677. }
  678. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  679. return -EACCES;
  680. continue_csr_init:
  681. rt2400pci_bbp_write(rt2x00dev, 1, 0x00);
  682. rt2400pci_bbp_write(rt2x00dev, 3, 0x27);
  683. rt2400pci_bbp_write(rt2x00dev, 4, 0x08);
  684. rt2400pci_bbp_write(rt2x00dev, 10, 0x0f);
  685. rt2400pci_bbp_write(rt2x00dev, 15, 0x72);
  686. rt2400pci_bbp_write(rt2x00dev, 16, 0x74);
  687. rt2400pci_bbp_write(rt2x00dev, 17, 0x20);
  688. rt2400pci_bbp_write(rt2x00dev, 18, 0x72);
  689. rt2400pci_bbp_write(rt2x00dev, 19, 0x0b);
  690. rt2400pci_bbp_write(rt2x00dev, 20, 0x00);
  691. rt2400pci_bbp_write(rt2x00dev, 28, 0x11);
  692. rt2400pci_bbp_write(rt2x00dev, 29, 0x04);
  693. rt2400pci_bbp_write(rt2x00dev, 30, 0x21);
  694. rt2400pci_bbp_write(rt2x00dev, 31, 0x00);
  695. DEBUG(rt2x00dev, "Start initialization from EEPROM...\n");
  696. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  697. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  698. if (eeprom != 0xffff && eeprom != 0x0000) {
  699. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  700. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  701. DEBUG(rt2x00dev, "BBP: 0x%02x, value: 0x%02x.\n",
  702. reg_id, value);
  703. rt2400pci_bbp_write(rt2x00dev, reg_id, value);
  704. }
  705. }
  706. DEBUG(rt2x00dev, "...End initialization from EEPROM.\n");
  707. return 0;
  708. }
  709. /*
  710. * Device state switch handlers.
  711. */
  712. static void rt2400pci_toggle_rx(struct rt2x00_dev *rt2x00dev,
  713. enum dev_state state)
  714. {
  715. u32 reg;
  716. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  717. rt2x00_set_field32(&reg, RXCSR0_DISABLE_RX,
  718. state == STATE_RADIO_RX_OFF);
  719. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  720. }
  721. static void rt2400pci_toggle_irq(struct rt2x00_dev *rt2x00dev,
  722. enum dev_state state)
  723. {
  724. int mask = (state == STATE_RADIO_IRQ_OFF);
  725. u32 reg;
  726. /*
  727. * When interrupts are being enabled, the interrupt registers
  728. * should clear the register to assure a clean state.
  729. */
  730. if (state == STATE_RADIO_IRQ_ON) {
  731. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  732. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  733. }
  734. /*
  735. * Only toggle the interrupts bits we are going to use.
  736. * Non-checked interrupt bits are disabled by default.
  737. */
  738. rt2x00pci_register_read(rt2x00dev, CSR8, &reg);
  739. rt2x00_set_field32(&reg, CSR8_TBCN_EXPIRE, mask);
  740. rt2x00_set_field32(&reg, CSR8_TXDONE_TXRING, mask);
  741. rt2x00_set_field32(&reg, CSR8_TXDONE_ATIMRING, mask);
  742. rt2x00_set_field32(&reg, CSR8_TXDONE_PRIORING, mask);
  743. rt2x00_set_field32(&reg, CSR8_RXDONE, mask);
  744. rt2x00pci_register_write(rt2x00dev, CSR8, reg);
  745. }
  746. static int rt2400pci_enable_radio(struct rt2x00_dev *rt2x00dev)
  747. {
  748. /*
  749. * Initialize all registers.
  750. */
  751. if (rt2400pci_init_rings(rt2x00dev) ||
  752. rt2400pci_init_registers(rt2x00dev) ||
  753. rt2400pci_init_bbp(rt2x00dev)) {
  754. ERROR(rt2x00dev, "Register initialization failed.\n");
  755. return -EIO;
  756. }
  757. /*
  758. * Enable interrupts.
  759. */
  760. rt2400pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_ON);
  761. /*
  762. * Enable LED
  763. */
  764. rt2400pci_enable_led(rt2x00dev);
  765. return 0;
  766. }
  767. static void rt2400pci_disable_radio(struct rt2x00_dev *rt2x00dev)
  768. {
  769. u32 reg;
  770. /*
  771. * Disable LED
  772. */
  773. rt2400pci_disable_led(rt2x00dev);
  774. rt2x00pci_register_write(rt2x00dev, PWRCSR0, 0);
  775. /*
  776. * Disable synchronisation.
  777. */
  778. rt2x00pci_register_write(rt2x00dev, CSR14, 0);
  779. /*
  780. * Cancel RX and TX.
  781. */
  782. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  783. rt2x00_set_field32(&reg, TXCSR0_ABORT, 1);
  784. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  785. /*
  786. * Disable interrupts.
  787. */
  788. rt2400pci_toggle_irq(rt2x00dev, STATE_RADIO_IRQ_OFF);
  789. }
  790. static int rt2400pci_set_state(struct rt2x00_dev *rt2x00dev,
  791. enum dev_state state)
  792. {
  793. u32 reg;
  794. unsigned int i;
  795. char put_to_sleep;
  796. char bbp_state;
  797. char rf_state;
  798. put_to_sleep = (state != STATE_AWAKE);
  799. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  800. rt2x00_set_field32(&reg, PWRCSR1_SET_STATE, 1);
  801. rt2x00_set_field32(&reg, PWRCSR1_BBP_DESIRE_STATE, state);
  802. rt2x00_set_field32(&reg, PWRCSR1_RF_DESIRE_STATE, state);
  803. rt2x00_set_field32(&reg, PWRCSR1_PUT_TO_SLEEP, put_to_sleep);
  804. rt2x00pci_register_write(rt2x00dev, PWRCSR1, reg);
  805. /*
  806. * Device is not guaranteed to be in the requested state yet.
  807. * We must wait until the register indicates that the
  808. * device has entered the correct state.
  809. */
  810. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  811. rt2x00pci_register_read(rt2x00dev, PWRCSR1, &reg);
  812. bbp_state = rt2x00_get_field32(reg, PWRCSR1_BBP_CURR_STATE);
  813. rf_state = rt2x00_get_field32(reg, PWRCSR1_RF_CURR_STATE);
  814. if (bbp_state == state && rf_state == state)
  815. return 0;
  816. msleep(10);
  817. }
  818. NOTICE(rt2x00dev, "Device failed to enter state %d, "
  819. "current device state: bbp %d and rf %d.\n",
  820. state, bbp_state, rf_state);
  821. return -EBUSY;
  822. }
  823. static int rt2400pci_set_device_state(struct rt2x00_dev *rt2x00dev,
  824. enum dev_state state)
  825. {
  826. int retval = 0;
  827. switch (state) {
  828. case STATE_RADIO_ON:
  829. retval = rt2400pci_enable_radio(rt2x00dev);
  830. break;
  831. case STATE_RADIO_OFF:
  832. rt2400pci_disable_radio(rt2x00dev);
  833. break;
  834. case STATE_RADIO_RX_ON:
  835. case STATE_RADIO_RX_OFF:
  836. rt2400pci_toggle_rx(rt2x00dev, state);
  837. break;
  838. case STATE_DEEP_SLEEP:
  839. case STATE_SLEEP:
  840. case STATE_STANDBY:
  841. case STATE_AWAKE:
  842. retval = rt2400pci_set_state(rt2x00dev, state);
  843. break;
  844. default:
  845. retval = -ENOTSUPP;
  846. break;
  847. }
  848. return retval;
  849. }
  850. /*
  851. * TX descriptor initialization
  852. */
  853. static void rt2400pci_write_tx_desc(struct rt2x00_dev *rt2x00dev,
  854. __le32 *txd,
  855. struct txdata_entry_desc *desc,
  856. struct ieee80211_hdr *ieee80211hdr,
  857. unsigned int length,
  858. struct ieee80211_tx_control *control)
  859. {
  860. u32 word;
  861. /*
  862. * Start writing the descriptor words.
  863. */
  864. rt2x00_desc_read(txd, 2, &word);
  865. rt2x00_set_field32(&word, TXD_W2_DATABYTE_COUNT, length);
  866. rt2x00_desc_write(txd, 2, word);
  867. rt2x00_desc_read(txd, 3, &word);
  868. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL, desc->signal);
  869. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_REGNUM, 5);
  870. rt2x00_set_field32(&word, TXD_W3_PLCP_SIGNAL_BUSY, 1);
  871. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE, desc->service);
  872. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_REGNUM, 6);
  873. rt2x00_set_field32(&word, TXD_W3_PLCP_SERVICE_BUSY, 1);
  874. rt2x00_desc_write(txd, 3, word);
  875. rt2x00_desc_read(txd, 4, &word);
  876. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_LOW, desc->length_low);
  877. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_REGNUM, 8);
  878. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_LOW_BUSY, 1);
  879. rt2x00_set_field32(&word, TXD_W4_PLCP_LENGTH_HIGH, desc->length_high);
  880. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_REGNUM, 7);
  881. rt2x00_set_field32(&word, TXD_W3_PLCP_LENGTH_HIGH_BUSY, 1);
  882. rt2x00_desc_write(txd, 4, word);
  883. rt2x00_desc_read(txd, 0, &word);
  884. rt2x00_set_field32(&word, TXD_W0_OWNER_NIC, 1);
  885. rt2x00_set_field32(&word, TXD_W0_VALID, 1);
  886. rt2x00_set_field32(&word, TXD_W0_MORE_FRAG,
  887. test_bit(ENTRY_TXD_MORE_FRAG, &desc->flags));
  888. rt2x00_set_field32(&word, TXD_W0_ACK,
  889. test_bit(ENTRY_TXD_ACK, &desc->flags));
  890. rt2x00_set_field32(&word, TXD_W0_TIMESTAMP,
  891. test_bit(ENTRY_TXD_REQ_TIMESTAMP, &desc->flags));
  892. rt2x00_set_field32(&word, TXD_W0_RTS,
  893. test_bit(ENTRY_TXD_RTS_FRAME, &desc->flags));
  894. rt2x00_set_field32(&word, TXD_W0_IFS, desc->ifs);
  895. rt2x00_set_field32(&word, TXD_W0_RETRY_MODE,
  896. !!(control->flags &
  897. IEEE80211_TXCTL_LONG_RETRY_LIMIT));
  898. rt2x00_desc_write(txd, 0, word);
  899. }
  900. /*
  901. * TX data initialization
  902. */
  903. static void rt2400pci_kick_tx_queue(struct rt2x00_dev *rt2x00dev,
  904. unsigned int queue)
  905. {
  906. u32 reg;
  907. if (queue == IEEE80211_TX_QUEUE_BEACON) {
  908. rt2x00pci_register_read(rt2x00dev, CSR14, &reg);
  909. if (!rt2x00_get_field32(reg, CSR14_BEACON_GEN)) {
  910. rt2x00_set_field32(&reg, CSR14_BEACON_GEN, 1);
  911. rt2x00pci_register_write(rt2x00dev, CSR14, reg);
  912. }
  913. return;
  914. }
  915. rt2x00pci_register_read(rt2x00dev, TXCSR0, &reg);
  916. rt2x00_set_field32(&reg, TXCSR0_KICK_PRIO,
  917. (queue == IEEE80211_TX_QUEUE_DATA0));
  918. rt2x00_set_field32(&reg, TXCSR0_KICK_TX,
  919. (queue == IEEE80211_TX_QUEUE_DATA1));
  920. rt2x00_set_field32(&reg, TXCSR0_KICK_ATIM,
  921. (queue == IEEE80211_TX_QUEUE_AFTER_BEACON));
  922. rt2x00pci_register_write(rt2x00dev, TXCSR0, reg);
  923. }
  924. /*
  925. * RX control handlers
  926. */
  927. static void rt2400pci_fill_rxdone(struct data_entry *entry,
  928. struct rxdata_entry_desc *desc)
  929. {
  930. __le32 *rxd = entry->priv;
  931. u32 word0;
  932. u32 word2;
  933. rt2x00_desc_read(rxd, 0, &word0);
  934. rt2x00_desc_read(rxd, 2, &word2);
  935. desc->flags = 0;
  936. if (rt2x00_get_field32(word0, RXD_W0_CRC_ERROR))
  937. desc->flags |= RX_FLAG_FAILED_FCS_CRC;
  938. if (rt2x00_get_field32(word0, RXD_W0_PHYSICAL_ERROR))
  939. desc->flags |= RX_FLAG_FAILED_PLCP_CRC;
  940. /*
  941. * Obtain the status about this packet.
  942. */
  943. desc->signal = rt2x00_get_field32(word2, RXD_W2_SIGNAL);
  944. desc->rssi = rt2x00_get_field32(word2, RXD_W2_RSSI) -
  945. entry->ring->rt2x00dev->rssi_offset;
  946. desc->ofdm = 0;
  947. desc->size = rt2x00_get_field32(word0, RXD_W0_DATABYTE_COUNT);
  948. }
  949. /*
  950. * Interrupt functions.
  951. */
  952. static void rt2400pci_txdone(struct rt2x00_dev *rt2x00dev, const int queue)
  953. {
  954. struct data_ring *ring = rt2x00lib_get_ring(rt2x00dev, queue);
  955. struct data_entry *entry;
  956. __le32 *txd;
  957. u32 word;
  958. int tx_status;
  959. int retry;
  960. while (!rt2x00_ring_empty(ring)) {
  961. entry = rt2x00_get_data_entry_done(ring);
  962. txd = entry->priv;
  963. rt2x00_desc_read(txd, 0, &word);
  964. if (rt2x00_get_field32(word, TXD_W0_OWNER_NIC) ||
  965. !rt2x00_get_field32(word, TXD_W0_VALID))
  966. break;
  967. /*
  968. * Obtain the status about this packet.
  969. */
  970. tx_status = rt2x00_get_field32(word, TXD_W0_RESULT);
  971. retry = rt2x00_get_field32(word, TXD_W0_RETRY_COUNT);
  972. rt2x00pci_txdone(rt2x00dev, entry, tx_status, retry);
  973. }
  974. }
  975. static irqreturn_t rt2400pci_interrupt(int irq, void *dev_instance)
  976. {
  977. struct rt2x00_dev *rt2x00dev = dev_instance;
  978. u32 reg;
  979. /*
  980. * Get the interrupt sources & saved to local variable.
  981. * Write register value back to clear pending interrupts.
  982. */
  983. rt2x00pci_register_read(rt2x00dev, CSR7, &reg);
  984. rt2x00pci_register_write(rt2x00dev, CSR7, reg);
  985. if (!reg)
  986. return IRQ_NONE;
  987. if (!test_bit(DEVICE_ENABLED_RADIO, &rt2x00dev->flags))
  988. return IRQ_HANDLED;
  989. /*
  990. * Handle interrupts, walk through all bits
  991. * and run the tasks, the bits are checked in order of
  992. * priority.
  993. */
  994. /*
  995. * 1 - Beacon timer expired interrupt.
  996. */
  997. if (rt2x00_get_field32(reg, CSR7_TBCN_EXPIRE))
  998. rt2x00lib_beacondone(rt2x00dev);
  999. /*
  1000. * 2 - Rx ring done interrupt.
  1001. */
  1002. if (rt2x00_get_field32(reg, CSR7_RXDONE))
  1003. rt2x00pci_rxdone(rt2x00dev);
  1004. /*
  1005. * 3 - Atim ring transmit done interrupt.
  1006. */
  1007. if (rt2x00_get_field32(reg, CSR7_TXDONE_ATIMRING))
  1008. rt2400pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_AFTER_BEACON);
  1009. /*
  1010. * 4 - Priority ring transmit done interrupt.
  1011. */
  1012. if (rt2x00_get_field32(reg, CSR7_TXDONE_PRIORING))
  1013. rt2400pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_DATA0);
  1014. /*
  1015. * 5 - Tx ring transmit done interrupt.
  1016. */
  1017. if (rt2x00_get_field32(reg, CSR7_TXDONE_TXRING))
  1018. rt2400pci_txdone(rt2x00dev, IEEE80211_TX_QUEUE_DATA1);
  1019. return IRQ_HANDLED;
  1020. }
  1021. /*
  1022. * Device probe functions.
  1023. */
  1024. static int rt2400pci_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1025. {
  1026. struct eeprom_93cx6 eeprom;
  1027. u32 reg;
  1028. u16 word;
  1029. u8 *mac;
  1030. rt2x00pci_register_read(rt2x00dev, CSR21, &reg);
  1031. eeprom.data = rt2x00dev;
  1032. eeprom.register_read = rt2400pci_eepromregister_read;
  1033. eeprom.register_write = rt2400pci_eepromregister_write;
  1034. eeprom.width = rt2x00_get_field32(reg, CSR21_TYPE_93C46) ?
  1035. PCI_EEPROM_WIDTH_93C46 : PCI_EEPROM_WIDTH_93C66;
  1036. eeprom.reg_data_in = 0;
  1037. eeprom.reg_data_out = 0;
  1038. eeprom.reg_data_clock = 0;
  1039. eeprom.reg_chip_select = 0;
  1040. eeprom_93cx6_multiread(&eeprom, EEPROM_BASE, rt2x00dev->eeprom,
  1041. EEPROM_SIZE / sizeof(u16));
  1042. /*
  1043. * Start validation of the data that has been read.
  1044. */
  1045. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1046. if (!is_valid_ether_addr(mac)) {
  1047. DECLARE_MAC_BUF(macbuf);
  1048. random_ether_addr(mac);
  1049. EEPROM(rt2x00dev, "MAC: %s\n", print_mac(macbuf, mac));
  1050. }
  1051. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1052. if (word == 0xffff) {
  1053. ERROR(rt2x00dev, "Invalid EEPROM data detected.\n");
  1054. return -EINVAL;
  1055. }
  1056. return 0;
  1057. }
  1058. static int rt2400pci_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1059. {
  1060. u32 reg;
  1061. u16 value;
  1062. u16 eeprom;
  1063. /*
  1064. * Read EEPROM word for configuration.
  1065. */
  1066. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1067. /*
  1068. * Identify RF chipset.
  1069. */
  1070. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1071. rt2x00pci_register_read(rt2x00dev, CSR0, &reg);
  1072. rt2x00_set_chip(rt2x00dev, RT2460, value, reg);
  1073. if (!rt2x00_rf(&rt2x00dev->chip, RF2420) &&
  1074. !rt2x00_rf(&rt2x00dev->chip, RF2421)) {
  1075. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1076. return -ENODEV;
  1077. }
  1078. /*
  1079. * Identify default antenna configuration.
  1080. */
  1081. rt2x00dev->default_ant.tx =
  1082. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TX_DEFAULT);
  1083. rt2x00dev->default_ant.rx =
  1084. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_DEFAULT);
  1085. /*
  1086. * When the eeprom indicates SW_DIVERSITY use HW_DIVERSITY instead.
  1087. * I am not 100% sure about this, but the legacy drivers do not
  1088. * indicate antenna swapping in software is required when
  1089. * diversity is enabled.
  1090. */
  1091. if (rt2x00dev->default_ant.tx == ANTENNA_SW_DIVERSITY)
  1092. rt2x00dev->default_ant.tx = ANTENNA_HW_DIVERSITY;
  1093. if (rt2x00dev->default_ant.rx == ANTENNA_SW_DIVERSITY)
  1094. rt2x00dev->default_ant.rx = ANTENNA_HW_DIVERSITY;
  1095. /*
  1096. * Store led mode, for correct led behaviour.
  1097. */
  1098. rt2x00dev->led_mode =
  1099. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_LED_MODE);
  1100. /*
  1101. * Detect if this device has an hardware controlled radio.
  1102. */
  1103. #ifdef CONFIG_RT2400PCI_RFKILL
  1104. if (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_HARDWARE_RADIO))
  1105. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1106. #endif /* CONFIG_RT2400PCI_RFKILL */
  1107. /*
  1108. * Check if the BBP tuning should be enabled.
  1109. */
  1110. if (!rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RX_AGCVGC_TUNING))
  1111. __set_bit(CONFIG_DISABLE_LINK_TUNING, &rt2x00dev->flags);
  1112. return 0;
  1113. }
  1114. /*
  1115. * RF value list for RF2420 & RF2421
  1116. * Supports: 2.4 GHz
  1117. */
  1118. static const struct rf_channel rf_vals_bg[] = {
  1119. { 1, 0x00022058, 0x000c1fda, 0x00000101, 0 },
  1120. { 2, 0x00022058, 0x000c1fee, 0x00000101, 0 },
  1121. { 3, 0x00022058, 0x000c2002, 0x00000101, 0 },
  1122. { 4, 0x00022058, 0x000c2016, 0x00000101, 0 },
  1123. { 5, 0x00022058, 0x000c202a, 0x00000101, 0 },
  1124. { 6, 0x00022058, 0x000c203e, 0x00000101, 0 },
  1125. { 7, 0x00022058, 0x000c2052, 0x00000101, 0 },
  1126. { 8, 0x00022058, 0x000c2066, 0x00000101, 0 },
  1127. { 9, 0x00022058, 0x000c207a, 0x00000101, 0 },
  1128. { 10, 0x00022058, 0x000c208e, 0x00000101, 0 },
  1129. { 11, 0x00022058, 0x000c20a2, 0x00000101, 0 },
  1130. { 12, 0x00022058, 0x000c20b6, 0x00000101, 0 },
  1131. { 13, 0x00022058, 0x000c20ca, 0x00000101, 0 },
  1132. { 14, 0x00022058, 0x000c20fa, 0x00000101, 0 },
  1133. };
  1134. static void rt2400pci_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1135. {
  1136. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1137. u8 *txpower;
  1138. unsigned int i;
  1139. /*
  1140. * Initialize all hw fields.
  1141. */
  1142. rt2x00dev->hw->flags = IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING;
  1143. rt2x00dev->hw->extra_tx_headroom = 0;
  1144. rt2x00dev->hw->max_signal = MAX_SIGNAL;
  1145. rt2x00dev->hw->max_rssi = MAX_RX_SSI;
  1146. rt2x00dev->hw->queues = 2;
  1147. SET_IEEE80211_DEV(rt2x00dev->hw, &rt2x00dev_pci(rt2x00dev)->dev);
  1148. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1149. rt2x00_eeprom_addr(rt2x00dev,
  1150. EEPROM_MAC_ADDR_0));
  1151. /*
  1152. * Convert tx_power array in eeprom.
  1153. */
  1154. txpower = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_START);
  1155. for (i = 0; i < 14; i++)
  1156. txpower[i] = TXPOWER_FROM_DEV(txpower[i]);
  1157. /*
  1158. * Initialize hw_mode information.
  1159. */
  1160. spec->num_modes = 1;
  1161. spec->num_rates = 4;
  1162. spec->tx_power_a = NULL;
  1163. spec->tx_power_bg = txpower;
  1164. spec->tx_power_default = DEFAULT_TXPOWER;
  1165. spec->num_channels = ARRAY_SIZE(rf_vals_bg);
  1166. spec->channels = rf_vals_bg;
  1167. }
  1168. static int rt2400pci_probe_hw(struct rt2x00_dev *rt2x00dev)
  1169. {
  1170. int retval;
  1171. /*
  1172. * Allocate eeprom data.
  1173. */
  1174. retval = rt2400pci_validate_eeprom(rt2x00dev);
  1175. if (retval)
  1176. return retval;
  1177. retval = rt2400pci_init_eeprom(rt2x00dev);
  1178. if (retval)
  1179. return retval;
  1180. /*
  1181. * Initialize hw specifications.
  1182. */
  1183. rt2400pci_probe_hw_mode(rt2x00dev);
  1184. /*
  1185. * This device requires the beacon ring
  1186. */
  1187. __set_bit(DRIVER_REQUIRE_BEACON_RING, &rt2x00dev->flags);
  1188. /*
  1189. * Set the rssi offset.
  1190. */
  1191. rt2x00dev->rssi_offset = DEFAULT_RSSI_OFFSET;
  1192. return 0;
  1193. }
  1194. /*
  1195. * IEEE80211 stack callback functions.
  1196. */
  1197. static void rt2400pci_configure_filter(struct ieee80211_hw *hw,
  1198. unsigned int changed_flags,
  1199. unsigned int *total_flags,
  1200. int mc_count,
  1201. struct dev_addr_list *mc_list)
  1202. {
  1203. struct rt2x00_dev *rt2x00dev = hw->priv;
  1204. struct interface *intf = &rt2x00dev->interface;
  1205. u32 reg;
  1206. /*
  1207. * Mask off any flags we are going to ignore from
  1208. * the total_flags field.
  1209. */
  1210. *total_flags &=
  1211. FIF_ALLMULTI |
  1212. FIF_FCSFAIL |
  1213. FIF_PLCPFAIL |
  1214. FIF_CONTROL |
  1215. FIF_OTHER_BSS |
  1216. FIF_PROMISC_IN_BSS;
  1217. /*
  1218. * Apply some rules to the filters:
  1219. * - Some filters imply different filters to be set.
  1220. * - Some things we can't filter out at all.
  1221. * - Some filters are set based on interface type.
  1222. */
  1223. *total_flags |= FIF_ALLMULTI;
  1224. if (*total_flags & FIF_OTHER_BSS ||
  1225. *total_flags & FIF_PROMISC_IN_BSS)
  1226. *total_flags |= FIF_PROMISC_IN_BSS | FIF_OTHER_BSS;
  1227. if (is_interface_type(intf, IEEE80211_IF_TYPE_AP))
  1228. *total_flags |= FIF_PROMISC_IN_BSS;
  1229. /*
  1230. * Check if there is any work left for us.
  1231. */
  1232. if (intf->filter == *total_flags)
  1233. return;
  1234. intf->filter = *total_flags;
  1235. /*
  1236. * Start configuration steps.
  1237. * Note that the version error will always be dropped
  1238. * since there is no filter for it at this time.
  1239. */
  1240. rt2x00pci_register_read(rt2x00dev, RXCSR0, &reg);
  1241. rt2x00_set_field32(&reg, RXCSR0_DROP_CRC,
  1242. !(*total_flags & FIF_FCSFAIL));
  1243. rt2x00_set_field32(&reg, RXCSR0_DROP_PHYSICAL,
  1244. !(*total_flags & FIF_PLCPFAIL));
  1245. rt2x00_set_field32(&reg, RXCSR0_DROP_CONTROL,
  1246. !(*total_flags & FIF_CONTROL));
  1247. rt2x00_set_field32(&reg, RXCSR0_DROP_NOT_TO_ME,
  1248. !(*total_flags & FIF_PROMISC_IN_BSS));
  1249. rt2x00_set_field32(&reg, RXCSR0_DROP_TODS,
  1250. !(*total_flags & FIF_PROMISC_IN_BSS));
  1251. rt2x00_set_field32(&reg, RXCSR0_DROP_VERSION_ERROR, 1);
  1252. rt2x00pci_register_write(rt2x00dev, RXCSR0, reg);
  1253. }
  1254. static int rt2400pci_set_retry_limit(struct ieee80211_hw *hw,
  1255. u32 short_retry, u32 long_retry)
  1256. {
  1257. struct rt2x00_dev *rt2x00dev = hw->priv;
  1258. u32 reg;
  1259. rt2x00pci_register_read(rt2x00dev, CSR11, &reg);
  1260. rt2x00_set_field32(&reg, CSR11_LONG_RETRY, long_retry);
  1261. rt2x00_set_field32(&reg, CSR11_SHORT_RETRY, short_retry);
  1262. rt2x00pci_register_write(rt2x00dev, CSR11, reg);
  1263. return 0;
  1264. }
  1265. static int rt2400pci_conf_tx(struct ieee80211_hw *hw,
  1266. int queue,
  1267. const struct ieee80211_tx_queue_params *params)
  1268. {
  1269. struct rt2x00_dev *rt2x00dev = hw->priv;
  1270. /*
  1271. * We don't support variating cw_min and cw_max variables
  1272. * per queue. So by default we only configure the TX queue,
  1273. * and ignore all other configurations.
  1274. */
  1275. if (queue != IEEE80211_TX_QUEUE_DATA0)
  1276. return -EINVAL;
  1277. if (rt2x00mac_conf_tx(hw, queue, params))
  1278. return -EINVAL;
  1279. /*
  1280. * Write configuration to register.
  1281. */
  1282. rt2400pci_config_cw(rt2x00dev, &rt2x00dev->tx->tx_params);
  1283. return 0;
  1284. }
  1285. static u64 rt2400pci_get_tsf(struct ieee80211_hw *hw)
  1286. {
  1287. struct rt2x00_dev *rt2x00dev = hw->priv;
  1288. u64 tsf;
  1289. u32 reg;
  1290. rt2x00pci_register_read(rt2x00dev, CSR17, &reg);
  1291. tsf = (u64) rt2x00_get_field32(reg, CSR17_HIGH_TSFTIMER) << 32;
  1292. rt2x00pci_register_read(rt2x00dev, CSR16, &reg);
  1293. tsf |= rt2x00_get_field32(reg, CSR16_LOW_TSFTIMER);
  1294. return tsf;
  1295. }
  1296. static void rt2400pci_reset_tsf(struct ieee80211_hw *hw)
  1297. {
  1298. struct rt2x00_dev *rt2x00dev = hw->priv;
  1299. rt2x00pci_register_write(rt2x00dev, CSR16, 0);
  1300. rt2x00pci_register_write(rt2x00dev, CSR17, 0);
  1301. }
  1302. static int rt2400pci_tx_last_beacon(struct ieee80211_hw *hw)
  1303. {
  1304. struct rt2x00_dev *rt2x00dev = hw->priv;
  1305. u32 reg;
  1306. rt2x00pci_register_read(rt2x00dev, CSR15, &reg);
  1307. return rt2x00_get_field32(reg, CSR15_BEACON_SENT);
  1308. }
  1309. static const struct ieee80211_ops rt2400pci_mac80211_ops = {
  1310. .tx = rt2x00mac_tx,
  1311. .start = rt2x00mac_start,
  1312. .stop = rt2x00mac_stop,
  1313. .add_interface = rt2x00mac_add_interface,
  1314. .remove_interface = rt2x00mac_remove_interface,
  1315. .config = rt2x00mac_config,
  1316. .config_interface = rt2x00mac_config_interface,
  1317. .configure_filter = rt2400pci_configure_filter,
  1318. .get_stats = rt2x00mac_get_stats,
  1319. .set_retry_limit = rt2400pci_set_retry_limit,
  1320. .erp_ie_changed = rt2x00mac_erp_ie_changed,
  1321. .conf_tx = rt2400pci_conf_tx,
  1322. .get_tx_stats = rt2x00mac_get_tx_stats,
  1323. .get_tsf = rt2400pci_get_tsf,
  1324. .reset_tsf = rt2400pci_reset_tsf,
  1325. .beacon_update = rt2x00pci_beacon_update,
  1326. .tx_last_beacon = rt2400pci_tx_last_beacon,
  1327. };
  1328. static const struct rt2x00lib_ops rt2400pci_rt2x00_ops = {
  1329. .irq_handler = rt2400pci_interrupt,
  1330. .probe_hw = rt2400pci_probe_hw,
  1331. .initialize = rt2x00pci_initialize,
  1332. .uninitialize = rt2x00pci_uninitialize,
  1333. .set_device_state = rt2400pci_set_device_state,
  1334. .rfkill_poll = rt2400pci_rfkill_poll,
  1335. .link_stats = rt2400pci_link_stats,
  1336. .reset_tuner = rt2400pci_reset_tuner,
  1337. .link_tuner = rt2400pci_link_tuner,
  1338. .write_tx_desc = rt2400pci_write_tx_desc,
  1339. .write_tx_data = rt2x00pci_write_tx_data,
  1340. .kick_tx_queue = rt2400pci_kick_tx_queue,
  1341. .fill_rxdone = rt2400pci_fill_rxdone,
  1342. .config_mac_addr = rt2400pci_config_mac_addr,
  1343. .config_bssid = rt2400pci_config_bssid,
  1344. .config_type = rt2400pci_config_type,
  1345. .config_preamble = rt2400pci_config_preamble,
  1346. .config = rt2400pci_config,
  1347. };
  1348. static const struct rt2x00_ops rt2400pci_ops = {
  1349. .name = KBUILD_MODNAME,
  1350. .rxd_size = RXD_DESC_SIZE,
  1351. .txd_size = TXD_DESC_SIZE,
  1352. .eeprom_size = EEPROM_SIZE,
  1353. .rf_size = RF_SIZE,
  1354. .lib = &rt2400pci_rt2x00_ops,
  1355. .hw = &rt2400pci_mac80211_ops,
  1356. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  1357. .debugfs = &rt2400pci_rt2x00debug,
  1358. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  1359. };
  1360. /*
  1361. * RT2400pci module information.
  1362. */
  1363. static struct pci_device_id rt2400pci_device_table[] = {
  1364. { PCI_DEVICE(0x1814, 0x0101), PCI_DEVICE_DATA(&rt2400pci_ops) },
  1365. { 0, }
  1366. };
  1367. MODULE_AUTHOR(DRV_PROJECT);
  1368. MODULE_VERSION(DRV_VERSION);
  1369. MODULE_DESCRIPTION("Ralink RT2400 PCI & PCMCIA Wireless LAN driver.");
  1370. MODULE_SUPPORTED_DEVICE("Ralink RT2460 PCI & PCMCIA chipset based cards");
  1371. MODULE_DEVICE_TABLE(pci, rt2400pci_device_table);
  1372. MODULE_LICENSE("GPL");
  1373. static struct pci_driver rt2400pci_driver = {
  1374. .name = KBUILD_MODNAME,
  1375. .id_table = rt2400pci_device_table,
  1376. .probe = rt2x00pci_probe,
  1377. .remove = __devexit_p(rt2x00pci_remove),
  1378. .suspend = rt2x00pci_suspend,
  1379. .resume = rt2x00pci_resume,
  1380. };
  1381. static int __init rt2400pci_init(void)
  1382. {
  1383. return pci_register_driver(&rt2400pci_driver);
  1384. }
  1385. static void __exit rt2400pci_exit(void)
  1386. {
  1387. pci_unregister_driver(&rt2400pci_driver);
  1388. }
  1389. module_init(rt2400pci_init);
  1390. module_exit(rt2400pci_exit);