phy.c 110 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  4. Copyright (c) 2005-2007 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include <linux/delay.h>
  22. #include <linux/io.h>
  23. #include <linux/types.h>
  24. #include "b43.h"
  25. #include "phy.h"
  26. #include "main.h"
  27. #include "tables.h"
  28. #include "lo.h"
  29. #include "wa.h"
  30. static const s8 b43_tssi2dbm_b_table[] = {
  31. 0x4D, 0x4C, 0x4B, 0x4A,
  32. 0x4A, 0x49, 0x48, 0x47,
  33. 0x47, 0x46, 0x45, 0x45,
  34. 0x44, 0x43, 0x42, 0x42,
  35. 0x41, 0x40, 0x3F, 0x3E,
  36. 0x3D, 0x3C, 0x3B, 0x3A,
  37. 0x39, 0x38, 0x37, 0x36,
  38. 0x35, 0x34, 0x32, 0x31,
  39. 0x30, 0x2F, 0x2D, 0x2C,
  40. 0x2B, 0x29, 0x28, 0x26,
  41. 0x25, 0x23, 0x21, 0x1F,
  42. 0x1D, 0x1A, 0x17, 0x14,
  43. 0x10, 0x0C, 0x06, 0x00,
  44. -7, -7, -7, -7,
  45. -7, -7, -7, -7,
  46. -7, -7, -7, -7,
  47. };
  48. static const s8 b43_tssi2dbm_g_table[] = {
  49. 77, 77, 77, 76,
  50. 76, 76, 75, 75,
  51. 74, 74, 73, 73,
  52. 73, 72, 72, 71,
  53. 71, 70, 70, 69,
  54. 68, 68, 67, 67,
  55. 66, 65, 65, 64,
  56. 63, 63, 62, 61,
  57. 60, 59, 58, 57,
  58. 56, 55, 54, 53,
  59. 52, 50, 49, 47,
  60. 45, 43, 40, 37,
  61. 33, 28, 22, 14,
  62. 5, -7, -20, -20,
  63. -20, -20, -20, -20,
  64. -20, -20, -20, -20,
  65. };
  66. const u8 b43_radio_channel_codes_bg[] = {
  67. 12, 17, 22, 27,
  68. 32, 37, 42, 47,
  69. 52, 57, 62, 67,
  70. 72, 84,
  71. };
  72. static void b43_phy_initg(struct b43_wldev *dev);
  73. /* Reverse the bits of a 4bit value.
  74. * Example: 1101 is flipped 1011
  75. */
  76. static u16 flip_4bit(u16 value)
  77. {
  78. u16 flipped = 0x0000;
  79. B43_WARN_ON(value & ~0x000F);
  80. flipped |= (value & 0x0001) << 3;
  81. flipped |= (value & 0x0002) << 1;
  82. flipped |= (value & 0x0004) >> 1;
  83. flipped |= (value & 0x0008) >> 3;
  84. return flipped;
  85. }
  86. static void generate_rfatt_list(struct b43_wldev *dev,
  87. struct b43_rfatt_list *list)
  88. {
  89. struct b43_phy *phy = &dev->phy;
  90. /* APHY.rev < 5 || GPHY.rev < 6 */
  91. static const struct b43_rfatt rfatt_0[] = {
  92. {.att = 3,.with_padmix = 0,},
  93. {.att = 1,.with_padmix = 0,},
  94. {.att = 5,.with_padmix = 0,},
  95. {.att = 7,.with_padmix = 0,},
  96. {.att = 9,.with_padmix = 0,},
  97. {.att = 2,.with_padmix = 0,},
  98. {.att = 0,.with_padmix = 0,},
  99. {.att = 4,.with_padmix = 0,},
  100. {.att = 6,.with_padmix = 0,},
  101. {.att = 8,.with_padmix = 0,},
  102. {.att = 1,.with_padmix = 1,},
  103. {.att = 2,.with_padmix = 1,},
  104. {.att = 3,.with_padmix = 1,},
  105. {.att = 4,.with_padmix = 1,},
  106. };
  107. /* Radio.rev == 8 && Radio.version == 0x2050 */
  108. static const struct b43_rfatt rfatt_1[] = {
  109. {.att = 2,.with_padmix = 1,},
  110. {.att = 4,.with_padmix = 1,},
  111. {.att = 6,.with_padmix = 1,},
  112. {.att = 8,.with_padmix = 1,},
  113. {.att = 10,.with_padmix = 1,},
  114. {.att = 12,.with_padmix = 1,},
  115. {.att = 14,.with_padmix = 1,},
  116. };
  117. /* Otherwise */
  118. static const struct b43_rfatt rfatt_2[] = {
  119. {.att = 0,.with_padmix = 1,},
  120. {.att = 2,.with_padmix = 1,},
  121. {.att = 4,.with_padmix = 1,},
  122. {.att = 6,.with_padmix = 1,},
  123. {.att = 8,.with_padmix = 1,},
  124. {.att = 9,.with_padmix = 1,},
  125. {.att = 9,.with_padmix = 1,},
  126. };
  127. if ((phy->type == B43_PHYTYPE_A && phy->rev < 5) ||
  128. (phy->type == B43_PHYTYPE_G && phy->rev < 6)) {
  129. /* Software pctl */
  130. list->list = rfatt_0;
  131. list->len = ARRAY_SIZE(rfatt_0);
  132. list->min_val = 0;
  133. list->max_val = 9;
  134. return;
  135. }
  136. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  137. /* Hardware pctl */
  138. list->list = rfatt_1;
  139. list->len = ARRAY_SIZE(rfatt_1);
  140. list->min_val = 2;
  141. list->max_val = 14;
  142. return;
  143. }
  144. /* Hardware pctl */
  145. list->list = rfatt_2;
  146. list->len = ARRAY_SIZE(rfatt_2);
  147. list->min_val = 0;
  148. list->max_val = 9;
  149. }
  150. static void generate_bbatt_list(struct b43_wldev *dev,
  151. struct b43_bbatt_list *list)
  152. {
  153. static const struct b43_bbatt bbatt_0[] = {
  154. {.att = 0,},
  155. {.att = 1,},
  156. {.att = 2,},
  157. {.att = 3,},
  158. {.att = 4,},
  159. {.att = 5,},
  160. {.att = 6,},
  161. {.att = 7,},
  162. {.att = 8,},
  163. };
  164. list->list = bbatt_0;
  165. list->len = ARRAY_SIZE(bbatt_0);
  166. list->min_val = 0;
  167. list->max_val = 8;
  168. }
  169. bool b43_has_hardware_pctl(struct b43_phy *phy)
  170. {
  171. if (!phy->hardware_power_control)
  172. return 0;
  173. switch (phy->type) {
  174. case B43_PHYTYPE_A:
  175. if (phy->rev >= 5)
  176. return 1;
  177. break;
  178. case B43_PHYTYPE_G:
  179. if (phy->rev >= 6)
  180. return 1;
  181. break;
  182. default:
  183. B43_WARN_ON(1);
  184. }
  185. return 0;
  186. }
  187. static void b43_shm_clear_tssi(struct b43_wldev *dev)
  188. {
  189. struct b43_phy *phy = &dev->phy;
  190. switch (phy->type) {
  191. case B43_PHYTYPE_A:
  192. b43_shm_write16(dev, B43_SHM_SHARED, 0x0068, 0x7F7F);
  193. b43_shm_write16(dev, B43_SHM_SHARED, 0x006a, 0x7F7F);
  194. break;
  195. case B43_PHYTYPE_B:
  196. case B43_PHYTYPE_G:
  197. b43_shm_write16(dev, B43_SHM_SHARED, 0x0058, 0x7F7F);
  198. b43_shm_write16(dev, B43_SHM_SHARED, 0x005a, 0x7F7F);
  199. b43_shm_write16(dev, B43_SHM_SHARED, 0x0070, 0x7F7F);
  200. b43_shm_write16(dev, B43_SHM_SHARED, 0x0072, 0x7F7F);
  201. break;
  202. }
  203. }
  204. void b43_raw_phy_lock(struct b43_wldev *dev)
  205. {
  206. struct b43_phy *phy = &dev->phy;
  207. B43_WARN_ON(!irqs_disabled());
  208. /* We had a check for MACCTL==0 here, but I think that doesn't
  209. * make sense, as MACCTL is never 0 when this is called.
  210. * --mb */
  211. B43_WARN_ON(b43_read32(dev, B43_MMIO_MACCTL) == 0);
  212. if (dev->dev->id.revision < 3) {
  213. b43_mac_suspend(dev);
  214. spin_lock(&phy->lock);
  215. } else {
  216. if (!b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP))
  217. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  218. }
  219. phy->locked = 1;
  220. }
  221. void b43_raw_phy_unlock(struct b43_wldev *dev)
  222. {
  223. struct b43_phy *phy = &dev->phy;
  224. B43_WARN_ON(!irqs_disabled());
  225. if (dev->dev->id.revision < 3) {
  226. if (phy->locked) {
  227. spin_unlock(&phy->lock);
  228. b43_mac_enable(dev);
  229. }
  230. } else {
  231. if (!b43_is_mode(dev->wl, IEEE80211_IF_TYPE_AP))
  232. b43_power_saving_ctl_bits(dev, 0);
  233. }
  234. phy->locked = 0;
  235. }
  236. /* Different PHYs require different register routing flags.
  237. * This adjusts (and does sanity checks on) the routing flags.
  238. */
  239. static inline u16 adjust_phyreg_for_phytype(struct b43_phy *phy,
  240. u16 offset, struct b43_wldev *dev)
  241. {
  242. if (phy->type == B43_PHYTYPE_A) {
  243. /* OFDM registers are base-registers for the A-PHY. */
  244. offset &= ~B43_PHYROUTE_OFDM_GPHY;
  245. }
  246. if (offset & B43_PHYROUTE_EXT_GPHY) {
  247. /* Ext-G registers are only available on G-PHYs */
  248. if (phy->type != B43_PHYTYPE_G) {
  249. b43dbg(dev->wl, "EXT-G PHY access at "
  250. "0x%04X on %u type PHY\n", offset, phy->type);
  251. }
  252. }
  253. return offset;
  254. }
  255. u16 b43_phy_read(struct b43_wldev * dev, u16 offset)
  256. {
  257. struct b43_phy *phy = &dev->phy;
  258. offset = adjust_phyreg_for_phytype(phy, offset, dev);
  259. b43_write16(dev, B43_MMIO_PHY_CONTROL, offset);
  260. return b43_read16(dev, B43_MMIO_PHY_DATA);
  261. }
  262. void b43_phy_write(struct b43_wldev *dev, u16 offset, u16 val)
  263. {
  264. struct b43_phy *phy = &dev->phy;
  265. offset = adjust_phyreg_for_phytype(phy, offset, dev);
  266. b43_write16(dev, B43_MMIO_PHY_CONTROL, offset);
  267. mmiowb();
  268. b43_write16(dev, B43_MMIO_PHY_DATA, val);
  269. }
  270. /* Adjust the transmission power output (G-PHY) */
  271. void b43_set_txpower_g(struct b43_wldev *dev,
  272. const struct b43_bbatt *bbatt,
  273. const struct b43_rfatt *rfatt, u8 tx_control)
  274. {
  275. struct b43_phy *phy = &dev->phy;
  276. struct b43_txpower_lo_control *lo = phy->lo_control;
  277. u16 bb, rf;
  278. u16 tx_bias, tx_magn;
  279. bb = bbatt->att;
  280. rf = rfatt->att;
  281. tx_bias = lo->tx_bias;
  282. tx_magn = lo->tx_magn;
  283. if (unlikely(tx_bias == 0xFF))
  284. tx_bias = 0;
  285. /* Save the values for later */
  286. phy->tx_control = tx_control;
  287. memcpy(&phy->rfatt, rfatt, sizeof(*rfatt));
  288. memcpy(&phy->bbatt, bbatt, sizeof(*bbatt));
  289. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  290. b43dbg(dev->wl, "Tuning TX-power to bbatt(%u), "
  291. "rfatt(%u), tx_control(0x%02X), "
  292. "tx_bias(0x%02X), tx_magn(0x%02X)\n",
  293. bb, rf, tx_control, tx_bias, tx_magn);
  294. }
  295. b43_phy_set_baseband_attenuation(dev, bb);
  296. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_RFATT, rf);
  297. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  298. b43_radio_write16(dev, 0x43,
  299. (rf & 0x000F) | (tx_control & 0x0070));
  300. } else {
  301. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  302. & 0xFFF0) | (rf & 0x000F));
  303. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  304. & ~0x0070) | (tx_control &
  305. 0x0070));
  306. }
  307. if (has_tx_magnification(phy)) {
  308. b43_radio_write16(dev, 0x52, tx_magn | tx_bias);
  309. } else {
  310. b43_radio_write16(dev, 0x52, (b43_radio_read16(dev, 0x52)
  311. & 0xFFF0) | (tx_bias & 0x000F));
  312. }
  313. if (phy->type == B43_PHYTYPE_G)
  314. b43_lo_g_adjust(dev);
  315. }
  316. static void default_baseband_attenuation(struct b43_wldev *dev,
  317. struct b43_bbatt *bb)
  318. {
  319. struct b43_phy *phy = &dev->phy;
  320. if (phy->radio_ver == 0x2050 && phy->radio_rev < 6)
  321. bb->att = 0;
  322. else
  323. bb->att = 2;
  324. }
  325. static void default_radio_attenuation(struct b43_wldev *dev,
  326. struct b43_rfatt *rf)
  327. {
  328. struct ssb_bus *bus = dev->dev->bus;
  329. struct b43_phy *phy = &dev->phy;
  330. rf->with_padmix = 0;
  331. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM &&
  332. bus->boardinfo.type == SSB_BOARD_BCM4309G) {
  333. if (bus->boardinfo.rev < 0x43) {
  334. rf->att = 2;
  335. return;
  336. } else if (bus->boardinfo.rev < 0x51) {
  337. rf->att = 3;
  338. return;
  339. }
  340. }
  341. if (phy->type == B43_PHYTYPE_A) {
  342. rf->att = 0x60;
  343. return;
  344. }
  345. switch (phy->radio_ver) {
  346. case 0x2053:
  347. switch (phy->radio_rev) {
  348. case 1:
  349. rf->att = 6;
  350. return;
  351. }
  352. break;
  353. case 0x2050:
  354. switch (phy->radio_rev) {
  355. case 0:
  356. rf->att = 5;
  357. return;
  358. case 1:
  359. if (phy->type == B43_PHYTYPE_G) {
  360. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  361. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  362. && bus->boardinfo.rev >= 30)
  363. rf->att = 3;
  364. else if (bus->boardinfo.vendor ==
  365. SSB_BOARDVENDOR_BCM
  366. && bus->boardinfo.type ==
  367. SSB_BOARD_BU4306)
  368. rf->att = 3;
  369. else
  370. rf->att = 1;
  371. } else {
  372. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  373. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  374. && bus->boardinfo.rev >= 30)
  375. rf->att = 7;
  376. else
  377. rf->att = 6;
  378. }
  379. return;
  380. case 2:
  381. if (phy->type == B43_PHYTYPE_G) {
  382. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM
  383. && bus->boardinfo.type == SSB_BOARD_BCM4309G
  384. && bus->boardinfo.rev >= 30)
  385. rf->att = 3;
  386. else if (bus->boardinfo.vendor ==
  387. SSB_BOARDVENDOR_BCM
  388. && bus->boardinfo.type ==
  389. SSB_BOARD_BU4306)
  390. rf->att = 5;
  391. else if (bus->chip_id == 0x4320)
  392. rf->att = 4;
  393. else
  394. rf->att = 3;
  395. } else
  396. rf->att = 6;
  397. return;
  398. case 3:
  399. rf->att = 5;
  400. return;
  401. case 4:
  402. case 5:
  403. rf->att = 1;
  404. return;
  405. case 6:
  406. case 7:
  407. rf->att = 5;
  408. return;
  409. case 8:
  410. rf->att = 0xA;
  411. rf->with_padmix = 1;
  412. return;
  413. case 9:
  414. default:
  415. rf->att = 5;
  416. return;
  417. }
  418. }
  419. rf->att = 5;
  420. }
  421. static u16 default_tx_control(struct b43_wldev *dev)
  422. {
  423. struct b43_phy *phy = &dev->phy;
  424. if (phy->radio_ver != 0x2050)
  425. return 0;
  426. if (phy->radio_rev == 1)
  427. return B43_TXCTL_PA2DB | B43_TXCTL_TXMIX;
  428. if (phy->radio_rev < 6)
  429. return B43_TXCTL_PA2DB;
  430. if (phy->radio_rev == 8)
  431. return B43_TXCTL_TXMIX;
  432. return 0;
  433. }
  434. /* This func is called "PHY calibrate" in the specs... */
  435. void b43_phy_early_init(struct b43_wldev *dev)
  436. {
  437. struct b43_phy *phy = &dev->phy;
  438. struct b43_txpower_lo_control *lo = phy->lo_control;
  439. default_baseband_attenuation(dev, &phy->bbatt);
  440. default_radio_attenuation(dev, &phy->rfatt);
  441. phy->tx_control = (default_tx_control(dev) << 4);
  442. /* Commit previous writes */
  443. b43_read32(dev, B43_MMIO_MACCTL);
  444. if (phy->type == B43_PHYTYPE_B || phy->type == B43_PHYTYPE_G) {
  445. generate_rfatt_list(dev, &lo->rfatt_list);
  446. generate_bbatt_list(dev, &lo->bbatt_list);
  447. }
  448. if (phy->type == B43_PHYTYPE_G && phy->rev == 1) {
  449. /* Workaround: Temporarly disable gmode through the early init
  450. * phase, as the gmode stuff is not needed for phy rev 1 */
  451. phy->gmode = 0;
  452. b43_wireless_core_reset(dev, 0);
  453. b43_phy_initg(dev);
  454. phy->gmode = 1;
  455. b43_wireless_core_reset(dev, B43_TMSLOW_GMODE);
  456. }
  457. }
  458. /* GPHY_TSSI_Power_Lookup_Table_Init */
  459. static void b43_gphy_tssi_power_lt_init(struct b43_wldev *dev)
  460. {
  461. struct b43_phy *phy = &dev->phy;
  462. int i;
  463. u16 value;
  464. for (i = 0; i < 32; i++)
  465. b43_ofdmtab_write16(dev, 0x3C20, i, phy->tssi2dbm[i]);
  466. for (i = 32; i < 64; i++)
  467. b43_ofdmtab_write16(dev, 0x3C00, i - 32, phy->tssi2dbm[i]);
  468. for (i = 0; i < 64; i += 2) {
  469. value = (u16) phy->tssi2dbm[i];
  470. value |= ((u16) phy->tssi2dbm[i + 1]) << 8;
  471. b43_phy_write(dev, 0x380 + (i / 2), value);
  472. }
  473. }
  474. /* GPHY_Gain_Lookup_Table_Init */
  475. static void b43_gphy_gain_lt_init(struct b43_wldev *dev)
  476. {
  477. struct b43_phy *phy = &dev->phy;
  478. struct b43_txpower_lo_control *lo = phy->lo_control;
  479. u16 nr_written = 0;
  480. u16 tmp;
  481. u8 rf, bb;
  482. if (!lo->lo_measured) {
  483. b43_phy_write(dev, 0x3FF, 0);
  484. return;
  485. }
  486. for (rf = 0; rf < lo->rfatt_list.len; rf++) {
  487. for (bb = 0; bb < lo->bbatt_list.len; bb++) {
  488. if (nr_written >= 0x40)
  489. return;
  490. tmp = lo->bbatt_list.list[bb].att;
  491. tmp <<= 8;
  492. if (phy->radio_rev == 8)
  493. tmp |= 0x50;
  494. else
  495. tmp |= 0x40;
  496. tmp |= lo->rfatt_list.list[rf].att;
  497. b43_phy_write(dev, 0x3C0 + nr_written, tmp);
  498. nr_written++;
  499. }
  500. }
  501. }
  502. /* GPHY_DC_Lookup_Table */
  503. void b43_gphy_dc_lt_init(struct b43_wldev *dev)
  504. {
  505. struct b43_phy *phy = &dev->phy;
  506. struct b43_txpower_lo_control *lo = phy->lo_control;
  507. struct b43_loctl *loctl0;
  508. struct b43_loctl *loctl1;
  509. int i;
  510. int rf_offset, bb_offset;
  511. u16 tmp;
  512. for (i = 0; i < lo->rfatt_list.len + lo->bbatt_list.len; i += 2) {
  513. rf_offset = i / lo->rfatt_list.len;
  514. bb_offset = i % lo->rfatt_list.len;
  515. loctl0 = b43_get_lo_g_ctl(dev, &lo->rfatt_list.list[rf_offset],
  516. &lo->bbatt_list.list[bb_offset]);
  517. if (i + 1 < lo->rfatt_list.len * lo->bbatt_list.len) {
  518. rf_offset = (i + 1) / lo->rfatt_list.len;
  519. bb_offset = (i + 1) % lo->rfatt_list.len;
  520. loctl1 =
  521. b43_get_lo_g_ctl(dev,
  522. &lo->rfatt_list.list[rf_offset],
  523. &lo->bbatt_list.list[bb_offset]);
  524. } else
  525. loctl1 = loctl0;
  526. tmp = ((u16) loctl0->q & 0xF);
  527. tmp |= ((u16) loctl0->i & 0xF) << 4;
  528. tmp |= ((u16) loctl1->q & 0xF) << 8;
  529. tmp |= ((u16) loctl1->i & 0xF) << 12; //FIXME?
  530. b43_phy_write(dev, 0x3A0 + (i / 2), tmp);
  531. }
  532. }
  533. static void hardware_pctl_init_aphy(struct b43_wldev *dev)
  534. {
  535. //TODO
  536. }
  537. static void hardware_pctl_init_gphy(struct b43_wldev *dev)
  538. {
  539. struct b43_phy *phy = &dev->phy;
  540. b43_phy_write(dev, 0x0036, (b43_phy_read(dev, 0x0036) & 0xFFC0)
  541. | (phy->tgt_idle_tssi - phy->cur_idle_tssi));
  542. b43_phy_write(dev, 0x0478, (b43_phy_read(dev, 0x0478) & 0xFF00)
  543. | (phy->tgt_idle_tssi - phy->cur_idle_tssi));
  544. b43_gphy_tssi_power_lt_init(dev);
  545. b43_gphy_gain_lt_init(dev);
  546. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) & 0xFFBF);
  547. b43_phy_write(dev, 0x0014, 0x0000);
  548. B43_WARN_ON(phy->rev < 6);
  549. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  550. | 0x0800);
  551. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478)
  552. & 0xFEFF);
  553. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801)
  554. & 0xFFBF);
  555. b43_gphy_dc_lt_init(dev);
  556. }
  557. /* HardwarePowerControl init for A and G PHY */
  558. static void b43_hardware_pctl_init(struct b43_wldev *dev)
  559. {
  560. struct b43_phy *phy = &dev->phy;
  561. if (!b43_has_hardware_pctl(phy)) {
  562. /* No hardware power control */
  563. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_HWPCTL);
  564. return;
  565. }
  566. /* Init the hwpctl related hardware */
  567. switch (phy->type) {
  568. case B43_PHYTYPE_A:
  569. hardware_pctl_init_aphy(dev);
  570. break;
  571. case B43_PHYTYPE_G:
  572. hardware_pctl_init_gphy(dev);
  573. break;
  574. default:
  575. B43_WARN_ON(1);
  576. }
  577. /* Enable hardware pctl in firmware. */
  578. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_HWPCTL);
  579. }
  580. static void b43_hardware_pctl_early_init(struct b43_wldev *dev)
  581. {
  582. struct b43_phy *phy = &dev->phy;
  583. if (!b43_has_hardware_pctl(phy)) {
  584. b43_phy_write(dev, 0x047A, 0xC111);
  585. return;
  586. }
  587. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036) & 0xFEFF);
  588. b43_phy_write(dev, 0x002F, 0x0202);
  589. b43_phy_write(dev, 0x047C, b43_phy_read(dev, 0x047C) | 0x0002);
  590. b43_phy_write(dev, 0x047A, b43_phy_read(dev, 0x047A) | 0xF000);
  591. if (phy->radio_ver == 0x2050 && phy->radio_rev == 8) {
  592. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  593. & 0xFF0F) | 0x0010);
  594. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  595. | 0x8000);
  596. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  597. & 0xFFC0) | 0x0010);
  598. b43_phy_write(dev, 0x002E, 0xC07F);
  599. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  600. | 0x0400);
  601. } else {
  602. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  603. | 0x0200);
  604. b43_phy_write(dev, 0x0036, b43_phy_read(dev, 0x0036)
  605. | 0x0400);
  606. b43_phy_write(dev, 0x005D, b43_phy_read(dev, 0x005D)
  607. & 0x7FFF);
  608. b43_phy_write(dev, 0x004F, b43_phy_read(dev, 0x004F)
  609. & 0xFFFE);
  610. b43_phy_write(dev, 0x004E, (b43_phy_read(dev, 0x004E)
  611. & 0xFFC0) | 0x0010);
  612. b43_phy_write(dev, 0x002E, 0xC07F);
  613. b43_phy_write(dev, 0x047A, (b43_phy_read(dev, 0x047A)
  614. & 0xFF0F) | 0x0010);
  615. }
  616. }
  617. /* Intialize B/G PHY power control
  618. * as described in http://bcm-specs.sipsolutions.net/InitPowerControl
  619. */
  620. static void b43_phy_init_pctl(struct b43_wldev *dev)
  621. {
  622. struct ssb_bus *bus = dev->dev->bus;
  623. struct b43_phy *phy = &dev->phy;
  624. struct b43_rfatt old_rfatt;
  625. struct b43_bbatt old_bbatt;
  626. u8 old_tx_control = 0;
  627. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  628. (bus->boardinfo.type == SSB_BOARD_BU4306))
  629. return;
  630. b43_phy_write(dev, 0x0028, 0x8018);
  631. /* This does something with the Analog... */
  632. b43_write16(dev, B43_MMIO_PHY0, b43_read16(dev, B43_MMIO_PHY0)
  633. & 0xFFDF);
  634. if (phy->type == B43_PHYTYPE_G && !phy->gmode)
  635. return;
  636. b43_hardware_pctl_early_init(dev);
  637. if (phy->cur_idle_tssi == 0) {
  638. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  639. b43_radio_write16(dev, 0x0076,
  640. (b43_radio_read16(dev, 0x0076)
  641. & 0x00F7) | 0x0084);
  642. } else {
  643. struct b43_rfatt rfatt;
  644. struct b43_bbatt bbatt;
  645. memcpy(&old_rfatt, &phy->rfatt, sizeof(old_rfatt));
  646. memcpy(&old_bbatt, &phy->bbatt, sizeof(old_bbatt));
  647. old_tx_control = phy->tx_control;
  648. bbatt.att = 11;
  649. if (phy->radio_rev == 8) {
  650. rfatt.att = 15;
  651. rfatt.with_padmix = 1;
  652. } else {
  653. rfatt.att = 9;
  654. rfatt.with_padmix = 0;
  655. }
  656. b43_set_txpower_g(dev, &bbatt, &rfatt, 0);
  657. }
  658. b43_dummy_transmission(dev);
  659. phy->cur_idle_tssi = b43_phy_read(dev, B43_PHY_ITSSI);
  660. if (B43_DEBUG) {
  661. /* Current-Idle-TSSI sanity check. */
  662. if (abs(phy->cur_idle_tssi - phy->tgt_idle_tssi) >= 20) {
  663. b43dbg(dev->wl,
  664. "!WARNING! Idle-TSSI phy->cur_idle_tssi "
  665. "measuring failed. (cur=%d, tgt=%d). Disabling TX power "
  666. "adjustment.\n", phy->cur_idle_tssi,
  667. phy->tgt_idle_tssi);
  668. phy->cur_idle_tssi = 0;
  669. }
  670. }
  671. if (phy->radio_ver == 0x2050 && phy->analog == 0) {
  672. b43_radio_write16(dev, 0x0076,
  673. b43_radio_read16(dev, 0x0076)
  674. & 0xFF7B);
  675. } else {
  676. b43_set_txpower_g(dev, &old_bbatt,
  677. &old_rfatt, old_tx_control);
  678. }
  679. }
  680. b43_hardware_pctl_init(dev);
  681. b43_shm_clear_tssi(dev);
  682. }
  683. static void b43_phy_rssiagc(struct b43_wldev *dev, u8 enable)
  684. {
  685. int i;
  686. if (dev->phy.rev < 3) {
  687. if (enable)
  688. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++) {
  689. b43_ofdmtab_write16(dev,
  690. B43_OFDMTAB_LNAHPFGAIN1, i, 0xFFF8);
  691. b43_ofdmtab_write16(dev,
  692. B43_OFDMTAB_WRSSI, i, 0xFFF8);
  693. }
  694. else
  695. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++) {
  696. b43_ofdmtab_write16(dev,
  697. B43_OFDMTAB_LNAHPFGAIN1, i, b43_tab_rssiagc1[i]);
  698. b43_ofdmtab_write16(dev,
  699. B43_OFDMTAB_WRSSI, i, b43_tab_rssiagc1[i]);
  700. }
  701. } else {
  702. if (enable)
  703. for (i = 0; i < B43_TAB_RSSIAGC1_SIZE; i++)
  704. b43_ofdmtab_write16(dev,
  705. B43_OFDMTAB_WRSSI, i, 0x0820);
  706. else
  707. for (i = 0; i < B43_TAB_RSSIAGC2_SIZE; i++)
  708. b43_ofdmtab_write16(dev,
  709. B43_OFDMTAB_WRSSI, i, b43_tab_rssiagc2[i]);
  710. }
  711. }
  712. static void b43_phy_ww(struct b43_wldev *dev)
  713. {
  714. u16 b, curr_s, best_s = 0xFFFF;
  715. int i;
  716. b43_phy_write(dev, B43_PHY_CRS0,
  717. b43_phy_read(dev, B43_PHY_CRS0) & ~B43_PHY_CRS0_EN);
  718. b43_phy_write(dev, B43_PHY_OFDM(0x1B),
  719. b43_phy_read(dev, B43_PHY_OFDM(0x1B)) | 0x1000);
  720. b43_phy_write(dev, B43_PHY_OFDM(0x82),
  721. (b43_phy_read(dev, B43_PHY_OFDM(0x82)) & 0xF0FF) | 0x0300);
  722. b43_radio_write16(dev, 0x0009,
  723. b43_radio_read16(dev, 0x0009) | 0x0080);
  724. b43_radio_write16(dev, 0x0012,
  725. (b43_radio_read16(dev, 0x0012) & 0xFFFC) | 0x0002);
  726. b43_wa_initgains(dev);
  727. b43_phy_write(dev, B43_PHY_OFDM(0xBA), 0x3ED5);
  728. b = b43_phy_read(dev, B43_PHY_PWRDOWN);
  729. b43_phy_write(dev, B43_PHY_PWRDOWN, (b & 0xFFF8) | 0x0005);
  730. b43_radio_write16(dev, 0x0004,
  731. b43_radio_read16(dev, 0x0004) | 0x0004);
  732. for (i = 0x10; i <= 0x20; i++) {
  733. b43_radio_write16(dev, 0x0013, i);
  734. curr_s = b43_phy_read(dev, B43_PHY_OTABLEQ) & 0x00FF;
  735. if (!curr_s) {
  736. best_s = 0x0000;
  737. break;
  738. } else if (curr_s >= 0x0080)
  739. curr_s = 0x0100 - curr_s;
  740. if (curr_s < best_s)
  741. best_s = curr_s;
  742. }
  743. b43_phy_write(dev, B43_PHY_PWRDOWN, b);
  744. b43_radio_write16(dev, 0x0004,
  745. b43_radio_read16(dev, 0x0004) & 0xFFFB);
  746. b43_radio_write16(dev, 0x0013, best_s);
  747. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1_R1, 0, 0xFFEC);
  748. b43_phy_write(dev, B43_PHY_OFDM(0xB7), 0x1E80);
  749. b43_phy_write(dev, B43_PHY_OFDM(0xB6), 0x1C00);
  750. b43_phy_write(dev, B43_PHY_OFDM(0xB5), 0x0EC0);
  751. b43_phy_write(dev, B43_PHY_OFDM(0xB2), 0x00C0);
  752. b43_phy_write(dev, B43_PHY_OFDM(0xB9), 0x1FFF);
  753. b43_phy_write(dev, B43_PHY_OFDM(0xBB),
  754. (b43_phy_read(dev, B43_PHY_OFDM(0xBB)) & 0xF000) | 0x0053);
  755. b43_phy_write(dev, B43_PHY_OFDM61,
  756. (b43_phy_read(dev, B43_PHY_OFDM61 & 0xFE1F)) | 0x0120);
  757. b43_phy_write(dev, B43_PHY_OFDM(0x13),
  758. (b43_phy_read(dev, B43_PHY_OFDM(0x13)) & 0x0FFF) | 0x3000);
  759. b43_phy_write(dev, B43_PHY_OFDM(0x14),
  760. (b43_phy_read(dev, B43_PHY_OFDM(0x14)) & 0x0FFF) | 0x3000);
  761. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 6, 0x0017);
  762. for (i = 0; i < 6; i++)
  763. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, i, 0x000F);
  764. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0D, 0x000E);
  765. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0E, 0x0011);
  766. b43_ofdmtab_write16(dev, B43_OFDMTAB_AGC1, 0x0F, 0x0013);
  767. b43_phy_write(dev, B43_PHY_OFDM(0x33), 0x5030);
  768. b43_phy_write(dev, B43_PHY_CRS0,
  769. b43_phy_read(dev, B43_PHY_CRS0) | B43_PHY_CRS0_EN);
  770. }
  771. /* Initialize APHY. This is also called for the GPHY in some cases. */
  772. static void b43_phy_inita(struct b43_wldev *dev)
  773. {
  774. struct ssb_bus *bus = dev->dev->bus;
  775. struct b43_phy *phy = &dev->phy;
  776. might_sleep();
  777. if (phy->rev >= 6) {
  778. if (phy->type == B43_PHYTYPE_A)
  779. b43_phy_write(dev, B43_PHY_OFDM(0x1B),
  780. b43_phy_read(dev, B43_PHY_OFDM(0x1B)) & ~0x1000);
  781. if (b43_phy_read(dev, B43_PHY_ENCORE) & B43_PHY_ENCORE_EN)
  782. b43_phy_write(dev, B43_PHY_ENCORE,
  783. b43_phy_read(dev, B43_PHY_ENCORE) | 0x0010);
  784. else
  785. b43_phy_write(dev, B43_PHY_ENCORE,
  786. b43_phy_read(dev, B43_PHY_ENCORE) & ~0x1010);
  787. }
  788. b43_wa_all(dev);
  789. if (phy->type == B43_PHYTYPE_A) {
  790. if (phy->gmode && (phy->rev < 3))
  791. b43_phy_write(dev, 0x0034,
  792. b43_phy_read(dev, 0x0034) | 0x0001);
  793. b43_phy_rssiagc(dev, 0);
  794. b43_phy_write(dev, B43_PHY_CRS0,
  795. b43_phy_read(dev, B43_PHY_CRS0) | B43_PHY_CRS0_EN);
  796. b43_radio_init2060(dev);
  797. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  798. ((bus->boardinfo.type == SSB_BOARD_BU4306) ||
  799. (bus->boardinfo.type == SSB_BOARD_BU4309))) {
  800. ; //TODO: A PHY LO
  801. }
  802. if (phy->rev >= 3)
  803. b43_phy_ww(dev);
  804. hardware_pctl_init_aphy(dev);
  805. //TODO: radar detection
  806. }
  807. if ((phy->type == B43_PHYTYPE_G) &&
  808. (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)) {
  809. b43_phy_write(dev, B43_PHY_OFDM(0x6E),
  810. (b43_phy_read(dev, B43_PHY_OFDM(0x6E))
  811. & 0xE000) | 0x3CF);
  812. }
  813. }
  814. static void b43_phy_initb2(struct b43_wldev *dev)
  815. {
  816. struct b43_phy *phy = &dev->phy;
  817. u16 offset, val;
  818. b43_write16(dev, 0x03EC, 0x3F22);
  819. b43_phy_write(dev, 0x0020, 0x301C);
  820. b43_phy_write(dev, 0x0026, 0x0000);
  821. b43_phy_write(dev, 0x0030, 0x00C6);
  822. b43_phy_write(dev, 0x0088, 0x3E00);
  823. val = 0x3C3D;
  824. for (offset = 0x0089; offset < 0x00A7; offset++) {
  825. b43_phy_write(dev, offset, val);
  826. val -= 0x0202;
  827. }
  828. b43_phy_write(dev, 0x03E4, 0x3000);
  829. b43_radio_selectchannel(dev, phy->channel, 0);
  830. if (phy->radio_ver != 0x2050) {
  831. b43_radio_write16(dev, 0x0075, 0x0080);
  832. b43_radio_write16(dev, 0x0079, 0x0081);
  833. }
  834. b43_radio_write16(dev, 0x0050, 0x0020);
  835. b43_radio_write16(dev, 0x0050, 0x0023);
  836. if (phy->radio_ver == 0x2050) {
  837. b43_radio_write16(dev, 0x0050, 0x0020);
  838. b43_radio_write16(dev, 0x005A, 0x0070);
  839. b43_radio_write16(dev, 0x005B, 0x007B);
  840. b43_radio_write16(dev, 0x005C, 0x00B0);
  841. b43_radio_write16(dev, 0x007A, 0x000F);
  842. b43_phy_write(dev, 0x0038, 0x0677);
  843. b43_radio_init2050(dev);
  844. }
  845. b43_phy_write(dev, 0x0014, 0x0080);
  846. b43_phy_write(dev, 0x0032, 0x00CA);
  847. b43_phy_write(dev, 0x0032, 0x00CC);
  848. b43_phy_write(dev, 0x0035, 0x07C2);
  849. b43_lo_b_measure(dev);
  850. b43_phy_write(dev, 0x0026, 0xCC00);
  851. if (phy->radio_ver != 0x2050)
  852. b43_phy_write(dev, 0x0026, 0xCE00);
  853. b43_write16(dev, B43_MMIO_CHANNEL_EXT, 0x1000);
  854. b43_phy_write(dev, 0x002A, 0x88A3);
  855. if (phy->radio_ver != 0x2050)
  856. b43_phy_write(dev, 0x002A, 0x88C2);
  857. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  858. b43_phy_init_pctl(dev);
  859. }
  860. static void b43_phy_initb4(struct b43_wldev *dev)
  861. {
  862. struct b43_phy *phy = &dev->phy;
  863. u16 offset, val;
  864. b43_write16(dev, 0x03EC, 0x3F22);
  865. b43_phy_write(dev, 0x0020, 0x301C);
  866. b43_phy_write(dev, 0x0026, 0x0000);
  867. b43_phy_write(dev, 0x0030, 0x00C6);
  868. b43_phy_write(dev, 0x0088, 0x3E00);
  869. val = 0x3C3D;
  870. for (offset = 0x0089; offset < 0x00A7; offset++) {
  871. b43_phy_write(dev, offset, val);
  872. val -= 0x0202;
  873. }
  874. b43_phy_write(dev, 0x03E4, 0x3000);
  875. b43_radio_selectchannel(dev, phy->channel, 0);
  876. if (phy->radio_ver != 0x2050) {
  877. b43_radio_write16(dev, 0x0075, 0x0080);
  878. b43_radio_write16(dev, 0x0079, 0x0081);
  879. }
  880. b43_radio_write16(dev, 0x0050, 0x0020);
  881. b43_radio_write16(dev, 0x0050, 0x0023);
  882. if (phy->radio_ver == 0x2050) {
  883. b43_radio_write16(dev, 0x0050, 0x0020);
  884. b43_radio_write16(dev, 0x005A, 0x0070);
  885. b43_radio_write16(dev, 0x005B, 0x007B);
  886. b43_radio_write16(dev, 0x005C, 0x00B0);
  887. b43_radio_write16(dev, 0x007A, 0x000F);
  888. b43_phy_write(dev, 0x0038, 0x0677);
  889. b43_radio_init2050(dev);
  890. }
  891. b43_phy_write(dev, 0x0014, 0x0080);
  892. b43_phy_write(dev, 0x0032, 0x00CA);
  893. if (phy->radio_ver == 0x2050)
  894. b43_phy_write(dev, 0x0032, 0x00E0);
  895. b43_phy_write(dev, 0x0035, 0x07C2);
  896. b43_lo_b_measure(dev);
  897. b43_phy_write(dev, 0x0026, 0xCC00);
  898. if (phy->radio_ver == 0x2050)
  899. b43_phy_write(dev, 0x0026, 0xCE00);
  900. b43_write16(dev, B43_MMIO_CHANNEL_EXT, 0x1100);
  901. b43_phy_write(dev, 0x002A, 0x88A3);
  902. if (phy->radio_ver == 0x2050)
  903. b43_phy_write(dev, 0x002A, 0x88C2);
  904. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  905. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  906. b43_calc_nrssi_slope(dev);
  907. b43_calc_nrssi_threshold(dev);
  908. }
  909. b43_phy_init_pctl(dev);
  910. }
  911. static void b43_phy_initb5(struct b43_wldev *dev)
  912. {
  913. struct ssb_bus *bus = dev->dev->bus;
  914. struct b43_phy *phy = &dev->phy;
  915. u16 offset, value;
  916. u8 old_channel;
  917. if (phy->analog == 1) {
  918. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A)
  919. | 0x0050);
  920. }
  921. if ((bus->boardinfo.vendor != SSB_BOARDVENDOR_BCM) &&
  922. (bus->boardinfo.type != SSB_BOARD_BU4306)) {
  923. value = 0x2120;
  924. for (offset = 0x00A8; offset < 0x00C7; offset++) {
  925. b43_phy_write(dev, offset, value);
  926. value += 0x202;
  927. }
  928. }
  929. b43_phy_write(dev, 0x0035, (b43_phy_read(dev, 0x0035) & 0xF0FF)
  930. | 0x0700);
  931. if (phy->radio_ver == 0x2050)
  932. b43_phy_write(dev, 0x0038, 0x0667);
  933. if (phy->gmode || phy->rev >= 2) {
  934. if (phy->radio_ver == 0x2050) {
  935. b43_radio_write16(dev, 0x007A,
  936. b43_radio_read16(dev, 0x007A)
  937. | 0x0020);
  938. b43_radio_write16(dev, 0x0051,
  939. b43_radio_read16(dev, 0x0051)
  940. | 0x0004);
  941. }
  942. b43_write16(dev, B43_MMIO_PHY_RADIO, 0x0000);
  943. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  944. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  945. b43_phy_write(dev, 0x001C, 0x186A);
  946. b43_phy_write(dev, 0x0013,
  947. (b43_phy_read(dev, 0x0013) & 0x00FF) | 0x1900);
  948. b43_phy_write(dev, 0x0035,
  949. (b43_phy_read(dev, 0x0035) & 0xFFC0) | 0x0064);
  950. b43_phy_write(dev, 0x005D,
  951. (b43_phy_read(dev, 0x005D) & 0xFF80) | 0x000A);
  952. }
  953. if (dev->bad_frames_preempt) {
  954. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  955. b43_phy_read(dev,
  956. B43_PHY_RADIO_BITFIELD) | (1 << 11));
  957. }
  958. if (phy->analog == 1) {
  959. b43_phy_write(dev, 0x0026, 0xCE00);
  960. b43_phy_write(dev, 0x0021, 0x3763);
  961. b43_phy_write(dev, 0x0022, 0x1BC3);
  962. b43_phy_write(dev, 0x0023, 0x06F9);
  963. b43_phy_write(dev, 0x0024, 0x037E);
  964. } else
  965. b43_phy_write(dev, 0x0026, 0xCC00);
  966. b43_phy_write(dev, 0x0030, 0x00C6);
  967. b43_write16(dev, 0x03EC, 0x3F22);
  968. if (phy->analog == 1)
  969. b43_phy_write(dev, 0x0020, 0x3E1C);
  970. else
  971. b43_phy_write(dev, 0x0020, 0x301C);
  972. if (phy->analog == 0)
  973. b43_write16(dev, 0x03E4, 0x3000);
  974. old_channel = phy->channel;
  975. /* Force to channel 7, even if not supported. */
  976. b43_radio_selectchannel(dev, 7, 0);
  977. if (phy->radio_ver != 0x2050) {
  978. b43_radio_write16(dev, 0x0075, 0x0080);
  979. b43_radio_write16(dev, 0x0079, 0x0081);
  980. }
  981. b43_radio_write16(dev, 0x0050, 0x0020);
  982. b43_radio_write16(dev, 0x0050, 0x0023);
  983. if (phy->radio_ver == 0x2050) {
  984. b43_radio_write16(dev, 0x0050, 0x0020);
  985. b43_radio_write16(dev, 0x005A, 0x0070);
  986. }
  987. b43_radio_write16(dev, 0x005B, 0x007B);
  988. b43_radio_write16(dev, 0x005C, 0x00B0);
  989. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0007);
  990. b43_radio_selectchannel(dev, old_channel, 0);
  991. b43_phy_write(dev, 0x0014, 0x0080);
  992. b43_phy_write(dev, 0x0032, 0x00CA);
  993. b43_phy_write(dev, 0x002A, 0x88A3);
  994. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  995. if (phy->radio_ver == 0x2050)
  996. b43_radio_write16(dev, 0x005D, 0x000D);
  997. b43_write16(dev, 0x03E4, (b43_read16(dev, 0x03E4) & 0xFFC0) | 0x0004);
  998. }
  999. static void b43_phy_initb6(struct b43_wldev *dev)
  1000. {
  1001. struct b43_phy *phy = &dev->phy;
  1002. u16 offset, val;
  1003. u8 old_channel;
  1004. b43_phy_write(dev, 0x003E, 0x817A);
  1005. b43_radio_write16(dev, 0x007A,
  1006. (b43_radio_read16(dev, 0x007A) | 0x0058));
  1007. if (phy->radio_rev == 4 || phy->radio_rev == 5) {
  1008. b43_radio_write16(dev, 0x51, 0x37);
  1009. b43_radio_write16(dev, 0x52, 0x70);
  1010. b43_radio_write16(dev, 0x53, 0xB3);
  1011. b43_radio_write16(dev, 0x54, 0x9B);
  1012. b43_radio_write16(dev, 0x5A, 0x88);
  1013. b43_radio_write16(dev, 0x5B, 0x88);
  1014. b43_radio_write16(dev, 0x5D, 0x88);
  1015. b43_radio_write16(dev, 0x5E, 0x88);
  1016. b43_radio_write16(dev, 0x7D, 0x88);
  1017. b43_hf_write(dev, b43_hf_read(dev)
  1018. | B43_HF_TSSIRPSMW);
  1019. }
  1020. B43_WARN_ON(phy->radio_rev == 6 || phy->radio_rev == 7); /* We had code for these revs here... */
  1021. if (phy->radio_rev == 8) {
  1022. b43_radio_write16(dev, 0x51, 0);
  1023. b43_radio_write16(dev, 0x52, 0x40);
  1024. b43_radio_write16(dev, 0x53, 0xB7);
  1025. b43_radio_write16(dev, 0x54, 0x98);
  1026. b43_radio_write16(dev, 0x5A, 0x88);
  1027. b43_radio_write16(dev, 0x5B, 0x6B);
  1028. b43_radio_write16(dev, 0x5C, 0x0F);
  1029. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_ALTIQ) {
  1030. b43_radio_write16(dev, 0x5D, 0xFA);
  1031. b43_radio_write16(dev, 0x5E, 0xD8);
  1032. } else {
  1033. b43_radio_write16(dev, 0x5D, 0xF5);
  1034. b43_radio_write16(dev, 0x5E, 0xB8);
  1035. }
  1036. b43_radio_write16(dev, 0x0073, 0x0003);
  1037. b43_radio_write16(dev, 0x007D, 0x00A8);
  1038. b43_radio_write16(dev, 0x007C, 0x0001);
  1039. b43_radio_write16(dev, 0x007E, 0x0008);
  1040. }
  1041. val = 0x1E1F;
  1042. for (offset = 0x0088; offset < 0x0098; offset++) {
  1043. b43_phy_write(dev, offset, val);
  1044. val -= 0x0202;
  1045. }
  1046. val = 0x3E3F;
  1047. for (offset = 0x0098; offset < 0x00A8; offset++) {
  1048. b43_phy_write(dev, offset, val);
  1049. val -= 0x0202;
  1050. }
  1051. val = 0x2120;
  1052. for (offset = 0x00A8; offset < 0x00C8; offset++) {
  1053. b43_phy_write(dev, offset, (val & 0x3F3F));
  1054. val += 0x0202;
  1055. }
  1056. if (phy->type == B43_PHYTYPE_G) {
  1057. b43_radio_write16(dev, 0x007A,
  1058. b43_radio_read16(dev, 0x007A) | 0x0020);
  1059. b43_radio_write16(dev, 0x0051,
  1060. b43_radio_read16(dev, 0x0051) | 0x0004);
  1061. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x0100);
  1062. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x2000);
  1063. b43_phy_write(dev, 0x5B, 0);
  1064. b43_phy_write(dev, 0x5C, 0);
  1065. }
  1066. old_channel = phy->channel;
  1067. if (old_channel >= 8)
  1068. b43_radio_selectchannel(dev, 1, 0);
  1069. else
  1070. b43_radio_selectchannel(dev, 13, 0);
  1071. b43_radio_write16(dev, 0x0050, 0x0020);
  1072. b43_radio_write16(dev, 0x0050, 0x0023);
  1073. udelay(40);
  1074. if (phy->radio_rev < 6 || phy->radio_rev == 8) {
  1075. b43_radio_write16(dev, 0x7C, (b43_radio_read16(dev, 0x7C)
  1076. | 0x0002));
  1077. b43_radio_write16(dev, 0x50, 0x20);
  1078. }
  1079. if (phy->radio_rev <= 2) {
  1080. b43_radio_write16(dev, 0x7C, 0x20);
  1081. b43_radio_write16(dev, 0x5A, 0x70);
  1082. b43_radio_write16(dev, 0x5B, 0x7B);
  1083. b43_radio_write16(dev, 0x5C, 0xB0);
  1084. }
  1085. b43_radio_write16(dev, 0x007A,
  1086. (b43_radio_read16(dev, 0x007A) & 0x00F8) | 0x0007);
  1087. b43_radio_selectchannel(dev, old_channel, 0);
  1088. b43_phy_write(dev, 0x0014, 0x0200);
  1089. if (phy->radio_rev >= 6)
  1090. b43_phy_write(dev, 0x2A, 0x88C2);
  1091. else
  1092. b43_phy_write(dev, 0x2A, 0x8AC0);
  1093. b43_phy_write(dev, 0x0038, 0x0668);
  1094. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt, phy->tx_control);
  1095. if (phy->radio_rev <= 5) {
  1096. b43_phy_write(dev, 0x5D, (b43_phy_read(dev, 0x5D)
  1097. & 0xFF80) | 0x0003);
  1098. }
  1099. if (phy->radio_rev <= 2)
  1100. b43_radio_write16(dev, 0x005D, 0x000D);
  1101. if (phy->analog == 4) {
  1102. b43_write16(dev, 0x3E4, 9);
  1103. b43_phy_write(dev, 0x61, b43_phy_read(dev, 0x61)
  1104. & 0x0FFF);
  1105. } else {
  1106. b43_phy_write(dev, 0x0002, (b43_phy_read(dev, 0x0002) & 0xFFC0)
  1107. | 0x0004);
  1108. }
  1109. if (phy->type == B43_PHYTYPE_B) {
  1110. b43_write16(dev, 0x03E6, 0x8140);
  1111. b43_phy_write(dev, 0x0016, 0x0410);
  1112. b43_phy_write(dev, 0x0017, 0x0820);
  1113. b43_phy_write(dev, 0x0062, 0x0007);
  1114. b43_radio_init2050(dev);
  1115. b43_lo_g_measure(dev);
  1116. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI) {
  1117. b43_calc_nrssi_slope(dev);
  1118. b43_calc_nrssi_threshold(dev);
  1119. }
  1120. b43_phy_init_pctl(dev);
  1121. } else if (phy->type == B43_PHYTYPE_G)
  1122. b43_write16(dev, 0x03E6, 0x0);
  1123. }
  1124. static void b43_calc_loopback_gain(struct b43_wldev *dev)
  1125. {
  1126. struct b43_phy *phy = &dev->phy;
  1127. u16 backup_phy[16] = { 0 };
  1128. u16 backup_radio[3];
  1129. u16 backup_bband;
  1130. u16 i, j, loop_i_max;
  1131. u16 trsw_rx;
  1132. u16 loop1_outer_done, loop1_inner_done;
  1133. backup_phy[0] = b43_phy_read(dev, B43_PHY_CRS0);
  1134. backup_phy[1] = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  1135. backup_phy[2] = b43_phy_read(dev, B43_PHY_RFOVER);
  1136. backup_phy[3] = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  1137. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1138. backup_phy[4] = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  1139. backup_phy[5] = b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  1140. }
  1141. backup_phy[6] = b43_phy_read(dev, B43_PHY_BASE(0x5A));
  1142. backup_phy[7] = b43_phy_read(dev, B43_PHY_BASE(0x59));
  1143. backup_phy[8] = b43_phy_read(dev, B43_PHY_BASE(0x58));
  1144. backup_phy[9] = b43_phy_read(dev, B43_PHY_BASE(0x0A));
  1145. backup_phy[10] = b43_phy_read(dev, B43_PHY_BASE(0x03));
  1146. backup_phy[11] = b43_phy_read(dev, B43_PHY_LO_MASK);
  1147. backup_phy[12] = b43_phy_read(dev, B43_PHY_LO_CTL);
  1148. backup_phy[13] = b43_phy_read(dev, B43_PHY_BASE(0x2B));
  1149. backup_phy[14] = b43_phy_read(dev, B43_PHY_PGACTL);
  1150. backup_phy[15] = b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  1151. backup_bband = phy->bbatt.att;
  1152. backup_radio[0] = b43_radio_read16(dev, 0x52);
  1153. backup_radio[1] = b43_radio_read16(dev, 0x43);
  1154. backup_radio[2] = b43_radio_read16(dev, 0x7A);
  1155. b43_phy_write(dev, B43_PHY_CRS0,
  1156. b43_phy_read(dev, B43_PHY_CRS0) & 0x3FFF);
  1157. b43_phy_write(dev, B43_PHY_CCKBBANDCFG,
  1158. b43_phy_read(dev, B43_PHY_CCKBBANDCFG) | 0x8000);
  1159. b43_phy_write(dev, B43_PHY_RFOVER,
  1160. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0002);
  1161. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1162. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFD);
  1163. b43_phy_write(dev, B43_PHY_RFOVER,
  1164. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0001);
  1165. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1166. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xFFFE);
  1167. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1168. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1169. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0001);
  1170. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1171. b43_phy_read(dev,
  1172. B43_PHY_ANALOGOVERVAL) & 0xFFFE);
  1173. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1174. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0002);
  1175. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1176. b43_phy_read(dev,
  1177. B43_PHY_ANALOGOVERVAL) & 0xFFFD);
  1178. }
  1179. b43_phy_write(dev, B43_PHY_RFOVER,
  1180. b43_phy_read(dev, B43_PHY_RFOVER) | 0x000C);
  1181. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1182. b43_phy_read(dev, B43_PHY_RFOVERVAL) | 0x000C);
  1183. b43_phy_write(dev, B43_PHY_RFOVER,
  1184. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0030);
  1185. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1186. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1187. & 0xFFCF) | 0x10);
  1188. b43_phy_write(dev, B43_PHY_BASE(0x5A), 0x0780);
  1189. b43_phy_write(dev, B43_PHY_BASE(0x59), 0xC810);
  1190. b43_phy_write(dev, B43_PHY_BASE(0x58), 0x000D);
  1191. b43_phy_write(dev, B43_PHY_BASE(0x0A),
  1192. b43_phy_read(dev, B43_PHY_BASE(0x0A)) | 0x2000);
  1193. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1194. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  1195. b43_phy_read(dev, B43_PHY_ANALOGOVER) | 0x0004);
  1196. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  1197. b43_phy_read(dev,
  1198. B43_PHY_ANALOGOVERVAL) & 0xFFFB);
  1199. }
  1200. b43_phy_write(dev, B43_PHY_BASE(0x03),
  1201. (b43_phy_read(dev, B43_PHY_BASE(0x03))
  1202. & 0xFF9F) | 0x40);
  1203. if (phy->radio_rev == 8) {
  1204. b43_radio_write16(dev, 0x43, 0x000F);
  1205. } else {
  1206. b43_radio_write16(dev, 0x52, 0);
  1207. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  1208. & 0xFFF0) | 0x9);
  1209. }
  1210. b43_phy_set_baseband_attenuation(dev, 11);
  1211. if (phy->rev >= 3)
  1212. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  1213. else
  1214. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  1215. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  1216. b43_phy_write(dev, B43_PHY_BASE(0x2B),
  1217. (b43_phy_read(dev, B43_PHY_BASE(0x2B))
  1218. & 0xFFC0) | 0x01);
  1219. b43_phy_write(dev, B43_PHY_BASE(0x2B),
  1220. (b43_phy_read(dev, B43_PHY_BASE(0x2B))
  1221. & 0xC0FF) | 0x800);
  1222. b43_phy_write(dev, B43_PHY_RFOVER,
  1223. b43_phy_read(dev, B43_PHY_RFOVER) | 0x0100);
  1224. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1225. b43_phy_read(dev, B43_PHY_RFOVERVAL) & 0xCFFF);
  1226. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_EXTLNA) {
  1227. if (phy->rev >= 7) {
  1228. b43_phy_write(dev, B43_PHY_RFOVER,
  1229. b43_phy_read(dev, B43_PHY_RFOVER)
  1230. | 0x0800);
  1231. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1232. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1233. | 0x8000);
  1234. }
  1235. }
  1236. b43_radio_write16(dev, 0x7A, b43_radio_read16(dev, 0x7A)
  1237. & 0x00F7);
  1238. j = 0;
  1239. loop_i_max = (phy->radio_rev == 8) ? 15 : 9;
  1240. for (i = 0; i < loop_i_max; i++) {
  1241. for (j = 0; j < 16; j++) {
  1242. b43_radio_write16(dev, 0x43, i);
  1243. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1244. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1245. & 0xF0FF) | (j << 8));
  1246. b43_phy_write(dev, B43_PHY_PGACTL,
  1247. (b43_phy_read(dev, B43_PHY_PGACTL)
  1248. & 0x0FFF) | 0xA000);
  1249. b43_phy_write(dev, B43_PHY_PGACTL,
  1250. b43_phy_read(dev, B43_PHY_PGACTL)
  1251. | 0xF000);
  1252. udelay(20);
  1253. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1254. goto exit_loop1;
  1255. }
  1256. }
  1257. exit_loop1:
  1258. loop1_outer_done = i;
  1259. loop1_inner_done = j;
  1260. if (j >= 8) {
  1261. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1262. b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1263. | 0x30);
  1264. trsw_rx = 0x1B;
  1265. for (j = j - 8; j < 16; j++) {
  1266. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  1267. (b43_phy_read(dev, B43_PHY_RFOVERVAL)
  1268. & 0xF0FF) | (j << 8));
  1269. b43_phy_write(dev, B43_PHY_PGACTL,
  1270. (b43_phy_read(dev, B43_PHY_PGACTL)
  1271. & 0x0FFF) | 0xA000);
  1272. b43_phy_write(dev, B43_PHY_PGACTL,
  1273. b43_phy_read(dev, B43_PHY_PGACTL)
  1274. | 0xF000);
  1275. udelay(20);
  1276. trsw_rx -= 3;
  1277. if (b43_phy_read(dev, B43_PHY_LO_LEAKAGE) >= 0xDFC)
  1278. goto exit_loop2;
  1279. }
  1280. } else
  1281. trsw_rx = 0x18;
  1282. exit_loop2:
  1283. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  1284. b43_phy_write(dev, B43_PHY_ANALOGOVER, backup_phy[4]);
  1285. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, backup_phy[5]);
  1286. }
  1287. b43_phy_write(dev, B43_PHY_BASE(0x5A), backup_phy[6]);
  1288. b43_phy_write(dev, B43_PHY_BASE(0x59), backup_phy[7]);
  1289. b43_phy_write(dev, B43_PHY_BASE(0x58), backup_phy[8]);
  1290. b43_phy_write(dev, B43_PHY_BASE(0x0A), backup_phy[9]);
  1291. b43_phy_write(dev, B43_PHY_BASE(0x03), backup_phy[10]);
  1292. b43_phy_write(dev, B43_PHY_LO_MASK, backup_phy[11]);
  1293. b43_phy_write(dev, B43_PHY_LO_CTL, backup_phy[12]);
  1294. b43_phy_write(dev, B43_PHY_BASE(0x2B), backup_phy[13]);
  1295. b43_phy_write(dev, B43_PHY_PGACTL, backup_phy[14]);
  1296. b43_phy_set_baseband_attenuation(dev, backup_bband);
  1297. b43_radio_write16(dev, 0x52, backup_radio[0]);
  1298. b43_radio_write16(dev, 0x43, backup_radio[1]);
  1299. b43_radio_write16(dev, 0x7A, backup_radio[2]);
  1300. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2] | 0x0003);
  1301. udelay(10);
  1302. b43_phy_write(dev, B43_PHY_RFOVER, backup_phy[2]);
  1303. b43_phy_write(dev, B43_PHY_RFOVERVAL, backup_phy[3]);
  1304. b43_phy_write(dev, B43_PHY_CRS0, backup_phy[0]);
  1305. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, backup_phy[1]);
  1306. phy->max_lb_gain =
  1307. ((loop1_inner_done * 6) - (loop1_outer_done * 4)) - 11;
  1308. phy->trsw_rx_gain = trsw_rx * 2;
  1309. }
  1310. static void b43_phy_initg(struct b43_wldev *dev)
  1311. {
  1312. struct b43_phy *phy = &dev->phy;
  1313. u16 tmp;
  1314. if (phy->rev == 1)
  1315. b43_phy_initb5(dev);
  1316. else
  1317. b43_phy_initb6(dev);
  1318. if (phy->rev >= 2 || phy->gmode)
  1319. b43_phy_inita(dev);
  1320. if (phy->rev >= 2) {
  1321. b43_phy_write(dev, B43_PHY_ANALOGOVER, 0);
  1322. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL, 0);
  1323. }
  1324. if (phy->rev == 2) {
  1325. b43_phy_write(dev, B43_PHY_RFOVER, 0);
  1326. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  1327. }
  1328. if (phy->rev > 5) {
  1329. b43_phy_write(dev, B43_PHY_RFOVER, 0x400);
  1330. b43_phy_write(dev, B43_PHY_PGACTL, 0xC0);
  1331. }
  1332. if (phy->gmode || phy->rev >= 2) {
  1333. tmp = b43_phy_read(dev, B43_PHY_VERSION_OFDM);
  1334. tmp &= B43_PHYVER_VERSION;
  1335. if (tmp == 3 || tmp == 5) {
  1336. b43_phy_write(dev, B43_PHY_OFDM(0xC2), 0x1816);
  1337. b43_phy_write(dev, B43_PHY_OFDM(0xC3), 0x8006);
  1338. }
  1339. if (tmp == 5) {
  1340. b43_phy_write(dev, B43_PHY_OFDM(0xCC),
  1341. (b43_phy_read(dev, B43_PHY_OFDM(0xCC))
  1342. & 0x00FF) | 0x1F00);
  1343. }
  1344. }
  1345. if ((phy->rev <= 2 && phy->gmode) || phy->rev >= 2)
  1346. b43_phy_write(dev, B43_PHY_OFDM(0x7E), 0x78);
  1347. if (phy->radio_rev == 8) {
  1348. b43_phy_write(dev, B43_PHY_EXTG(0x01),
  1349. b43_phy_read(dev, B43_PHY_EXTG(0x01))
  1350. | 0x80);
  1351. b43_phy_write(dev, B43_PHY_OFDM(0x3E),
  1352. b43_phy_read(dev, B43_PHY_OFDM(0x3E))
  1353. | 0x4);
  1354. }
  1355. if (has_loopback_gain(phy))
  1356. b43_calc_loopback_gain(dev);
  1357. if (phy->radio_rev != 8) {
  1358. if (phy->initval == 0xFFFF)
  1359. phy->initval = b43_radio_init2050(dev);
  1360. else
  1361. b43_radio_write16(dev, 0x0078, phy->initval);
  1362. }
  1363. if (phy->lo_control->tx_bias == 0xFF) {
  1364. b43_lo_g_measure(dev);
  1365. } else {
  1366. if (has_tx_magnification(phy)) {
  1367. b43_radio_write16(dev, 0x52,
  1368. (b43_radio_read16(dev, 0x52) & 0xFF00)
  1369. | phy->lo_control->tx_bias | phy->
  1370. lo_control->tx_magn);
  1371. } else {
  1372. b43_radio_write16(dev, 0x52,
  1373. (b43_radio_read16(dev, 0x52) & 0xFFF0)
  1374. | phy->lo_control->tx_bias);
  1375. }
  1376. if (phy->rev >= 6) {
  1377. b43_phy_write(dev, B43_PHY_BASE(0x36),
  1378. (b43_phy_read(dev, B43_PHY_BASE(0x36))
  1379. & 0x0FFF) | (phy->lo_control->
  1380. tx_bias << 12));
  1381. }
  1382. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL)
  1383. b43_phy_write(dev, B43_PHY_BASE(0x2E), 0x8075);
  1384. else
  1385. b43_phy_write(dev, B43_PHY_BASE(0x2E), 0x807F);
  1386. if (phy->rev < 2)
  1387. b43_phy_write(dev, B43_PHY_BASE(0x2F), 0x101);
  1388. else
  1389. b43_phy_write(dev, B43_PHY_BASE(0x2F), 0x202);
  1390. }
  1391. if (phy->gmode || phy->rev >= 2) {
  1392. b43_lo_g_adjust(dev);
  1393. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8078);
  1394. }
  1395. if (!(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
  1396. /* The specs state to update the NRSSI LT with
  1397. * the value 0x7FFFFFFF here. I think that is some weird
  1398. * compiler optimization in the original driver.
  1399. * Essentially, what we do here is resetting all NRSSI LT
  1400. * entries to -32 (see the limit_value() in nrssi_hw_update())
  1401. */
  1402. b43_nrssi_hw_update(dev, 0xFFFF); //FIXME?
  1403. b43_calc_nrssi_threshold(dev);
  1404. } else if (phy->gmode || phy->rev >= 2) {
  1405. if (phy->nrssi[0] == -1000) {
  1406. B43_WARN_ON(phy->nrssi[1] != -1000);
  1407. b43_calc_nrssi_slope(dev);
  1408. } else
  1409. b43_calc_nrssi_threshold(dev);
  1410. }
  1411. if (phy->radio_rev == 8)
  1412. b43_phy_write(dev, B43_PHY_EXTG(0x05), 0x3230);
  1413. b43_phy_init_pctl(dev);
  1414. /* FIXME: The spec says in the following if, the 0 should be replaced
  1415. 'if OFDM may not be used in the current locale'
  1416. but OFDM is legal everywhere */
  1417. if ((dev->dev->bus->chip_id == 0x4306
  1418. && dev->dev->bus->chip_package == 2) || 0) {
  1419. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  1420. & 0xBFFF);
  1421. b43_phy_write(dev, B43_PHY_OFDM(0xC3),
  1422. b43_phy_read(dev, B43_PHY_OFDM(0xC3))
  1423. & 0x7FFF);
  1424. }
  1425. }
  1426. /* Set the baseband attenuation value on chip. */
  1427. void b43_phy_set_baseband_attenuation(struct b43_wldev *dev,
  1428. u16 baseband_attenuation)
  1429. {
  1430. struct b43_phy *phy = &dev->phy;
  1431. if (phy->analog == 0) {
  1432. b43_write16(dev, B43_MMIO_PHY0, (b43_read16(dev, B43_MMIO_PHY0)
  1433. & 0xFFF0) |
  1434. baseband_attenuation);
  1435. } else if (phy->analog > 1) {
  1436. b43_phy_write(dev, B43_PHY_DACCTL,
  1437. (b43_phy_read(dev, B43_PHY_DACCTL)
  1438. & 0xFFC3) | (baseband_attenuation << 2));
  1439. } else {
  1440. b43_phy_write(dev, B43_PHY_DACCTL,
  1441. (b43_phy_read(dev, B43_PHY_DACCTL)
  1442. & 0xFF87) | (baseband_attenuation << 3));
  1443. }
  1444. }
  1445. /* http://bcm-specs.sipsolutions.net/EstimatePowerOut
  1446. * This function converts a TSSI value to dBm in Q5.2
  1447. */
  1448. static s8 b43_phy_estimate_power_out(struct b43_wldev *dev, s8 tssi)
  1449. {
  1450. struct b43_phy *phy = &dev->phy;
  1451. s8 dbm = 0;
  1452. s32 tmp;
  1453. tmp = (phy->tgt_idle_tssi - phy->cur_idle_tssi + tssi);
  1454. switch (phy->type) {
  1455. case B43_PHYTYPE_A:
  1456. tmp += 0x80;
  1457. tmp = limit_value(tmp, 0x00, 0xFF);
  1458. dbm = phy->tssi2dbm[tmp];
  1459. //TODO: There's a FIXME on the specs
  1460. break;
  1461. case B43_PHYTYPE_B:
  1462. case B43_PHYTYPE_G:
  1463. tmp = limit_value(tmp, 0x00, 0x3F);
  1464. dbm = phy->tssi2dbm[tmp];
  1465. break;
  1466. default:
  1467. B43_WARN_ON(1);
  1468. }
  1469. return dbm;
  1470. }
  1471. void b43_put_attenuation_into_ranges(struct b43_wldev *dev,
  1472. int *_bbatt, int *_rfatt)
  1473. {
  1474. int rfatt = *_rfatt;
  1475. int bbatt = *_bbatt;
  1476. struct b43_txpower_lo_control *lo = dev->phy.lo_control;
  1477. /* Get baseband and radio attenuation values into their permitted ranges.
  1478. * Radio attenuation affects power level 4 times as much as baseband. */
  1479. /* Range constants */
  1480. const int rf_min = lo->rfatt_list.min_val;
  1481. const int rf_max = lo->rfatt_list.max_val;
  1482. const int bb_min = lo->bbatt_list.min_val;
  1483. const int bb_max = lo->bbatt_list.max_val;
  1484. while (1) {
  1485. if (rfatt > rf_max && bbatt > bb_max - 4)
  1486. break; /* Can not get it into ranges */
  1487. if (rfatt < rf_min && bbatt < bb_min + 4)
  1488. break; /* Can not get it into ranges */
  1489. if (bbatt > bb_max && rfatt > rf_max - 1)
  1490. break; /* Can not get it into ranges */
  1491. if (bbatt < bb_min && rfatt < rf_min + 1)
  1492. break; /* Can not get it into ranges */
  1493. if (bbatt > bb_max) {
  1494. bbatt -= 4;
  1495. rfatt += 1;
  1496. continue;
  1497. }
  1498. if (bbatt < bb_min) {
  1499. bbatt += 4;
  1500. rfatt -= 1;
  1501. continue;
  1502. }
  1503. if (rfatt > rf_max) {
  1504. rfatt -= 1;
  1505. bbatt += 4;
  1506. continue;
  1507. }
  1508. if (rfatt < rf_min) {
  1509. rfatt += 1;
  1510. bbatt -= 4;
  1511. continue;
  1512. }
  1513. break;
  1514. }
  1515. *_rfatt = limit_value(rfatt, rf_min, rf_max);
  1516. *_bbatt = limit_value(bbatt, bb_min, bb_max);
  1517. }
  1518. /* http://bcm-specs.sipsolutions.net/RecalculateTransmissionPower */
  1519. void b43_phy_xmitpower(struct b43_wldev *dev)
  1520. {
  1521. struct ssb_bus *bus = dev->dev->bus;
  1522. struct b43_phy *phy = &dev->phy;
  1523. if (phy->cur_idle_tssi == 0)
  1524. return;
  1525. if ((bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
  1526. (bus->boardinfo.type == SSB_BOARD_BU4306))
  1527. return;
  1528. #ifdef CONFIG_B43_DEBUG
  1529. if (phy->manual_txpower_control)
  1530. return;
  1531. #endif
  1532. switch (phy->type) {
  1533. case B43_PHYTYPE_A:{
  1534. //TODO: Nothing for A PHYs yet :-/
  1535. break;
  1536. }
  1537. case B43_PHYTYPE_B:
  1538. case B43_PHYTYPE_G:{
  1539. u16 tmp;
  1540. s8 v0, v1, v2, v3;
  1541. s8 average;
  1542. int max_pwr;
  1543. int desired_pwr, estimated_pwr, pwr_adjust;
  1544. int rfatt_delta, bbatt_delta;
  1545. int rfatt, bbatt;
  1546. u8 tx_control;
  1547. unsigned long phylock_flags;
  1548. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x0058);
  1549. v0 = (s8) (tmp & 0x00FF);
  1550. v1 = (s8) ((tmp & 0xFF00) >> 8);
  1551. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x005A);
  1552. v2 = (s8) (tmp & 0x00FF);
  1553. v3 = (s8) ((tmp & 0xFF00) >> 8);
  1554. tmp = 0;
  1555. if (v0 == 0x7F || v1 == 0x7F || v2 == 0x7F
  1556. || v3 == 0x7F) {
  1557. tmp =
  1558. b43_shm_read16(dev, B43_SHM_SHARED, 0x0070);
  1559. v0 = (s8) (tmp & 0x00FF);
  1560. v1 = (s8) ((tmp & 0xFF00) >> 8);
  1561. tmp =
  1562. b43_shm_read16(dev, B43_SHM_SHARED, 0x0072);
  1563. v2 = (s8) (tmp & 0x00FF);
  1564. v3 = (s8) ((tmp & 0xFF00) >> 8);
  1565. if (v0 == 0x7F || v1 == 0x7F || v2 == 0x7F
  1566. || v3 == 0x7F)
  1567. return;
  1568. v0 = (v0 + 0x20) & 0x3F;
  1569. v1 = (v1 + 0x20) & 0x3F;
  1570. v2 = (v2 + 0x20) & 0x3F;
  1571. v3 = (v3 + 0x20) & 0x3F;
  1572. tmp = 1;
  1573. }
  1574. b43_shm_clear_tssi(dev);
  1575. average = (v0 + v1 + v2 + v3 + 2) / 4;
  1576. if (tmp
  1577. && (b43_shm_read16(dev, B43_SHM_SHARED, 0x005E) &
  1578. 0x8))
  1579. average -= 13;
  1580. estimated_pwr =
  1581. b43_phy_estimate_power_out(dev, average);
  1582. max_pwr = dev->dev->bus->sprom.maxpwr_bg;
  1583. if ((dev->dev->bus->sprom.boardflags_lo
  1584. & B43_BFL_PACTRL) && (phy->type == B43_PHYTYPE_G))
  1585. max_pwr -= 0x3;
  1586. if (unlikely(max_pwr <= 0)) {
  1587. b43warn(dev->wl,
  1588. "Invalid max-TX-power value in SPROM.\n");
  1589. max_pwr = 60; /* fake it */
  1590. dev->dev->bus->sprom.maxpwr_bg = max_pwr;
  1591. }
  1592. /*TODO:
  1593. max_pwr = min(REG - dev->dev->bus->sprom.antennagain_bgphy - 0x6, max_pwr)
  1594. where REG is the max power as per the regulatory domain
  1595. */
  1596. /* Get desired power (in Q5.2) */
  1597. desired_pwr = INT_TO_Q52(phy->power_level);
  1598. /* And limit it. max_pwr already is Q5.2 */
  1599. desired_pwr = limit_value(desired_pwr, 0, max_pwr);
  1600. if (b43_debug(dev, B43_DBG_XMITPOWER)) {
  1601. b43dbg(dev->wl,
  1602. "Current TX power output: " Q52_FMT
  1603. " dBm, " "Desired TX power output: "
  1604. Q52_FMT " dBm\n", Q52_ARG(estimated_pwr),
  1605. Q52_ARG(desired_pwr));
  1606. }
  1607. /* Calculate the adjustment delta. */
  1608. pwr_adjust = desired_pwr - estimated_pwr;
  1609. /* RF attenuation delta. */
  1610. rfatt_delta = ((pwr_adjust + 7) / 8);
  1611. /* Lower attenuation => Bigger power output. Negate it. */
  1612. rfatt_delta = -rfatt_delta;
  1613. /* Baseband attenuation delta. */
  1614. bbatt_delta = pwr_adjust / 2;
  1615. /* Lower attenuation => Bigger power output. Negate it. */
  1616. bbatt_delta = -bbatt_delta;
  1617. /* RF att affects power level 4 times as much as
  1618. * Baseband attennuation. Subtract it. */
  1619. bbatt_delta -= 4 * rfatt_delta;
  1620. /* So do we finally need to adjust something? */
  1621. if ((rfatt_delta == 0) && (bbatt_delta == 0)) {
  1622. b43_lo_g_ctl_mark_cur_used(dev);
  1623. return;
  1624. }
  1625. /* Calculate the new attenuation values. */
  1626. bbatt = phy->bbatt.att;
  1627. bbatt += bbatt_delta;
  1628. rfatt = phy->rfatt.att;
  1629. rfatt += rfatt_delta;
  1630. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  1631. tx_control = phy->tx_control;
  1632. if ((phy->radio_ver == 0x2050) && (phy->radio_rev == 2)) {
  1633. if (rfatt <= 1) {
  1634. if (tx_control == 0) {
  1635. tx_control =
  1636. B43_TXCTL_PA2DB |
  1637. B43_TXCTL_TXMIX;
  1638. rfatt += 2;
  1639. bbatt += 2;
  1640. } else if (dev->dev->bus->sprom.
  1641. boardflags_lo &
  1642. B43_BFL_PACTRL) {
  1643. bbatt += 4 * (rfatt - 2);
  1644. rfatt = 2;
  1645. }
  1646. } else if (rfatt > 4 && tx_control) {
  1647. tx_control = 0;
  1648. if (bbatt < 3) {
  1649. rfatt -= 3;
  1650. bbatt += 2;
  1651. } else {
  1652. rfatt -= 2;
  1653. bbatt -= 2;
  1654. }
  1655. }
  1656. }
  1657. /* Save the control values */
  1658. phy->tx_control = tx_control;
  1659. b43_put_attenuation_into_ranges(dev, &bbatt, &rfatt);
  1660. phy->rfatt.att = rfatt;
  1661. phy->bbatt.att = bbatt;
  1662. /* Adjust the hardware */
  1663. b43_phy_lock(dev, phylock_flags);
  1664. b43_radio_lock(dev);
  1665. b43_set_txpower_g(dev, &phy->bbatt, &phy->rfatt,
  1666. phy->tx_control);
  1667. b43_lo_g_ctl_mark_cur_used(dev);
  1668. b43_radio_unlock(dev);
  1669. b43_phy_unlock(dev, phylock_flags);
  1670. break;
  1671. }
  1672. default:
  1673. B43_WARN_ON(1);
  1674. }
  1675. }
  1676. static inline s32 b43_tssi2dbm_ad(s32 num, s32 den)
  1677. {
  1678. if (num < 0)
  1679. return num / den;
  1680. else
  1681. return (num + den / 2) / den;
  1682. }
  1683. static inline
  1684. s8 b43_tssi2dbm_entry(s8 entry[], u8 index, s16 pab0, s16 pab1, s16 pab2)
  1685. {
  1686. s32 m1, m2, f = 256, q, delta;
  1687. s8 i = 0;
  1688. m1 = b43_tssi2dbm_ad(16 * pab0 + index * pab1, 32);
  1689. m2 = max(b43_tssi2dbm_ad(32768 + index * pab2, 256), 1);
  1690. do {
  1691. if (i > 15)
  1692. return -EINVAL;
  1693. q = b43_tssi2dbm_ad(f * 4096 -
  1694. b43_tssi2dbm_ad(m2 * f, 16) * f, 2048);
  1695. delta = abs(q - f);
  1696. f = q;
  1697. i++;
  1698. } while (delta >= 2);
  1699. entry[index] = limit_value(b43_tssi2dbm_ad(m1 * f, 8192), -127, 128);
  1700. return 0;
  1701. }
  1702. /* http://bcm-specs.sipsolutions.net/TSSI_to_DBM_Table */
  1703. int b43_phy_init_tssi2dbm_table(struct b43_wldev *dev)
  1704. {
  1705. struct b43_phy *phy = &dev->phy;
  1706. s16 pab0, pab1, pab2;
  1707. u8 idx;
  1708. s8 *dyn_tssi2dbm;
  1709. if (phy->type == B43_PHYTYPE_A) {
  1710. pab0 = (s16) (dev->dev->bus->sprom.pa1b0);
  1711. pab1 = (s16) (dev->dev->bus->sprom.pa1b1);
  1712. pab2 = (s16) (dev->dev->bus->sprom.pa1b2);
  1713. } else {
  1714. pab0 = (s16) (dev->dev->bus->sprom.pa0b0);
  1715. pab1 = (s16) (dev->dev->bus->sprom.pa0b1);
  1716. pab2 = (s16) (dev->dev->bus->sprom.pa0b2);
  1717. }
  1718. if ((dev->dev->bus->chip_id == 0x4301) && (phy->radio_ver != 0x2050)) {
  1719. phy->tgt_idle_tssi = 0x34;
  1720. phy->tssi2dbm = b43_tssi2dbm_b_table;
  1721. return 0;
  1722. }
  1723. if (pab0 != 0 && pab1 != 0 && pab2 != 0 &&
  1724. pab0 != -1 && pab1 != -1 && pab2 != -1) {
  1725. /* The pabX values are set in SPROM. Use them. */
  1726. if (phy->type == B43_PHYTYPE_A) {
  1727. if ((s8) dev->dev->bus->sprom.itssi_a != 0 &&
  1728. (s8) dev->dev->bus->sprom.itssi_a != -1)
  1729. phy->tgt_idle_tssi =
  1730. (s8) (dev->dev->bus->sprom.itssi_a);
  1731. else
  1732. phy->tgt_idle_tssi = 62;
  1733. } else {
  1734. if ((s8) dev->dev->bus->sprom.itssi_bg != 0 &&
  1735. (s8) dev->dev->bus->sprom.itssi_bg != -1)
  1736. phy->tgt_idle_tssi =
  1737. (s8) (dev->dev->bus->sprom.itssi_bg);
  1738. else
  1739. phy->tgt_idle_tssi = 62;
  1740. }
  1741. dyn_tssi2dbm = kmalloc(64, GFP_KERNEL);
  1742. if (dyn_tssi2dbm == NULL) {
  1743. b43err(dev->wl, "Could not allocate memory "
  1744. "for tssi2dbm table\n");
  1745. return -ENOMEM;
  1746. }
  1747. for (idx = 0; idx < 64; idx++)
  1748. if (b43_tssi2dbm_entry
  1749. (dyn_tssi2dbm, idx, pab0, pab1, pab2)) {
  1750. phy->tssi2dbm = NULL;
  1751. b43err(dev->wl, "Could not generate "
  1752. "tssi2dBm table\n");
  1753. kfree(dyn_tssi2dbm);
  1754. return -ENODEV;
  1755. }
  1756. phy->tssi2dbm = dyn_tssi2dbm;
  1757. phy->dyn_tssi_tbl = 1;
  1758. } else {
  1759. /* pabX values not set in SPROM. */
  1760. switch (phy->type) {
  1761. case B43_PHYTYPE_A:
  1762. /* APHY needs a generated table. */
  1763. phy->tssi2dbm = NULL;
  1764. b43err(dev->wl, "Could not generate tssi2dBm "
  1765. "table (wrong SPROM info)!\n");
  1766. return -ENODEV;
  1767. case B43_PHYTYPE_B:
  1768. phy->tgt_idle_tssi = 0x34;
  1769. phy->tssi2dbm = b43_tssi2dbm_b_table;
  1770. break;
  1771. case B43_PHYTYPE_G:
  1772. phy->tgt_idle_tssi = 0x34;
  1773. phy->tssi2dbm = b43_tssi2dbm_g_table;
  1774. break;
  1775. }
  1776. }
  1777. return 0;
  1778. }
  1779. int b43_phy_init(struct b43_wldev *dev)
  1780. {
  1781. struct b43_phy *phy = &dev->phy;
  1782. int err = -ENODEV;
  1783. switch (phy->type) {
  1784. case B43_PHYTYPE_A:
  1785. if (phy->rev == 2 || phy->rev == 3) {
  1786. b43_phy_inita(dev);
  1787. err = 0;
  1788. }
  1789. break;
  1790. case B43_PHYTYPE_B:
  1791. switch (phy->rev) {
  1792. case 2:
  1793. b43_phy_initb2(dev);
  1794. err = 0;
  1795. break;
  1796. case 4:
  1797. b43_phy_initb4(dev);
  1798. err = 0;
  1799. break;
  1800. case 5:
  1801. b43_phy_initb5(dev);
  1802. err = 0;
  1803. break;
  1804. case 6:
  1805. b43_phy_initb6(dev);
  1806. err = 0;
  1807. break;
  1808. }
  1809. break;
  1810. case B43_PHYTYPE_G:
  1811. b43_phy_initg(dev);
  1812. err = 0;
  1813. break;
  1814. }
  1815. if (err)
  1816. b43err(dev->wl, "Unknown PHYTYPE found\n");
  1817. return err;
  1818. }
  1819. void b43_set_rx_antenna(struct b43_wldev *dev, int antenna)
  1820. {
  1821. struct b43_phy *phy = &dev->phy;
  1822. u32 hf;
  1823. u16 tmp;
  1824. int autodiv = 0;
  1825. if (antenna == B43_ANTENNA_AUTO0 || antenna == B43_ANTENNA_AUTO1)
  1826. autodiv = 1;
  1827. hf = b43_hf_read(dev);
  1828. hf &= ~B43_HF_ANTDIVHELP;
  1829. b43_hf_write(dev, hf);
  1830. switch (phy->type) {
  1831. case B43_PHYTYPE_A:
  1832. case B43_PHYTYPE_G:
  1833. tmp = b43_phy_read(dev, B43_PHY_BBANDCFG);
  1834. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  1835. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  1836. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  1837. b43_phy_write(dev, B43_PHY_BBANDCFG, tmp);
  1838. if (autodiv) {
  1839. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  1840. if (antenna == B43_ANTENNA_AUTO0)
  1841. tmp &= ~B43_PHY_ANTDWELL_AUTODIV1;
  1842. else
  1843. tmp |= B43_PHY_ANTDWELL_AUTODIV1;
  1844. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  1845. }
  1846. if (phy->type == B43_PHYTYPE_G) {
  1847. tmp = b43_phy_read(dev, B43_PHY_ANTWRSETT);
  1848. if (autodiv)
  1849. tmp |= B43_PHY_ANTWRSETT_ARXDIV;
  1850. else
  1851. tmp &= ~B43_PHY_ANTWRSETT_ARXDIV;
  1852. b43_phy_write(dev, B43_PHY_ANTWRSETT, tmp);
  1853. if (phy->rev >= 2) {
  1854. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  1855. tmp |= B43_PHY_OFDM61_10;
  1856. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  1857. tmp =
  1858. b43_phy_read(dev, B43_PHY_DIVSRCHGAINBACK);
  1859. tmp = (tmp & 0xFF00) | 0x15;
  1860. b43_phy_write(dev, B43_PHY_DIVSRCHGAINBACK,
  1861. tmp);
  1862. if (phy->rev == 2) {
  1863. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  1864. 8);
  1865. } else {
  1866. tmp =
  1867. b43_phy_read(dev,
  1868. B43_PHY_ADIVRELATED);
  1869. tmp = (tmp & 0xFF00) | 8;
  1870. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  1871. tmp);
  1872. }
  1873. }
  1874. if (phy->rev >= 6)
  1875. b43_phy_write(dev, B43_PHY_OFDM9B, 0xDC);
  1876. } else {
  1877. if (phy->rev < 3) {
  1878. tmp = b43_phy_read(dev, B43_PHY_ANTDWELL);
  1879. tmp = (tmp & 0xFF00) | 0x24;
  1880. b43_phy_write(dev, B43_PHY_ANTDWELL, tmp);
  1881. } else {
  1882. tmp = b43_phy_read(dev, B43_PHY_OFDM61);
  1883. tmp |= 0x10;
  1884. b43_phy_write(dev, B43_PHY_OFDM61, tmp);
  1885. if (phy->analog == 3) {
  1886. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
  1887. 0x1D);
  1888. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  1889. 8);
  1890. } else {
  1891. b43_phy_write(dev, B43_PHY_CLIPPWRDOWNT,
  1892. 0x3A);
  1893. tmp =
  1894. b43_phy_read(dev,
  1895. B43_PHY_ADIVRELATED);
  1896. tmp = (tmp & 0xFF00) | 8;
  1897. b43_phy_write(dev, B43_PHY_ADIVRELATED,
  1898. tmp);
  1899. }
  1900. }
  1901. }
  1902. break;
  1903. case B43_PHYTYPE_B:
  1904. tmp = b43_phy_read(dev, B43_PHY_CCKBBANDCFG);
  1905. tmp &= ~B43_PHY_BBANDCFG_RXANT;
  1906. tmp |= (autodiv ? B43_ANTENNA_AUTO0 : antenna)
  1907. << B43_PHY_BBANDCFG_RXANT_SHIFT;
  1908. b43_phy_write(dev, B43_PHY_CCKBBANDCFG, tmp);
  1909. break;
  1910. default:
  1911. B43_WARN_ON(1);
  1912. }
  1913. hf |= B43_HF_ANTDIVHELP;
  1914. b43_hf_write(dev, hf);
  1915. }
  1916. /* Get the freq, as it has to be written to the device. */
  1917. static inline u16 channel2freq_bg(u8 channel)
  1918. {
  1919. B43_WARN_ON(!(channel >= 1 && channel <= 14));
  1920. return b43_radio_channel_codes_bg[channel - 1];
  1921. }
  1922. /* Get the freq, as it has to be written to the device. */
  1923. static inline u16 channel2freq_a(u8 channel)
  1924. {
  1925. B43_WARN_ON(channel > 200);
  1926. return (5000 + 5 * channel);
  1927. }
  1928. void b43_radio_lock(struct b43_wldev *dev)
  1929. {
  1930. u32 macctl;
  1931. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1932. macctl |= B43_MACCTL_RADIOLOCK;
  1933. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1934. /* Commit the write and wait for the device
  1935. * to exit any radio register access. */
  1936. b43_read32(dev, B43_MMIO_MACCTL);
  1937. udelay(10);
  1938. }
  1939. void b43_radio_unlock(struct b43_wldev *dev)
  1940. {
  1941. u32 macctl;
  1942. /* Commit any write */
  1943. b43_read16(dev, B43_MMIO_PHY_VER);
  1944. /* unlock */
  1945. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1946. macctl &= ~B43_MACCTL_RADIOLOCK;
  1947. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1948. }
  1949. u16 b43_radio_read16(struct b43_wldev *dev, u16 offset)
  1950. {
  1951. struct b43_phy *phy = &dev->phy;
  1952. switch (phy->type) {
  1953. case B43_PHYTYPE_A:
  1954. offset |= 0x0040;
  1955. break;
  1956. case B43_PHYTYPE_B:
  1957. if (phy->radio_ver == 0x2053) {
  1958. if (offset < 0x70)
  1959. offset += 0x80;
  1960. else if (offset < 0x80)
  1961. offset += 0x70;
  1962. } else if (phy->radio_ver == 0x2050) {
  1963. offset |= 0x80;
  1964. } else
  1965. B43_WARN_ON(1);
  1966. break;
  1967. case B43_PHYTYPE_G:
  1968. offset |= 0x80;
  1969. break;
  1970. }
  1971. b43_write16(dev, B43_MMIO_RADIO_CONTROL, offset);
  1972. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  1973. }
  1974. void b43_radio_write16(struct b43_wldev *dev, u16 offset, u16 val)
  1975. {
  1976. b43_write16(dev, B43_MMIO_RADIO_CONTROL, offset);
  1977. mmiowb();
  1978. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, val);
  1979. }
  1980. static void b43_set_all_gains(struct b43_wldev *dev,
  1981. s16 first, s16 second, s16 third)
  1982. {
  1983. struct b43_phy *phy = &dev->phy;
  1984. u16 i;
  1985. u16 start = 0x08, end = 0x18;
  1986. u16 tmp;
  1987. u16 table;
  1988. if (phy->rev <= 1) {
  1989. start = 0x10;
  1990. end = 0x20;
  1991. }
  1992. table = B43_OFDMTAB_GAINX;
  1993. if (phy->rev <= 1)
  1994. table = B43_OFDMTAB_GAINX_R1;
  1995. for (i = 0; i < 4; i++)
  1996. b43_ofdmtab_write16(dev, table, i, first);
  1997. for (i = start; i < end; i++)
  1998. b43_ofdmtab_write16(dev, table, i, second);
  1999. if (third != -1) {
  2000. tmp = ((u16) third << 14) | ((u16) third << 6);
  2001. b43_phy_write(dev, 0x04A0,
  2002. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | tmp);
  2003. b43_phy_write(dev, 0x04A1,
  2004. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | tmp);
  2005. b43_phy_write(dev, 0x04A2,
  2006. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | tmp);
  2007. }
  2008. b43_dummy_transmission(dev);
  2009. }
  2010. static void b43_set_original_gains(struct b43_wldev *dev)
  2011. {
  2012. struct b43_phy *phy = &dev->phy;
  2013. u16 i, tmp;
  2014. u16 table;
  2015. u16 start = 0x0008, end = 0x0018;
  2016. if (phy->rev <= 1) {
  2017. start = 0x0010;
  2018. end = 0x0020;
  2019. }
  2020. table = B43_OFDMTAB_GAINX;
  2021. if (phy->rev <= 1)
  2022. table = B43_OFDMTAB_GAINX_R1;
  2023. for (i = 0; i < 4; i++) {
  2024. tmp = (i & 0xFFFC);
  2025. tmp |= (i & 0x0001) << 1;
  2026. tmp |= (i & 0x0002) >> 1;
  2027. b43_ofdmtab_write16(dev, table, i, tmp);
  2028. }
  2029. for (i = start; i < end; i++)
  2030. b43_ofdmtab_write16(dev, table, i, i - start);
  2031. b43_phy_write(dev, 0x04A0,
  2032. (b43_phy_read(dev, 0x04A0) & 0xBFBF) | 0x4040);
  2033. b43_phy_write(dev, 0x04A1,
  2034. (b43_phy_read(dev, 0x04A1) & 0xBFBF) | 0x4040);
  2035. b43_phy_write(dev, 0x04A2,
  2036. (b43_phy_read(dev, 0x04A2) & 0xBFBF) | 0x4000);
  2037. b43_dummy_transmission(dev);
  2038. }
  2039. /* Synthetic PU workaround */
  2040. static void b43_synth_pu_workaround(struct b43_wldev *dev, u8 channel)
  2041. {
  2042. struct b43_phy *phy = &dev->phy;
  2043. might_sleep();
  2044. if (phy->radio_ver != 0x2050 || phy->radio_rev >= 6) {
  2045. /* We do not need the workaround. */
  2046. return;
  2047. }
  2048. if (channel <= 10) {
  2049. b43_write16(dev, B43_MMIO_CHANNEL,
  2050. channel2freq_bg(channel + 4));
  2051. } else {
  2052. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(1));
  2053. }
  2054. msleep(1);
  2055. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  2056. }
  2057. u8 b43_radio_aci_detect(struct b43_wldev *dev, u8 channel)
  2058. {
  2059. struct b43_phy *phy = &dev->phy;
  2060. u8 ret = 0;
  2061. u16 saved, rssi, temp;
  2062. int i, j = 0;
  2063. saved = b43_phy_read(dev, 0x0403);
  2064. b43_radio_selectchannel(dev, channel, 0);
  2065. b43_phy_write(dev, 0x0403, (saved & 0xFFF8) | 5);
  2066. if (phy->aci_hw_rssi)
  2067. rssi = b43_phy_read(dev, 0x048A) & 0x3F;
  2068. else
  2069. rssi = saved & 0x3F;
  2070. /* clamp temp to signed 5bit */
  2071. if (rssi > 32)
  2072. rssi -= 64;
  2073. for (i = 0; i < 100; i++) {
  2074. temp = (b43_phy_read(dev, 0x047F) >> 8) & 0x3F;
  2075. if (temp > 32)
  2076. temp -= 64;
  2077. if (temp < rssi)
  2078. j++;
  2079. if (j >= 20)
  2080. ret = 1;
  2081. }
  2082. b43_phy_write(dev, 0x0403, saved);
  2083. return ret;
  2084. }
  2085. u8 b43_radio_aci_scan(struct b43_wldev * dev)
  2086. {
  2087. struct b43_phy *phy = &dev->phy;
  2088. u8 ret[13];
  2089. unsigned int channel = phy->channel;
  2090. unsigned int i, j, start, end;
  2091. unsigned long phylock_flags;
  2092. if (!((phy->type == B43_PHYTYPE_G) && (phy->rev > 0)))
  2093. return 0;
  2094. b43_phy_lock(dev, phylock_flags);
  2095. b43_radio_lock(dev);
  2096. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  2097. b43_phy_write(dev, B43_PHY_G_CRS,
  2098. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  2099. b43_set_all_gains(dev, 3, 8, 1);
  2100. start = (channel - 5 > 0) ? channel - 5 : 1;
  2101. end = (channel + 5 < 14) ? channel + 5 : 13;
  2102. for (i = start; i <= end; i++) {
  2103. if (abs(channel - i) > 2)
  2104. ret[i - 1] = b43_radio_aci_detect(dev, i);
  2105. }
  2106. b43_radio_selectchannel(dev, channel, 0);
  2107. b43_phy_write(dev, 0x0802,
  2108. (b43_phy_read(dev, 0x0802) & 0xFFFC) | 0x0003);
  2109. b43_phy_write(dev, 0x0403, b43_phy_read(dev, 0x0403) & 0xFFF8);
  2110. b43_phy_write(dev, B43_PHY_G_CRS,
  2111. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  2112. b43_set_original_gains(dev);
  2113. for (i = 0; i < 13; i++) {
  2114. if (!ret[i])
  2115. continue;
  2116. end = (i + 5 < 13) ? i + 5 : 13;
  2117. for (j = i; j < end; j++)
  2118. ret[j] = 1;
  2119. }
  2120. b43_radio_unlock(dev);
  2121. b43_phy_unlock(dev, phylock_flags);
  2122. return ret[channel - 1];
  2123. }
  2124. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2125. void b43_nrssi_hw_write(struct b43_wldev *dev, u16 offset, s16 val)
  2126. {
  2127. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  2128. mmiowb();
  2129. b43_phy_write(dev, B43_PHY_NRSSILT_DATA, (u16) val);
  2130. }
  2131. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2132. s16 b43_nrssi_hw_read(struct b43_wldev *dev, u16 offset)
  2133. {
  2134. u16 val;
  2135. b43_phy_write(dev, B43_PHY_NRSSILT_CTRL, offset);
  2136. val = b43_phy_read(dev, B43_PHY_NRSSILT_DATA);
  2137. return (s16) val;
  2138. }
  2139. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2140. void b43_nrssi_hw_update(struct b43_wldev *dev, u16 val)
  2141. {
  2142. u16 i;
  2143. s16 tmp;
  2144. for (i = 0; i < 64; i++) {
  2145. tmp = b43_nrssi_hw_read(dev, i);
  2146. tmp -= val;
  2147. tmp = limit_value(tmp, -32, 31);
  2148. b43_nrssi_hw_write(dev, i, tmp);
  2149. }
  2150. }
  2151. /* http://bcm-specs.sipsolutions.net/NRSSILookupTable */
  2152. void b43_nrssi_mem_update(struct b43_wldev *dev)
  2153. {
  2154. struct b43_phy *phy = &dev->phy;
  2155. s16 i, delta;
  2156. s32 tmp;
  2157. delta = 0x1F - phy->nrssi[0];
  2158. for (i = 0; i < 64; i++) {
  2159. tmp = (i - delta) * phy->nrssislope;
  2160. tmp /= 0x10000;
  2161. tmp += 0x3A;
  2162. tmp = limit_value(tmp, 0, 0x3F);
  2163. phy->nrssi_lt[i] = tmp;
  2164. }
  2165. }
  2166. static void b43_calc_nrssi_offset(struct b43_wldev *dev)
  2167. {
  2168. struct b43_phy *phy = &dev->phy;
  2169. u16 backup[20] = { 0 };
  2170. s16 v47F;
  2171. u16 i;
  2172. u16 saved = 0xFFFF;
  2173. backup[0] = b43_phy_read(dev, 0x0001);
  2174. backup[1] = b43_phy_read(dev, 0x0811);
  2175. backup[2] = b43_phy_read(dev, 0x0812);
  2176. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2177. backup[3] = b43_phy_read(dev, 0x0814);
  2178. backup[4] = b43_phy_read(dev, 0x0815);
  2179. }
  2180. backup[5] = b43_phy_read(dev, 0x005A);
  2181. backup[6] = b43_phy_read(dev, 0x0059);
  2182. backup[7] = b43_phy_read(dev, 0x0058);
  2183. backup[8] = b43_phy_read(dev, 0x000A);
  2184. backup[9] = b43_phy_read(dev, 0x0003);
  2185. backup[10] = b43_radio_read16(dev, 0x007A);
  2186. backup[11] = b43_radio_read16(dev, 0x0043);
  2187. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) & 0x7FFF);
  2188. b43_phy_write(dev, 0x0001,
  2189. (b43_phy_read(dev, 0x0001) & 0x3FFF) | 0x4000);
  2190. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  2191. b43_phy_write(dev, 0x0812,
  2192. (b43_phy_read(dev, 0x0812) & 0xFFF3) | 0x0004);
  2193. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & ~(0x1 | 0x2));
  2194. if (phy->rev >= 6) {
  2195. backup[12] = b43_phy_read(dev, 0x002E);
  2196. backup[13] = b43_phy_read(dev, 0x002F);
  2197. backup[14] = b43_phy_read(dev, 0x080F);
  2198. backup[15] = b43_phy_read(dev, 0x0810);
  2199. backup[16] = b43_phy_read(dev, 0x0801);
  2200. backup[17] = b43_phy_read(dev, 0x0060);
  2201. backup[18] = b43_phy_read(dev, 0x0014);
  2202. backup[19] = b43_phy_read(dev, 0x0478);
  2203. b43_phy_write(dev, 0x002E, 0);
  2204. b43_phy_write(dev, 0x002F, 0);
  2205. b43_phy_write(dev, 0x080F, 0);
  2206. b43_phy_write(dev, 0x0810, 0);
  2207. b43_phy_write(dev, 0x0478, b43_phy_read(dev, 0x0478) | 0x0100);
  2208. b43_phy_write(dev, 0x0801, b43_phy_read(dev, 0x0801) | 0x0040);
  2209. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060) | 0x0040);
  2210. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014) | 0x0200);
  2211. }
  2212. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0070);
  2213. b43_radio_write16(dev, 0x007A, b43_radio_read16(dev, 0x007A) | 0x0080);
  2214. udelay(30);
  2215. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2216. if (v47F >= 0x20)
  2217. v47F -= 0x40;
  2218. if (v47F == 31) {
  2219. for (i = 7; i >= 4; i--) {
  2220. b43_radio_write16(dev, 0x007B, i);
  2221. udelay(20);
  2222. v47F =
  2223. (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2224. if (v47F >= 0x20)
  2225. v47F -= 0x40;
  2226. if (v47F < 31 && saved == 0xFFFF)
  2227. saved = i;
  2228. }
  2229. if (saved == 0xFFFF)
  2230. saved = 4;
  2231. } else {
  2232. b43_radio_write16(dev, 0x007A,
  2233. b43_radio_read16(dev, 0x007A) & 0x007F);
  2234. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2235. b43_phy_write(dev, 0x0814,
  2236. b43_phy_read(dev, 0x0814) | 0x0001);
  2237. b43_phy_write(dev, 0x0815,
  2238. b43_phy_read(dev, 0x0815) & 0xFFFE);
  2239. }
  2240. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x000C);
  2241. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x000C);
  2242. b43_phy_write(dev, 0x0811, b43_phy_read(dev, 0x0811) | 0x0030);
  2243. b43_phy_write(dev, 0x0812, b43_phy_read(dev, 0x0812) | 0x0030);
  2244. b43_phy_write(dev, 0x005A, 0x0480);
  2245. b43_phy_write(dev, 0x0059, 0x0810);
  2246. b43_phy_write(dev, 0x0058, 0x000D);
  2247. if (phy->rev == 0) {
  2248. b43_phy_write(dev, 0x0003, 0x0122);
  2249. } else {
  2250. b43_phy_write(dev, 0x000A, b43_phy_read(dev, 0x000A)
  2251. | 0x2000);
  2252. }
  2253. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2254. b43_phy_write(dev, 0x0814,
  2255. b43_phy_read(dev, 0x0814) | 0x0004);
  2256. b43_phy_write(dev, 0x0815,
  2257. b43_phy_read(dev, 0x0815) & 0xFFFB);
  2258. }
  2259. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003) & 0xFF9F)
  2260. | 0x0040);
  2261. b43_radio_write16(dev, 0x007A,
  2262. b43_radio_read16(dev, 0x007A) | 0x000F);
  2263. b43_set_all_gains(dev, 3, 0, 1);
  2264. b43_radio_write16(dev, 0x0043, (b43_radio_read16(dev, 0x0043)
  2265. & 0x00F0) | 0x000F);
  2266. udelay(30);
  2267. v47F = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2268. if (v47F >= 0x20)
  2269. v47F -= 0x40;
  2270. if (v47F == -32) {
  2271. for (i = 0; i < 4; i++) {
  2272. b43_radio_write16(dev, 0x007B, i);
  2273. udelay(20);
  2274. v47F =
  2275. (s16) ((b43_phy_read(dev, 0x047F) >> 8) &
  2276. 0x003F);
  2277. if (v47F >= 0x20)
  2278. v47F -= 0x40;
  2279. if (v47F > -31 && saved == 0xFFFF)
  2280. saved = i;
  2281. }
  2282. if (saved == 0xFFFF)
  2283. saved = 3;
  2284. } else
  2285. saved = 0;
  2286. }
  2287. b43_radio_write16(dev, 0x007B, saved);
  2288. if (phy->rev >= 6) {
  2289. b43_phy_write(dev, 0x002E, backup[12]);
  2290. b43_phy_write(dev, 0x002F, backup[13]);
  2291. b43_phy_write(dev, 0x080F, backup[14]);
  2292. b43_phy_write(dev, 0x0810, backup[15]);
  2293. }
  2294. if (phy->rev != 1) { /* Not in specs, but needed to prevent PPC machine check */
  2295. b43_phy_write(dev, 0x0814, backup[3]);
  2296. b43_phy_write(dev, 0x0815, backup[4]);
  2297. }
  2298. b43_phy_write(dev, 0x005A, backup[5]);
  2299. b43_phy_write(dev, 0x0059, backup[6]);
  2300. b43_phy_write(dev, 0x0058, backup[7]);
  2301. b43_phy_write(dev, 0x000A, backup[8]);
  2302. b43_phy_write(dev, 0x0003, backup[9]);
  2303. b43_radio_write16(dev, 0x0043, backup[11]);
  2304. b43_radio_write16(dev, 0x007A, backup[10]);
  2305. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) | 0x1 | 0x2);
  2306. b43_phy_write(dev, 0x0429, b43_phy_read(dev, 0x0429) | 0x8000);
  2307. b43_set_original_gains(dev);
  2308. if (phy->rev >= 6) {
  2309. b43_phy_write(dev, 0x0801, backup[16]);
  2310. b43_phy_write(dev, 0x0060, backup[17]);
  2311. b43_phy_write(dev, 0x0014, backup[18]);
  2312. b43_phy_write(dev, 0x0478, backup[19]);
  2313. }
  2314. b43_phy_write(dev, 0x0001, backup[0]);
  2315. b43_phy_write(dev, 0x0812, backup[2]);
  2316. b43_phy_write(dev, 0x0811, backup[1]);
  2317. }
  2318. void b43_calc_nrssi_slope(struct b43_wldev *dev)
  2319. {
  2320. struct b43_phy *phy = &dev->phy;
  2321. u16 backup[18] = { 0 };
  2322. u16 tmp;
  2323. s16 nrssi0, nrssi1;
  2324. switch (phy->type) {
  2325. case B43_PHYTYPE_B:
  2326. backup[0] = b43_radio_read16(dev, 0x007A);
  2327. backup[1] = b43_radio_read16(dev, 0x0052);
  2328. backup[2] = b43_radio_read16(dev, 0x0043);
  2329. backup[3] = b43_phy_read(dev, 0x0030);
  2330. backup[4] = b43_phy_read(dev, 0x0026);
  2331. backup[5] = b43_phy_read(dev, 0x0015);
  2332. backup[6] = b43_phy_read(dev, 0x002A);
  2333. backup[7] = b43_phy_read(dev, 0x0020);
  2334. backup[8] = b43_phy_read(dev, 0x005A);
  2335. backup[9] = b43_phy_read(dev, 0x0059);
  2336. backup[10] = b43_phy_read(dev, 0x0058);
  2337. backup[11] = b43_read16(dev, 0x03E2);
  2338. backup[12] = b43_read16(dev, 0x03E6);
  2339. backup[13] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  2340. tmp = b43_radio_read16(dev, 0x007A);
  2341. tmp &= (phy->rev >= 5) ? 0x007F : 0x000F;
  2342. b43_radio_write16(dev, 0x007A, tmp);
  2343. b43_phy_write(dev, 0x0030, 0x00FF);
  2344. b43_write16(dev, 0x03EC, 0x7F7F);
  2345. b43_phy_write(dev, 0x0026, 0x0000);
  2346. b43_phy_write(dev, 0x0015, b43_phy_read(dev, 0x0015) | 0x0020);
  2347. b43_phy_write(dev, 0x002A, 0x08A3);
  2348. b43_radio_write16(dev, 0x007A,
  2349. b43_radio_read16(dev, 0x007A) | 0x0080);
  2350. nrssi0 = (s16) b43_phy_read(dev, 0x0027);
  2351. b43_radio_write16(dev, 0x007A,
  2352. b43_radio_read16(dev, 0x007A) & 0x007F);
  2353. if (phy->rev >= 2) {
  2354. b43_write16(dev, 0x03E6, 0x0040);
  2355. } else if (phy->rev == 0) {
  2356. b43_write16(dev, 0x03E6, 0x0122);
  2357. } else {
  2358. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2359. b43_read16(dev,
  2360. B43_MMIO_CHANNEL_EXT) & 0x2000);
  2361. }
  2362. b43_phy_write(dev, 0x0020, 0x3F3F);
  2363. b43_phy_write(dev, 0x0015, 0xF330);
  2364. b43_radio_write16(dev, 0x005A, 0x0060);
  2365. b43_radio_write16(dev, 0x0043,
  2366. b43_radio_read16(dev, 0x0043) & 0x00F0);
  2367. b43_phy_write(dev, 0x005A, 0x0480);
  2368. b43_phy_write(dev, 0x0059, 0x0810);
  2369. b43_phy_write(dev, 0x0058, 0x000D);
  2370. udelay(20);
  2371. nrssi1 = (s16) b43_phy_read(dev, 0x0027);
  2372. b43_phy_write(dev, 0x0030, backup[3]);
  2373. b43_radio_write16(dev, 0x007A, backup[0]);
  2374. b43_write16(dev, 0x03E2, backup[11]);
  2375. b43_phy_write(dev, 0x0026, backup[4]);
  2376. b43_phy_write(dev, 0x0015, backup[5]);
  2377. b43_phy_write(dev, 0x002A, backup[6]);
  2378. b43_synth_pu_workaround(dev, phy->channel);
  2379. if (phy->rev != 0)
  2380. b43_write16(dev, 0x03F4, backup[13]);
  2381. b43_phy_write(dev, 0x0020, backup[7]);
  2382. b43_phy_write(dev, 0x005A, backup[8]);
  2383. b43_phy_write(dev, 0x0059, backup[9]);
  2384. b43_phy_write(dev, 0x0058, backup[10]);
  2385. b43_radio_write16(dev, 0x0052, backup[1]);
  2386. b43_radio_write16(dev, 0x0043, backup[2]);
  2387. if (nrssi0 == nrssi1)
  2388. phy->nrssislope = 0x00010000;
  2389. else
  2390. phy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  2391. if (nrssi0 <= -4) {
  2392. phy->nrssi[0] = nrssi0;
  2393. phy->nrssi[1] = nrssi1;
  2394. }
  2395. break;
  2396. case B43_PHYTYPE_G:
  2397. if (phy->radio_rev >= 9)
  2398. return;
  2399. if (phy->radio_rev == 8)
  2400. b43_calc_nrssi_offset(dev);
  2401. b43_phy_write(dev, B43_PHY_G_CRS,
  2402. b43_phy_read(dev, B43_PHY_G_CRS) & 0x7FFF);
  2403. b43_phy_write(dev, 0x0802, b43_phy_read(dev, 0x0802) & 0xFFFC);
  2404. backup[7] = b43_read16(dev, 0x03E2);
  2405. b43_write16(dev, 0x03E2, b43_read16(dev, 0x03E2) | 0x8000);
  2406. backup[0] = b43_radio_read16(dev, 0x007A);
  2407. backup[1] = b43_radio_read16(dev, 0x0052);
  2408. backup[2] = b43_radio_read16(dev, 0x0043);
  2409. backup[3] = b43_phy_read(dev, 0x0015);
  2410. backup[4] = b43_phy_read(dev, 0x005A);
  2411. backup[5] = b43_phy_read(dev, 0x0059);
  2412. backup[6] = b43_phy_read(dev, 0x0058);
  2413. backup[8] = b43_read16(dev, 0x03E6);
  2414. backup[9] = b43_read16(dev, B43_MMIO_CHANNEL_EXT);
  2415. if (phy->rev >= 3) {
  2416. backup[10] = b43_phy_read(dev, 0x002E);
  2417. backup[11] = b43_phy_read(dev, 0x002F);
  2418. backup[12] = b43_phy_read(dev, 0x080F);
  2419. backup[13] = b43_phy_read(dev, B43_PHY_G_LO_CONTROL);
  2420. backup[14] = b43_phy_read(dev, 0x0801);
  2421. backup[15] = b43_phy_read(dev, 0x0060);
  2422. backup[16] = b43_phy_read(dev, 0x0014);
  2423. backup[17] = b43_phy_read(dev, 0x0478);
  2424. b43_phy_write(dev, 0x002E, 0);
  2425. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, 0);
  2426. switch (phy->rev) {
  2427. case 4:
  2428. case 6:
  2429. case 7:
  2430. b43_phy_write(dev, 0x0478,
  2431. b43_phy_read(dev, 0x0478)
  2432. | 0x0100);
  2433. b43_phy_write(dev, 0x0801,
  2434. b43_phy_read(dev, 0x0801)
  2435. | 0x0040);
  2436. break;
  2437. case 3:
  2438. case 5:
  2439. b43_phy_write(dev, 0x0801,
  2440. b43_phy_read(dev, 0x0801)
  2441. & 0xFFBF);
  2442. break;
  2443. }
  2444. b43_phy_write(dev, 0x0060, b43_phy_read(dev, 0x0060)
  2445. | 0x0040);
  2446. b43_phy_write(dev, 0x0014, b43_phy_read(dev, 0x0014)
  2447. | 0x0200);
  2448. }
  2449. b43_radio_write16(dev, 0x007A,
  2450. b43_radio_read16(dev, 0x007A) | 0x0070);
  2451. b43_set_all_gains(dev, 0, 8, 0);
  2452. b43_radio_write16(dev, 0x007A,
  2453. b43_radio_read16(dev, 0x007A) & 0x00F7);
  2454. if (phy->rev >= 2) {
  2455. b43_phy_write(dev, 0x0811,
  2456. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  2457. 0x0030);
  2458. b43_phy_write(dev, 0x0812,
  2459. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  2460. 0x0010);
  2461. }
  2462. b43_radio_write16(dev, 0x007A,
  2463. b43_radio_read16(dev, 0x007A) | 0x0080);
  2464. udelay(20);
  2465. nrssi0 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2466. if (nrssi0 >= 0x0020)
  2467. nrssi0 -= 0x0040;
  2468. b43_radio_write16(dev, 0x007A,
  2469. b43_radio_read16(dev, 0x007A) & 0x007F);
  2470. if (phy->rev >= 2) {
  2471. b43_phy_write(dev, 0x0003, (b43_phy_read(dev, 0x0003)
  2472. & 0xFF9F) | 0x0040);
  2473. }
  2474. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  2475. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  2476. | 0x2000);
  2477. b43_radio_write16(dev, 0x007A,
  2478. b43_radio_read16(dev, 0x007A) | 0x000F);
  2479. b43_phy_write(dev, 0x0015, 0xF330);
  2480. if (phy->rev >= 2) {
  2481. b43_phy_write(dev, 0x0812,
  2482. (b43_phy_read(dev, 0x0812) & 0xFFCF) |
  2483. 0x0020);
  2484. b43_phy_write(dev, 0x0811,
  2485. (b43_phy_read(dev, 0x0811) & 0xFFCF) |
  2486. 0x0020);
  2487. }
  2488. b43_set_all_gains(dev, 3, 0, 1);
  2489. if (phy->radio_rev == 8) {
  2490. b43_radio_write16(dev, 0x0043, 0x001F);
  2491. } else {
  2492. tmp = b43_radio_read16(dev, 0x0052) & 0xFF0F;
  2493. b43_radio_write16(dev, 0x0052, tmp | 0x0060);
  2494. tmp = b43_radio_read16(dev, 0x0043) & 0xFFF0;
  2495. b43_radio_write16(dev, 0x0043, tmp | 0x0009);
  2496. }
  2497. b43_phy_write(dev, 0x005A, 0x0480);
  2498. b43_phy_write(dev, 0x0059, 0x0810);
  2499. b43_phy_write(dev, 0x0058, 0x000D);
  2500. udelay(20);
  2501. nrssi1 = (s16) ((b43_phy_read(dev, 0x047F) >> 8) & 0x003F);
  2502. if (nrssi1 >= 0x0020)
  2503. nrssi1 -= 0x0040;
  2504. if (nrssi0 == nrssi1)
  2505. phy->nrssislope = 0x00010000;
  2506. else
  2507. phy->nrssislope = 0x00400000 / (nrssi0 - nrssi1);
  2508. if (nrssi0 >= -4) {
  2509. phy->nrssi[0] = nrssi1;
  2510. phy->nrssi[1] = nrssi0;
  2511. }
  2512. if (phy->rev >= 3) {
  2513. b43_phy_write(dev, 0x002E, backup[10]);
  2514. b43_phy_write(dev, 0x002F, backup[11]);
  2515. b43_phy_write(dev, 0x080F, backup[12]);
  2516. b43_phy_write(dev, B43_PHY_G_LO_CONTROL, backup[13]);
  2517. }
  2518. if (phy->rev >= 2) {
  2519. b43_phy_write(dev, 0x0812,
  2520. b43_phy_read(dev, 0x0812) & 0xFFCF);
  2521. b43_phy_write(dev, 0x0811,
  2522. b43_phy_read(dev, 0x0811) & 0xFFCF);
  2523. }
  2524. b43_radio_write16(dev, 0x007A, backup[0]);
  2525. b43_radio_write16(dev, 0x0052, backup[1]);
  2526. b43_radio_write16(dev, 0x0043, backup[2]);
  2527. b43_write16(dev, 0x03E2, backup[7]);
  2528. b43_write16(dev, 0x03E6, backup[8]);
  2529. b43_write16(dev, B43_MMIO_CHANNEL_EXT, backup[9]);
  2530. b43_phy_write(dev, 0x0015, backup[3]);
  2531. b43_phy_write(dev, 0x005A, backup[4]);
  2532. b43_phy_write(dev, 0x0059, backup[5]);
  2533. b43_phy_write(dev, 0x0058, backup[6]);
  2534. b43_synth_pu_workaround(dev, phy->channel);
  2535. b43_phy_write(dev, 0x0802,
  2536. b43_phy_read(dev, 0x0802) | (0x0001 | 0x0002));
  2537. b43_set_original_gains(dev);
  2538. b43_phy_write(dev, B43_PHY_G_CRS,
  2539. b43_phy_read(dev, B43_PHY_G_CRS) | 0x8000);
  2540. if (phy->rev >= 3) {
  2541. b43_phy_write(dev, 0x0801, backup[14]);
  2542. b43_phy_write(dev, 0x0060, backup[15]);
  2543. b43_phy_write(dev, 0x0014, backup[16]);
  2544. b43_phy_write(dev, 0x0478, backup[17]);
  2545. }
  2546. b43_nrssi_mem_update(dev);
  2547. b43_calc_nrssi_threshold(dev);
  2548. break;
  2549. default:
  2550. B43_WARN_ON(1);
  2551. }
  2552. }
  2553. void b43_calc_nrssi_threshold(struct b43_wldev *dev)
  2554. {
  2555. struct b43_phy *phy = &dev->phy;
  2556. s32 threshold;
  2557. s32 a, b;
  2558. s16 tmp16;
  2559. u16 tmp_u16;
  2560. switch (phy->type) {
  2561. case B43_PHYTYPE_B:{
  2562. if (phy->radio_ver != 0x2050)
  2563. return;
  2564. if (!
  2565. (dev->dev->bus->sprom.
  2566. boardflags_lo & B43_BFL_RSSI))
  2567. return;
  2568. if (phy->radio_rev >= 6) {
  2569. threshold =
  2570. (phy->nrssi[1] - phy->nrssi[0]) * 32;
  2571. threshold += 20 * (phy->nrssi[0] + 1);
  2572. threshold /= 40;
  2573. } else
  2574. threshold = phy->nrssi[1] - 5;
  2575. threshold = limit_value(threshold, 0, 0x3E);
  2576. b43_phy_read(dev, 0x0020); /* dummy read */
  2577. b43_phy_write(dev, 0x0020,
  2578. (((u16) threshold) << 8) | 0x001C);
  2579. if (phy->radio_rev >= 6) {
  2580. b43_phy_write(dev, 0x0087, 0x0E0D);
  2581. b43_phy_write(dev, 0x0086, 0x0C0B);
  2582. b43_phy_write(dev, 0x0085, 0x0A09);
  2583. b43_phy_write(dev, 0x0084, 0x0808);
  2584. b43_phy_write(dev, 0x0083, 0x0808);
  2585. b43_phy_write(dev, 0x0082, 0x0604);
  2586. b43_phy_write(dev, 0x0081, 0x0302);
  2587. b43_phy_write(dev, 0x0080, 0x0100);
  2588. }
  2589. break;
  2590. }
  2591. case B43_PHYTYPE_G:
  2592. if (!phy->gmode ||
  2593. !(dev->dev->bus->sprom.boardflags_lo & B43_BFL_RSSI)) {
  2594. tmp16 = b43_nrssi_hw_read(dev, 0x20);
  2595. if (tmp16 >= 0x20)
  2596. tmp16 -= 0x40;
  2597. if (tmp16 < 3) {
  2598. b43_phy_write(dev, 0x048A,
  2599. (b43_phy_read(dev, 0x048A)
  2600. & 0xF000) | 0x09EB);
  2601. } else {
  2602. b43_phy_write(dev, 0x048A,
  2603. (b43_phy_read(dev, 0x048A)
  2604. & 0xF000) | 0x0AED);
  2605. }
  2606. } else {
  2607. if (phy->interfmode == B43_INTERFMODE_NONWLAN) {
  2608. a = 0xE;
  2609. b = 0xA;
  2610. } else if (!phy->aci_wlan_automatic && phy->aci_enable) {
  2611. a = 0x13;
  2612. b = 0x12;
  2613. } else {
  2614. a = 0xE;
  2615. b = 0x11;
  2616. }
  2617. a = a * (phy->nrssi[1] - phy->nrssi[0]);
  2618. a += (phy->nrssi[0] << 6);
  2619. if (a < 32)
  2620. a += 31;
  2621. else
  2622. a += 32;
  2623. a = a >> 6;
  2624. a = limit_value(a, -31, 31);
  2625. b = b * (phy->nrssi[1] - phy->nrssi[0]);
  2626. b += (phy->nrssi[0] << 6);
  2627. if (b < 32)
  2628. b += 31;
  2629. else
  2630. b += 32;
  2631. b = b >> 6;
  2632. b = limit_value(b, -31, 31);
  2633. tmp_u16 = b43_phy_read(dev, 0x048A) & 0xF000;
  2634. tmp_u16 |= ((u32) b & 0x0000003F);
  2635. tmp_u16 |= (((u32) a & 0x0000003F) << 6);
  2636. b43_phy_write(dev, 0x048A, tmp_u16);
  2637. }
  2638. break;
  2639. default:
  2640. B43_WARN_ON(1);
  2641. }
  2642. }
  2643. /* Stack implementation to save/restore values from the
  2644. * interference mitigation code.
  2645. * It is save to restore values in random order.
  2646. */
  2647. static void _stack_save(u32 * _stackptr, size_t * stackidx,
  2648. u8 id, u16 offset, u16 value)
  2649. {
  2650. u32 *stackptr = &(_stackptr[*stackidx]);
  2651. B43_WARN_ON(offset & 0xF000);
  2652. B43_WARN_ON(id & 0xF0);
  2653. *stackptr = offset;
  2654. *stackptr |= ((u32) id) << 12;
  2655. *stackptr |= ((u32) value) << 16;
  2656. (*stackidx)++;
  2657. B43_WARN_ON(*stackidx >= B43_INTERFSTACK_SIZE);
  2658. }
  2659. static u16 _stack_restore(u32 * stackptr, u8 id, u16 offset)
  2660. {
  2661. size_t i;
  2662. B43_WARN_ON(offset & 0xF000);
  2663. B43_WARN_ON(id & 0xF0);
  2664. for (i = 0; i < B43_INTERFSTACK_SIZE; i++, stackptr++) {
  2665. if ((*stackptr & 0x00000FFF) != offset)
  2666. continue;
  2667. if (((*stackptr & 0x0000F000) >> 12) != id)
  2668. continue;
  2669. return ((*stackptr & 0xFFFF0000) >> 16);
  2670. }
  2671. B43_WARN_ON(1);
  2672. return 0;
  2673. }
  2674. #define phy_stacksave(offset) \
  2675. do { \
  2676. _stack_save(stack, &stackidx, 0x1, (offset), \
  2677. b43_phy_read(dev, (offset))); \
  2678. } while (0)
  2679. #define phy_stackrestore(offset) \
  2680. do { \
  2681. b43_phy_write(dev, (offset), \
  2682. _stack_restore(stack, 0x1, \
  2683. (offset))); \
  2684. } while (0)
  2685. #define radio_stacksave(offset) \
  2686. do { \
  2687. _stack_save(stack, &stackidx, 0x2, (offset), \
  2688. b43_radio_read16(dev, (offset))); \
  2689. } while (0)
  2690. #define radio_stackrestore(offset) \
  2691. do { \
  2692. b43_radio_write16(dev, (offset), \
  2693. _stack_restore(stack, 0x2, \
  2694. (offset))); \
  2695. } while (0)
  2696. #define ofdmtab_stacksave(table, offset) \
  2697. do { \
  2698. _stack_save(stack, &stackidx, 0x3, (offset)|(table), \
  2699. b43_ofdmtab_read16(dev, (table), (offset))); \
  2700. } while (0)
  2701. #define ofdmtab_stackrestore(table, offset) \
  2702. do { \
  2703. b43_ofdmtab_write16(dev, (table), (offset), \
  2704. _stack_restore(stack, 0x3, \
  2705. (offset)|(table))); \
  2706. } while (0)
  2707. static void
  2708. b43_radio_interference_mitigation_enable(struct b43_wldev *dev, int mode)
  2709. {
  2710. struct b43_phy *phy = &dev->phy;
  2711. u16 tmp, flipped;
  2712. size_t stackidx = 0;
  2713. u32 *stack = phy->interfstack;
  2714. switch (mode) {
  2715. case B43_INTERFMODE_NONWLAN:
  2716. if (phy->rev != 1) {
  2717. b43_phy_write(dev, 0x042B,
  2718. b43_phy_read(dev, 0x042B) | 0x0800);
  2719. b43_phy_write(dev, B43_PHY_G_CRS,
  2720. b43_phy_read(dev,
  2721. B43_PHY_G_CRS) & ~0x4000);
  2722. break;
  2723. }
  2724. radio_stacksave(0x0078);
  2725. tmp = (b43_radio_read16(dev, 0x0078) & 0x001E);
  2726. flipped = flip_4bit(tmp);
  2727. if (flipped < 10 && flipped >= 8)
  2728. flipped = 7;
  2729. else if (flipped >= 10)
  2730. flipped -= 3;
  2731. flipped = flip_4bit(flipped);
  2732. flipped = (flipped << 1) | 0x0020;
  2733. b43_radio_write16(dev, 0x0078, flipped);
  2734. b43_calc_nrssi_threshold(dev);
  2735. phy_stacksave(0x0406);
  2736. b43_phy_write(dev, 0x0406, 0x7E28);
  2737. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) | 0x0800);
  2738. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  2739. b43_phy_read(dev,
  2740. B43_PHY_RADIO_BITFIELD) | 0x1000);
  2741. phy_stacksave(0x04A0);
  2742. b43_phy_write(dev, 0x04A0,
  2743. (b43_phy_read(dev, 0x04A0) & 0xC0C0) | 0x0008);
  2744. phy_stacksave(0x04A1);
  2745. b43_phy_write(dev, 0x04A1,
  2746. (b43_phy_read(dev, 0x04A1) & 0xC0C0) | 0x0605);
  2747. phy_stacksave(0x04A2);
  2748. b43_phy_write(dev, 0x04A2,
  2749. (b43_phy_read(dev, 0x04A2) & 0xC0C0) | 0x0204);
  2750. phy_stacksave(0x04A8);
  2751. b43_phy_write(dev, 0x04A8,
  2752. (b43_phy_read(dev, 0x04A8) & 0xC0C0) | 0x0803);
  2753. phy_stacksave(0x04AB);
  2754. b43_phy_write(dev, 0x04AB,
  2755. (b43_phy_read(dev, 0x04AB) & 0xC0C0) | 0x0605);
  2756. phy_stacksave(0x04A7);
  2757. b43_phy_write(dev, 0x04A7, 0x0002);
  2758. phy_stacksave(0x04A3);
  2759. b43_phy_write(dev, 0x04A3, 0x287A);
  2760. phy_stacksave(0x04A9);
  2761. b43_phy_write(dev, 0x04A9, 0x2027);
  2762. phy_stacksave(0x0493);
  2763. b43_phy_write(dev, 0x0493, 0x32F5);
  2764. phy_stacksave(0x04AA);
  2765. b43_phy_write(dev, 0x04AA, 0x2027);
  2766. phy_stacksave(0x04AC);
  2767. b43_phy_write(dev, 0x04AC, 0x32F5);
  2768. break;
  2769. case B43_INTERFMODE_MANUALWLAN:
  2770. if (b43_phy_read(dev, 0x0033) & 0x0800)
  2771. break;
  2772. phy->aci_enable = 1;
  2773. phy_stacksave(B43_PHY_RADIO_BITFIELD);
  2774. phy_stacksave(B43_PHY_G_CRS);
  2775. if (phy->rev < 2) {
  2776. phy_stacksave(0x0406);
  2777. } else {
  2778. phy_stacksave(0x04C0);
  2779. phy_stacksave(0x04C1);
  2780. }
  2781. phy_stacksave(0x0033);
  2782. phy_stacksave(0x04A7);
  2783. phy_stacksave(0x04A3);
  2784. phy_stacksave(0x04A9);
  2785. phy_stacksave(0x04AA);
  2786. phy_stacksave(0x04AC);
  2787. phy_stacksave(0x0493);
  2788. phy_stacksave(0x04A1);
  2789. phy_stacksave(0x04A0);
  2790. phy_stacksave(0x04A2);
  2791. phy_stacksave(0x048A);
  2792. phy_stacksave(0x04A8);
  2793. phy_stacksave(0x04AB);
  2794. if (phy->rev == 2) {
  2795. phy_stacksave(0x04AD);
  2796. phy_stacksave(0x04AE);
  2797. } else if (phy->rev >= 3) {
  2798. phy_stacksave(0x04AD);
  2799. phy_stacksave(0x0415);
  2800. phy_stacksave(0x0416);
  2801. phy_stacksave(0x0417);
  2802. ofdmtab_stacksave(0x1A00, 0x2);
  2803. ofdmtab_stacksave(0x1A00, 0x3);
  2804. }
  2805. phy_stacksave(0x042B);
  2806. phy_stacksave(0x048C);
  2807. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  2808. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  2809. & ~0x1000);
  2810. b43_phy_write(dev, B43_PHY_G_CRS,
  2811. (b43_phy_read(dev, B43_PHY_G_CRS)
  2812. & 0xFFFC) | 0x0002);
  2813. b43_phy_write(dev, 0x0033, 0x0800);
  2814. b43_phy_write(dev, 0x04A3, 0x2027);
  2815. b43_phy_write(dev, 0x04A9, 0x1CA8);
  2816. b43_phy_write(dev, 0x0493, 0x287A);
  2817. b43_phy_write(dev, 0x04AA, 0x1CA8);
  2818. b43_phy_write(dev, 0x04AC, 0x287A);
  2819. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  2820. & 0xFFC0) | 0x001A);
  2821. b43_phy_write(dev, 0x04A7, 0x000D);
  2822. if (phy->rev < 2) {
  2823. b43_phy_write(dev, 0x0406, 0xFF0D);
  2824. } else if (phy->rev == 2) {
  2825. b43_phy_write(dev, 0x04C0, 0xFFFF);
  2826. b43_phy_write(dev, 0x04C1, 0x00A9);
  2827. } else {
  2828. b43_phy_write(dev, 0x04C0, 0x00C1);
  2829. b43_phy_write(dev, 0x04C1, 0x0059);
  2830. }
  2831. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  2832. & 0xC0FF) | 0x1800);
  2833. b43_phy_write(dev, 0x04A1, (b43_phy_read(dev, 0x04A1)
  2834. & 0xFFC0) | 0x0015);
  2835. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  2836. & 0xCFFF) | 0x1000);
  2837. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  2838. & 0xF0FF) | 0x0A00);
  2839. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  2840. & 0xCFFF) | 0x1000);
  2841. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  2842. & 0xF0FF) | 0x0800);
  2843. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  2844. & 0xFFCF) | 0x0010);
  2845. b43_phy_write(dev, 0x04AB, (b43_phy_read(dev, 0x04AB)
  2846. & 0xFFF0) | 0x0005);
  2847. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  2848. & 0xFFCF) | 0x0010);
  2849. b43_phy_write(dev, 0x04A8, (b43_phy_read(dev, 0x04A8)
  2850. & 0xFFF0) | 0x0006);
  2851. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  2852. & 0xF0FF) | 0x0800);
  2853. b43_phy_write(dev, 0x04A0, (b43_phy_read(dev, 0x04A0)
  2854. & 0xF0FF) | 0x0500);
  2855. b43_phy_write(dev, 0x04A2, (b43_phy_read(dev, 0x04A2)
  2856. & 0xFFF0) | 0x000B);
  2857. if (phy->rev >= 3) {
  2858. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  2859. & ~0x8000);
  2860. b43_phy_write(dev, 0x0415, (b43_phy_read(dev, 0x0415)
  2861. & 0x8000) | 0x36D8);
  2862. b43_phy_write(dev, 0x0416, (b43_phy_read(dev, 0x0416)
  2863. & 0x8000) | 0x36D8);
  2864. b43_phy_write(dev, 0x0417, (b43_phy_read(dev, 0x0417)
  2865. & 0xFE00) | 0x016D);
  2866. } else {
  2867. b43_phy_write(dev, 0x048A, b43_phy_read(dev, 0x048A)
  2868. | 0x1000);
  2869. b43_phy_write(dev, 0x048A, (b43_phy_read(dev, 0x048A)
  2870. & 0x9FFF) | 0x2000);
  2871. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_ACIW);
  2872. }
  2873. if (phy->rev >= 2) {
  2874. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B)
  2875. | 0x0800);
  2876. }
  2877. b43_phy_write(dev, 0x048C, (b43_phy_read(dev, 0x048C)
  2878. & 0xF0FF) | 0x0200);
  2879. if (phy->rev == 2) {
  2880. b43_phy_write(dev, 0x04AE, (b43_phy_read(dev, 0x04AE)
  2881. & 0xFF00) | 0x007F);
  2882. b43_phy_write(dev, 0x04AD, (b43_phy_read(dev, 0x04AD)
  2883. & 0x00FF) | 0x1300);
  2884. } else if (phy->rev >= 6) {
  2885. b43_ofdmtab_write16(dev, 0x1A00, 0x3, 0x007F);
  2886. b43_ofdmtab_write16(dev, 0x1A00, 0x2, 0x007F);
  2887. b43_phy_write(dev, 0x04AD, b43_phy_read(dev, 0x04AD)
  2888. & 0x00FF);
  2889. }
  2890. b43_calc_nrssi_slope(dev);
  2891. break;
  2892. default:
  2893. B43_WARN_ON(1);
  2894. }
  2895. }
  2896. static void
  2897. b43_radio_interference_mitigation_disable(struct b43_wldev *dev, int mode)
  2898. {
  2899. struct b43_phy *phy = &dev->phy;
  2900. u32 *stack = phy->interfstack;
  2901. switch (mode) {
  2902. case B43_INTERFMODE_NONWLAN:
  2903. if (phy->rev != 1) {
  2904. b43_phy_write(dev, 0x042B,
  2905. b43_phy_read(dev, 0x042B) & ~0x0800);
  2906. b43_phy_write(dev, B43_PHY_G_CRS,
  2907. b43_phy_read(dev,
  2908. B43_PHY_G_CRS) | 0x4000);
  2909. break;
  2910. }
  2911. radio_stackrestore(0x0078);
  2912. b43_calc_nrssi_threshold(dev);
  2913. phy_stackrestore(0x0406);
  2914. b43_phy_write(dev, 0x042B, b43_phy_read(dev, 0x042B) & ~0x0800);
  2915. if (!dev->bad_frames_preempt) {
  2916. b43_phy_write(dev, B43_PHY_RADIO_BITFIELD,
  2917. b43_phy_read(dev, B43_PHY_RADIO_BITFIELD)
  2918. & ~(1 << 11));
  2919. }
  2920. b43_phy_write(dev, B43_PHY_G_CRS,
  2921. b43_phy_read(dev, B43_PHY_G_CRS) | 0x4000);
  2922. phy_stackrestore(0x04A0);
  2923. phy_stackrestore(0x04A1);
  2924. phy_stackrestore(0x04A2);
  2925. phy_stackrestore(0x04A8);
  2926. phy_stackrestore(0x04AB);
  2927. phy_stackrestore(0x04A7);
  2928. phy_stackrestore(0x04A3);
  2929. phy_stackrestore(0x04A9);
  2930. phy_stackrestore(0x0493);
  2931. phy_stackrestore(0x04AA);
  2932. phy_stackrestore(0x04AC);
  2933. break;
  2934. case B43_INTERFMODE_MANUALWLAN:
  2935. if (!(b43_phy_read(dev, 0x0033) & 0x0800))
  2936. break;
  2937. phy->aci_enable = 0;
  2938. phy_stackrestore(B43_PHY_RADIO_BITFIELD);
  2939. phy_stackrestore(B43_PHY_G_CRS);
  2940. phy_stackrestore(0x0033);
  2941. phy_stackrestore(0x04A3);
  2942. phy_stackrestore(0x04A9);
  2943. phy_stackrestore(0x0493);
  2944. phy_stackrestore(0x04AA);
  2945. phy_stackrestore(0x04AC);
  2946. phy_stackrestore(0x04A0);
  2947. phy_stackrestore(0x04A7);
  2948. if (phy->rev >= 2) {
  2949. phy_stackrestore(0x04C0);
  2950. phy_stackrestore(0x04C1);
  2951. } else
  2952. phy_stackrestore(0x0406);
  2953. phy_stackrestore(0x04A1);
  2954. phy_stackrestore(0x04AB);
  2955. phy_stackrestore(0x04A8);
  2956. if (phy->rev == 2) {
  2957. phy_stackrestore(0x04AD);
  2958. phy_stackrestore(0x04AE);
  2959. } else if (phy->rev >= 3) {
  2960. phy_stackrestore(0x04AD);
  2961. phy_stackrestore(0x0415);
  2962. phy_stackrestore(0x0416);
  2963. phy_stackrestore(0x0417);
  2964. ofdmtab_stackrestore(0x1A00, 0x2);
  2965. ofdmtab_stackrestore(0x1A00, 0x3);
  2966. }
  2967. phy_stackrestore(0x04A2);
  2968. phy_stackrestore(0x048A);
  2969. phy_stackrestore(0x042B);
  2970. phy_stackrestore(0x048C);
  2971. b43_hf_write(dev, b43_hf_read(dev) & ~B43_HF_ACIW);
  2972. b43_calc_nrssi_slope(dev);
  2973. break;
  2974. default:
  2975. B43_WARN_ON(1);
  2976. }
  2977. }
  2978. #undef phy_stacksave
  2979. #undef phy_stackrestore
  2980. #undef radio_stacksave
  2981. #undef radio_stackrestore
  2982. #undef ofdmtab_stacksave
  2983. #undef ofdmtab_stackrestore
  2984. int b43_radio_set_interference_mitigation(struct b43_wldev *dev, int mode)
  2985. {
  2986. struct b43_phy *phy = &dev->phy;
  2987. int currentmode;
  2988. if ((phy->type != B43_PHYTYPE_G) || (phy->rev == 0) || (!phy->gmode))
  2989. return -ENODEV;
  2990. phy->aci_wlan_automatic = 0;
  2991. switch (mode) {
  2992. case B43_INTERFMODE_AUTOWLAN:
  2993. phy->aci_wlan_automatic = 1;
  2994. if (phy->aci_enable)
  2995. mode = B43_INTERFMODE_MANUALWLAN;
  2996. else
  2997. mode = B43_INTERFMODE_NONE;
  2998. break;
  2999. case B43_INTERFMODE_NONE:
  3000. case B43_INTERFMODE_NONWLAN:
  3001. case B43_INTERFMODE_MANUALWLAN:
  3002. break;
  3003. default:
  3004. return -EINVAL;
  3005. }
  3006. currentmode = phy->interfmode;
  3007. if (currentmode == mode)
  3008. return 0;
  3009. if (currentmode != B43_INTERFMODE_NONE)
  3010. b43_radio_interference_mitigation_disable(dev, currentmode);
  3011. if (mode == B43_INTERFMODE_NONE) {
  3012. phy->aci_enable = 0;
  3013. phy->aci_hw_rssi = 0;
  3014. } else
  3015. b43_radio_interference_mitigation_enable(dev, mode);
  3016. phy->interfmode = mode;
  3017. return 0;
  3018. }
  3019. static u16 b43_radio_core_calibration_value(struct b43_wldev *dev)
  3020. {
  3021. u16 reg, index, ret;
  3022. static const u8 rcc_table[] = {
  3023. 0x02, 0x03, 0x01, 0x0F,
  3024. 0x06, 0x07, 0x05, 0x0F,
  3025. 0x0A, 0x0B, 0x09, 0x0F,
  3026. 0x0E, 0x0F, 0x0D, 0x0F,
  3027. };
  3028. reg = b43_radio_read16(dev, 0x60);
  3029. index = (reg & 0x001E) >> 1;
  3030. ret = rcc_table[index] << 1;
  3031. ret |= (reg & 0x0001);
  3032. ret |= 0x0020;
  3033. return ret;
  3034. }
  3035. #define LPD(L, P, D) (((L) << 2) | ((P) << 1) | ((D) << 0))
  3036. static u16 radio2050_rfover_val(struct b43_wldev *dev,
  3037. u16 phy_register, unsigned int lpd)
  3038. {
  3039. struct b43_phy *phy = &dev->phy;
  3040. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  3041. if (!phy->gmode)
  3042. return 0;
  3043. if (has_loopback_gain(phy)) {
  3044. int max_lb_gain = phy->max_lb_gain;
  3045. u16 extlna;
  3046. u16 i;
  3047. if (phy->radio_rev == 8)
  3048. max_lb_gain += 0x3E;
  3049. else
  3050. max_lb_gain += 0x26;
  3051. if (max_lb_gain >= 0x46) {
  3052. extlna = 0x3000;
  3053. max_lb_gain -= 0x46;
  3054. } else if (max_lb_gain >= 0x3A) {
  3055. extlna = 0x1000;
  3056. max_lb_gain -= 0x3A;
  3057. } else if (max_lb_gain >= 0x2E) {
  3058. extlna = 0x2000;
  3059. max_lb_gain -= 0x2E;
  3060. } else {
  3061. extlna = 0;
  3062. max_lb_gain -= 0x10;
  3063. }
  3064. for (i = 0; i < 16; i++) {
  3065. max_lb_gain -= (i * 6);
  3066. if (max_lb_gain < 6)
  3067. break;
  3068. }
  3069. if ((phy->rev < 7) ||
  3070. !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
  3071. if (phy_register == B43_PHY_RFOVER) {
  3072. return 0x1B3;
  3073. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3074. extlna |= (i << 8);
  3075. switch (lpd) {
  3076. case LPD(0, 1, 1):
  3077. return 0x0F92;
  3078. case LPD(0, 0, 1):
  3079. case LPD(1, 0, 1):
  3080. return (0x0092 | extlna);
  3081. case LPD(1, 0, 0):
  3082. return (0x0093 | extlna);
  3083. }
  3084. B43_WARN_ON(1);
  3085. }
  3086. B43_WARN_ON(1);
  3087. } else {
  3088. if (phy_register == B43_PHY_RFOVER) {
  3089. return 0x9B3;
  3090. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3091. if (extlna)
  3092. extlna |= 0x8000;
  3093. extlna |= (i << 8);
  3094. switch (lpd) {
  3095. case LPD(0, 1, 1):
  3096. return 0x8F92;
  3097. case LPD(0, 0, 1):
  3098. return (0x8092 | extlna);
  3099. case LPD(1, 0, 1):
  3100. return (0x2092 | extlna);
  3101. case LPD(1, 0, 0):
  3102. return (0x2093 | extlna);
  3103. }
  3104. B43_WARN_ON(1);
  3105. }
  3106. B43_WARN_ON(1);
  3107. }
  3108. } else {
  3109. if ((phy->rev < 7) ||
  3110. !(sprom->boardflags_lo & B43_BFL_EXTLNA)) {
  3111. if (phy_register == B43_PHY_RFOVER) {
  3112. return 0x1B3;
  3113. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3114. switch (lpd) {
  3115. case LPD(0, 1, 1):
  3116. return 0x0FB2;
  3117. case LPD(0, 0, 1):
  3118. return 0x00B2;
  3119. case LPD(1, 0, 1):
  3120. return 0x30B2;
  3121. case LPD(1, 0, 0):
  3122. return 0x30B3;
  3123. }
  3124. B43_WARN_ON(1);
  3125. }
  3126. B43_WARN_ON(1);
  3127. } else {
  3128. if (phy_register == B43_PHY_RFOVER) {
  3129. return 0x9B3;
  3130. } else if (phy_register == B43_PHY_RFOVERVAL) {
  3131. switch (lpd) {
  3132. case LPD(0, 1, 1):
  3133. return 0x8FB2;
  3134. case LPD(0, 0, 1):
  3135. return 0x80B2;
  3136. case LPD(1, 0, 1):
  3137. return 0x20B2;
  3138. case LPD(1, 0, 0):
  3139. return 0x20B3;
  3140. }
  3141. B43_WARN_ON(1);
  3142. }
  3143. B43_WARN_ON(1);
  3144. }
  3145. }
  3146. return 0;
  3147. }
  3148. struct init2050_saved_values {
  3149. /* Core registers */
  3150. u16 reg_3EC;
  3151. u16 reg_3E6;
  3152. u16 reg_3F4;
  3153. /* Radio registers */
  3154. u16 radio_43;
  3155. u16 radio_51;
  3156. u16 radio_52;
  3157. /* PHY registers */
  3158. u16 phy_pgactl;
  3159. u16 phy_base_5A;
  3160. u16 phy_base_59;
  3161. u16 phy_base_58;
  3162. u16 phy_base_30;
  3163. u16 phy_rfover;
  3164. u16 phy_rfoverval;
  3165. u16 phy_analogover;
  3166. u16 phy_analogoverval;
  3167. u16 phy_crs0;
  3168. u16 phy_classctl;
  3169. u16 phy_lo_mask;
  3170. u16 phy_lo_ctl;
  3171. u16 phy_syncctl;
  3172. };
  3173. u16 b43_radio_init2050(struct b43_wldev *dev)
  3174. {
  3175. struct b43_phy *phy = &dev->phy;
  3176. struct init2050_saved_values sav;
  3177. u16 rcc;
  3178. u16 radio78;
  3179. u16 ret;
  3180. u16 i, j;
  3181. u32 tmp1 = 0, tmp2 = 0;
  3182. memset(&sav, 0, sizeof(sav)); /* get rid of "may be used uninitialized..." */
  3183. sav.radio_43 = b43_radio_read16(dev, 0x43);
  3184. sav.radio_51 = b43_radio_read16(dev, 0x51);
  3185. sav.radio_52 = b43_radio_read16(dev, 0x52);
  3186. sav.phy_pgactl = b43_phy_read(dev, B43_PHY_PGACTL);
  3187. sav.phy_base_5A = b43_phy_read(dev, B43_PHY_BASE(0x5A));
  3188. sav.phy_base_59 = b43_phy_read(dev, B43_PHY_BASE(0x59));
  3189. sav.phy_base_58 = b43_phy_read(dev, B43_PHY_BASE(0x58));
  3190. if (phy->type == B43_PHYTYPE_B) {
  3191. sav.phy_base_30 = b43_phy_read(dev, B43_PHY_BASE(0x30));
  3192. sav.reg_3EC = b43_read16(dev, 0x3EC);
  3193. b43_phy_write(dev, B43_PHY_BASE(0x30), 0xFF);
  3194. b43_write16(dev, 0x3EC, 0x3F3F);
  3195. } else if (phy->gmode || phy->rev >= 2) {
  3196. sav.phy_rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  3197. sav.phy_rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  3198. sav.phy_analogover = b43_phy_read(dev, B43_PHY_ANALOGOVER);
  3199. sav.phy_analogoverval =
  3200. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL);
  3201. sav.phy_crs0 = b43_phy_read(dev, B43_PHY_CRS0);
  3202. sav.phy_classctl = b43_phy_read(dev, B43_PHY_CLASSCTL);
  3203. b43_phy_write(dev, B43_PHY_ANALOGOVER,
  3204. b43_phy_read(dev, B43_PHY_ANALOGOVER)
  3205. | 0x0003);
  3206. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  3207. b43_phy_read(dev, B43_PHY_ANALOGOVERVAL)
  3208. & 0xFFFC);
  3209. b43_phy_write(dev, B43_PHY_CRS0, b43_phy_read(dev, B43_PHY_CRS0)
  3210. & 0x7FFF);
  3211. b43_phy_write(dev, B43_PHY_CLASSCTL,
  3212. b43_phy_read(dev, B43_PHY_CLASSCTL)
  3213. & 0xFFFC);
  3214. if (has_loopback_gain(phy)) {
  3215. sav.phy_lo_mask = b43_phy_read(dev, B43_PHY_LO_MASK);
  3216. sav.phy_lo_ctl = b43_phy_read(dev, B43_PHY_LO_CTL);
  3217. if (phy->rev >= 3)
  3218. b43_phy_write(dev, B43_PHY_LO_MASK, 0xC020);
  3219. else
  3220. b43_phy_write(dev, B43_PHY_LO_MASK, 0x8020);
  3221. b43_phy_write(dev, B43_PHY_LO_CTL, 0);
  3222. }
  3223. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3224. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3225. LPD(0, 1, 1)));
  3226. b43_phy_write(dev, B43_PHY_RFOVER,
  3227. radio2050_rfover_val(dev, B43_PHY_RFOVER, 0));
  3228. }
  3229. b43_write16(dev, 0x3E2, b43_read16(dev, 0x3E2) | 0x8000);
  3230. sav.phy_syncctl = b43_phy_read(dev, B43_PHY_SYNCCTL);
  3231. b43_phy_write(dev, B43_PHY_SYNCCTL, b43_phy_read(dev, B43_PHY_SYNCCTL)
  3232. & 0xFF7F);
  3233. sav.reg_3E6 = b43_read16(dev, 0x3E6);
  3234. sav.reg_3F4 = b43_read16(dev, 0x3F4);
  3235. if (phy->analog == 0) {
  3236. b43_write16(dev, 0x03E6, 0x0122);
  3237. } else {
  3238. if (phy->analog >= 2) {
  3239. b43_phy_write(dev, B43_PHY_BASE(0x03),
  3240. (b43_phy_read(dev, B43_PHY_BASE(0x03))
  3241. & 0xFFBF) | 0x40);
  3242. }
  3243. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3244. (b43_read16(dev, B43_MMIO_CHANNEL_EXT) | 0x2000));
  3245. }
  3246. rcc = b43_radio_core_calibration_value(dev);
  3247. if (phy->type == B43_PHYTYPE_B)
  3248. b43_radio_write16(dev, 0x78, 0x26);
  3249. if (phy->gmode || phy->rev >= 2) {
  3250. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3251. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3252. LPD(0, 1, 1)));
  3253. }
  3254. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFAF);
  3255. b43_phy_write(dev, B43_PHY_BASE(0x2B), 0x1403);
  3256. if (phy->gmode || phy->rev >= 2) {
  3257. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3258. radio2050_rfover_val(dev, B43_PHY_RFOVERVAL,
  3259. LPD(0, 0, 1)));
  3260. }
  3261. b43_phy_write(dev, B43_PHY_PGACTL, 0xBFA0);
  3262. b43_radio_write16(dev, 0x51, b43_radio_read16(dev, 0x51)
  3263. | 0x0004);
  3264. if (phy->radio_rev == 8) {
  3265. b43_radio_write16(dev, 0x43, 0x1F);
  3266. } else {
  3267. b43_radio_write16(dev, 0x52, 0);
  3268. b43_radio_write16(dev, 0x43, (b43_radio_read16(dev, 0x43)
  3269. & 0xFFF0) | 0x0009);
  3270. }
  3271. b43_phy_write(dev, B43_PHY_BASE(0x58), 0);
  3272. for (i = 0; i < 16; i++) {
  3273. b43_phy_write(dev, B43_PHY_BASE(0x5A), 0x0480);
  3274. b43_phy_write(dev, B43_PHY_BASE(0x59), 0xC810);
  3275. b43_phy_write(dev, B43_PHY_BASE(0x58), 0x000D);
  3276. if (phy->gmode || phy->rev >= 2) {
  3277. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3278. radio2050_rfover_val(dev,
  3279. B43_PHY_RFOVERVAL,
  3280. LPD(1, 0, 1)));
  3281. }
  3282. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3283. udelay(10);
  3284. if (phy->gmode || phy->rev >= 2) {
  3285. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3286. radio2050_rfover_val(dev,
  3287. B43_PHY_RFOVERVAL,
  3288. LPD(1, 0, 1)));
  3289. }
  3290. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  3291. udelay(10);
  3292. if (phy->gmode || phy->rev >= 2) {
  3293. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3294. radio2050_rfover_val(dev,
  3295. B43_PHY_RFOVERVAL,
  3296. LPD(1, 0, 0)));
  3297. }
  3298. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  3299. udelay(20);
  3300. tmp1 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  3301. b43_phy_write(dev, B43_PHY_BASE(0x58), 0);
  3302. if (phy->gmode || phy->rev >= 2) {
  3303. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3304. radio2050_rfover_val(dev,
  3305. B43_PHY_RFOVERVAL,
  3306. LPD(1, 0, 1)));
  3307. }
  3308. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3309. }
  3310. udelay(10);
  3311. b43_phy_write(dev, B43_PHY_BASE(0x58), 0);
  3312. tmp1++;
  3313. tmp1 >>= 9;
  3314. for (i = 0; i < 16; i++) {
  3315. radio78 = ((flip_4bit(i) << 1) | 0x20);
  3316. b43_radio_write16(dev, 0x78, radio78);
  3317. udelay(10);
  3318. for (j = 0; j < 16; j++) {
  3319. b43_phy_write(dev, B43_PHY_BASE(0x5A), 0x0D80);
  3320. b43_phy_write(dev, B43_PHY_BASE(0x59), 0xC810);
  3321. b43_phy_write(dev, B43_PHY_BASE(0x58), 0x000D);
  3322. if (phy->gmode || phy->rev >= 2) {
  3323. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3324. radio2050_rfover_val(dev,
  3325. B43_PHY_RFOVERVAL,
  3326. LPD(1, 0,
  3327. 1)));
  3328. }
  3329. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3330. udelay(10);
  3331. if (phy->gmode || phy->rev >= 2) {
  3332. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3333. radio2050_rfover_val(dev,
  3334. B43_PHY_RFOVERVAL,
  3335. LPD(1, 0,
  3336. 1)));
  3337. }
  3338. b43_phy_write(dev, B43_PHY_PGACTL, 0xEFB0);
  3339. udelay(10);
  3340. if (phy->gmode || phy->rev >= 2) {
  3341. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3342. radio2050_rfover_val(dev,
  3343. B43_PHY_RFOVERVAL,
  3344. LPD(1, 0,
  3345. 0)));
  3346. }
  3347. b43_phy_write(dev, B43_PHY_PGACTL, 0xFFF0);
  3348. udelay(10);
  3349. tmp2 += b43_phy_read(dev, B43_PHY_LO_LEAKAGE);
  3350. b43_phy_write(dev, B43_PHY_BASE(0x58), 0);
  3351. if (phy->gmode || phy->rev >= 2) {
  3352. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3353. radio2050_rfover_val(dev,
  3354. B43_PHY_RFOVERVAL,
  3355. LPD(1, 0,
  3356. 1)));
  3357. }
  3358. b43_phy_write(dev, B43_PHY_PGACTL, 0xAFB0);
  3359. }
  3360. tmp2++;
  3361. tmp2 >>= 8;
  3362. if (tmp1 < tmp2)
  3363. break;
  3364. }
  3365. /* Restore the registers */
  3366. b43_phy_write(dev, B43_PHY_PGACTL, sav.phy_pgactl);
  3367. b43_radio_write16(dev, 0x51, sav.radio_51);
  3368. b43_radio_write16(dev, 0x52, sav.radio_52);
  3369. b43_radio_write16(dev, 0x43, sav.radio_43);
  3370. b43_phy_write(dev, B43_PHY_BASE(0x5A), sav.phy_base_5A);
  3371. b43_phy_write(dev, B43_PHY_BASE(0x59), sav.phy_base_59);
  3372. b43_phy_write(dev, B43_PHY_BASE(0x58), sav.phy_base_58);
  3373. b43_write16(dev, 0x3E6, sav.reg_3E6);
  3374. if (phy->analog != 0)
  3375. b43_write16(dev, 0x3F4, sav.reg_3F4);
  3376. b43_phy_write(dev, B43_PHY_SYNCCTL, sav.phy_syncctl);
  3377. b43_synth_pu_workaround(dev, phy->channel);
  3378. if (phy->type == B43_PHYTYPE_B) {
  3379. b43_phy_write(dev, B43_PHY_BASE(0x30), sav.phy_base_30);
  3380. b43_write16(dev, 0x3EC, sav.reg_3EC);
  3381. } else if (phy->gmode) {
  3382. b43_write16(dev, B43_MMIO_PHY_RADIO,
  3383. b43_read16(dev, B43_MMIO_PHY_RADIO)
  3384. & 0x7FFF);
  3385. b43_phy_write(dev, B43_PHY_RFOVER, sav.phy_rfover);
  3386. b43_phy_write(dev, B43_PHY_RFOVERVAL, sav.phy_rfoverval);
  3387. b43_phy_write(dev, B43_PHY_ANALOGOVER, sav.phy_analogover);
  3388. b43_phy_write(dev, B43_PHY_ANALOGOVERVAL,
  3389. sav.phy_analogoverval);
  3390. b43_phy_write(dev, B43_PHY_CRS0, sav.phy_crs0);
  3391. b43_phy_write(dev, B43_PHY_CLASSCTL, sav.phy_classctl);
  3392. if (has_loopback_gain(phy)) {
  3393. b43_phy_write(dev, B43_PHY_LO_MASK, sav.phy_lo_mask);
  3394. b43_phy_write(dev, B43_PHY_LO_CTL, sav.phy_lo_ctl);
  3395. }
  3396. }
  3397. if (i > 15)
  3398. ret = radio78;
  3399. else
  3400. ret = rcc;
  3401. return ret;
  3402. }
  3403. void b43_radio_init2060(struct b43_wldev *dev)
  3404. {
  3405. int err;
  3406. b43_radio_write16(dev, 0x0004, 0x00C0);
  3407. b43_radio_write16(dev, 0x0005, 0x0008);
  3408. b43_radio_write16(dev, 0x0009, 0x0040);
  3409. b43_radio_write16(dev, 0x0005, 0x00AA);
  3410. b43_radio_write16(dev, 0x0032, 0x008F);
  3411. b43_radio_write16(dev, 0x0006, 0x008F);
  3412. b43_radio_write16(dev, 0x0034, 0x008F);
  3413. b43_radio_write16(dev, 0x002C, 0x0007);
  3414. b43_radio_write16(dev, 0x0082, 0x0080);
  3415. b43_radio_write16(dev, 0x0080, 0x0000);
  3416. b43_radio_write16(dev, 0x003F, 0x00DA);
  3417. b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
  3418. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0010);
  3419. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
  3420. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0020);
  3421. msleep(1); /* delay 400usec */
  3422. b43_radio_write16(dev, 0x0081,
  3423. (b43_radio_read16(dev, 0x0081) & ~0x0020) | 0x0010);
  3424. msleep(1); /* delay 400usec */
  3425. b43_radio_write16(dev, 0x0005,
  3426. (b43_radio_read16(dev, 0x0005) & ~0x0008) | 0x0008);
  3427. b43_radio_write16(dev, 0x0085, b43_radio_read16(dev, 0x0085) & ~0x0010);
  3428. b43_radio_write16(dev, 0x0005, b43_radio_read16(dev, 0x0005) & ~0x0008);
  3429. b43_radio_write16(dev, 0x0081, b43_radio_read16(dev, 0x0081) & ~0x0040);
  3430. b43_radio_write16(dev, 0x0081,
  3431. (b43_radio_read16(dev, 0x0081) & ~0x0040) | 0x0040);
  3432. b43_radio_write16(dev, 0x0005,
  3433. (b43_radio_read16(dev, 0x0081) & ~0x0008) | 0x0008);
  3434. b43_phy_write(dev, 0x0063, 0xDDC6);
  3435. b43_phy_write(dev, 0x0069, 0x07BE);
  3436. b43_phy_write(dev, 0x006A, 0x0000);
  3437. err = b43_radio_selectchannel(dev, B43_DEFAULT_CHANNEL_A, 0);
  3438. B43_WARN_ON(err);
  3439. msleep(1);
  3440. }
  3441. static inline u16 freq_r3A_value(u16 frequency)
  3442. {
  3443. u16 value;
  3444. if (frequency < 5091)
  3445. value = 0x0040;
  3446. else if (frequency < 5321)
  3447. value = 0x0000;
  3448. else if (frequency < 5806)
  3449. value = 0x0080;
  3450. else
  3451. value = 0x0040;
  3452. return value;
  3453. }
  3454. void b43_radio_set_tx_iq(struct b43_wldev *dev)
  3455. {
  3456. static const u8 data_high[5] = { 0x00, 0x40, 0x80, 0x90, 0xD0 };
  3457. static const u8 data_low[5] = { 0x00, 0x01, 0x05, 0x06, 0x0A };
  3458. u16 tmp = b43_radio_read16(dev, 0x001E);
  3459. int i, j;
  3460. for (i = 0; i < 5; i++) {
  3461. for (j = 0; j < 5; j++) {
  3462. if (tmp == (data_high[i] << 4 | data_low[j])) {
  3463. b43_phy_write(dev, 0x0069,
  3464. (i - j) << 8 | 0x00C0);
  3465. return;
  3466. }
  3467. }
  3468. }
  3469. }
  3470. int b43_radio_selectchannel(struct b43_wldev *dev,
  3471. u8 channel, int synthetic_pu_workaround)
  3472. {
  3473. struct b43_phy *phy = &dev->phy;
  3474. u16 r8, tmp;
  3475. u16 freq;
  3476. u16 channelcookie;
  3477. if (channel == 0xFF) {
  3478. switch (phy->type) {
  3479. case B43_PHYTYPE_A:
  3480. channel = B43_DEFAULT_CHANNEL_A;
  3481. break;
  3482. case B43_PHYTYPE_B:
  3483. case B43_PHYTYPE_G:
  3484. channel = B43_DEFAULT_CHANNEL_BG;
  3485. break;
  3486. default:
  3487. B43_WARN_ON(1);
  3488. }
  3489. }
  3490. /* First we set the channel radio code to prevent the
  3491. * firmware from sending ghost packets.
  3492. */
  3493. channelcookie = channel;
  3494. if (phy->type == B43_PHYTYPE_A)
  3495. channelcookie |= 0x100;
  3496. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_CHAN, channelcookie);
  3497. if (phy->type == B43_PHYTYPE_A) {
  3498. if (channel > 200)
  3499. return -EINVAL;
  3500. freq = channel2freq_a(channel);
  3501. r8 = b43_radio_read16(dev, 0x0008);
  3502. b43_write16(dev, 0x03F0, freq);
  3503. b43_radio_write16(dev, 0x0008, r8);
  3504. //TODO: write max channel TX power? to Radio 0x2D
  3505. tmp = b43_radio_read16(dev, 0x002E);
  3506. tmp &= 0x0080;
  3507. //TODO: OR tmp with the Power out estimation for this channel?
  3508. b43_radio_write16(dev, 0x002E, tmp);
  3509. if (freq >= 4920 && freq <= 5500) {
  3510. /*
  3511. * r8 = (((freq * 15 * 0xE1FC780F) >> 32) / 29) & 0x0F;
  3512. * = (freq * 0.025862069
  3513. */
  3514. r8 = 3 * freq / 116; /* is equal to r8 = freq * 0.025862 */
  3515. }
  3516. b43_radio_write16(dev, 0x0007, (r8 << 4) | r8);
  3517. b43_radio_write16(dev, 0x0020, (r8 << 4) | r8);
  3518. b43_radio_write16(dev, 0x0021, (r8 << 4) | r8);
  3519. b43_radio_write16(dev, 0x0022, (b43_radio_read16(dev, 0x0022)
  3520. & 0x000F) | (r8 << 4));
  3521. b43_radio_write16(dev, 0x002A, (r8 << 4));
  3522. b43_radio_write16(dev, 0x002B, (r8 << 4));
  3523. b43_radio_write16(dev, 0x0008, (b43_radio_read16(dev, 0x0008)
  3524. & 0x00F0) | (r8 << 4));
  3525. b43_radio_write16(dev, 0x0029, (b43_radio_read16(dev, 0x0029)
  3526. & 0xFF0F) | 0x00B0);
  3527. b43_radio_write16(dev, 0x0035, 0x00AA);
  3528. b43_radio_write16(dev, 0x0036, 0x0085);
  3529. b43_radio_write16(dev, 0x003A, (b43_radio_read16(dev, 0x003A)
  3530. & 0xFF20) |
  3531. freq_r3A_value(freq));
  3532. b43_radio_write16(dev, 0x003D,
  3533. b43_radio_read16(dev, 0x003D) & 0x00FF);
  3534. b43_radio_write16(dev, 0x0081, (b43_radio_read16(dev, 0x0081)
  3535. & 0xFF7F) | 0x0080);
  3536. b43_radio_write16(dev, 0x0035,
  3537. b43_radio_read16(dev, 0x0035) & 0xFFEF);
  3538. b43_radio_write16(dev, 0x0035, (b43_radio_read16(dev, 0x0035)
  3539. & 0xFFEF) | 0x0010);
  3540. b43_radio_set_tx_iq(dev);
  3541. //TODO: TSSI2dbm workaround
  3542. b43_phy_xmitpower(dev); //FIXME correct?
  3543. } else {
  3544. if ((channel < 1) || (channel > 14))
  3545. return -EINVAL;
  3546. if (synthetic_pu_workaround)
  3547. b43_synth_pu_workaround(dev, channel);
  3548. b43_write16(dev, B43_MMIO_CHANNEL, channel2freq_bg(channel));
  3549. if (channel == 14) {
  3550. if (dev->dev->bus->sprom.country_code ==
  3551. SSB_SPROM1CCODE_JAPAN)
  3552. b43_hf_write(dev,
  3553. b43_hf_read(dev) & ~B43_HF_ACPR);
  3554. else
  3555. b43_hf_write(dev,
  3556. b43_hf_read(dev) | B43_HF_ACPR);
  3557. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3558. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  3559. | (1 << 11));
  3560. } else {
  3561. b43_write16(dev, B43_MMIO_CHANNEL_EXT,
  3562. b43_read16(dev, B43_MMIO_CHANNEL_EXT)
  3563. & 0xF7BF);
  3564. }
  3565. }
  3566. phy->channel = channel;
  3567. /* Wait for the radio to tune to the channel and stabilize. */
  3568. msleep(8);
  3569. return 0;
  3570. }
  3571. void b43_radio_turn_on(struct b43_wldev *dev)
  3572. {
  3573. struct b43_phy *phy = &dev->phy;
  3574. int err;
  3575. u8 channel;
  3576. might_sleep();
  3577. if (phy->radio_on)
  3578. return;
  3579. switch (phy->type) {
  3580. case B43_PHYTYPE_A:
  3581. b43_radio_write16(dev, 0x0004, 0x00C0);
  3582. b43_radio_write16(dev, 0x0005, 0x0008);
  3583. b43_phy_write(dev, 0x0010, b43_phy_read(dev, 0x0010) & 0xFFF7);
  3584. b43_phy_write(dev, 0x0011, b43_phy_read(dev, 0x0011) & 0xFFF7);
  3585. b43_radio_init2060(dev);
  3586. break;
  3587. case B43_PHYTYPE_B:
  3588. case B43_PHYTYPE_G:
  3589. b43_phy_write(dev, 0x0015, 0x8000);
  3590. b43_phy_write(dev, 0x0015, 0xCC00);
  3591. b43_phy_write(dev, 0x0015, (phy->gmode ? 0x00C0 : 0x0000));
  3592. if (phy->radio_off_context.valid) {
  3593. /* Restore the RFover values. */
  3594. b43_phy_write(dev, B43_PHY_RFOVER,
  3595. phy->radio_off_context.rfover);
  3596. b43_phy_write(dev, B43_PHY_RFOVERVAL,
  3597. phy->radio_off_context.rfoverval);
  3598. phy->radio_off_context.valid = 0;
  3599. }
  3600. channel = phy->channel;
  3601. err = b43_radio_selectchannel(dev, B43_DEFAULT_CHANNEL_BG, 1);
  3602. err |= b43_radio_selectchannel(dev, channel, 0);
  3603. B43_WARN_ON(err);
  3604. break;
  3605. default:
  3606. B43_WARN_ON(1);
  3607. }
  3608. phy->radio_on = 1;
  3609. }
  3610. void b43_radio_turn_off(struct b43_wldev *dev, bool force)
  3611. {
  3612. struct b43_phy *phy = &dev->phy;
  3613. if (!phy->radio_on && !force)
  3614. return;
  3615. if (phy->type == B43_PHYTYPE_A) {
  3616. b43_radio_write16(dev, 0x0004, 0x00FF);
  3617. b43_radio_write16(dev, 0x0005, 0x00FB);
  3618. b43_phy_write(dev, 0x0010, b43_phy_read(dev, 0x0010) | 0x0008);
  3619. b43_phy_write(dev, 0x0011, b43_phy_read(dev, 0x0011) | 0x0008);
  3620. }
  3621. if (phy->type == B43_PHYTYPE_G && dev->dev->id.revision >= 5) {
  3622. u16 rfover, rfoverval;
  3623. rfover = b43_phy_read(dev, B43_PHY_RFOVER);
  3624. rfoverval = b43_phy_read(dev, B43_PHY_RFOVERVAL);
  3625. if (!force) {
  3626. phy->radio_off_context.rfover = rfover;
  3627. phy->radio_off_context.rfoverval = rfoverval;
  3628. phy->radio_off_context.valid = 1;
  3629. }
  3630. b43_phy_write(dev, B43_PHY_RFOVER, rfover | 0x008C);
  3631. b43_phy_write(dev, B43_PHY_RFOVERVAL, rfoverval & 0xFF73);
  3632. } else
  3633. b43_phy_write(dev, 0x0015, 0xAA00);
  3634. phy->radio_on = 0;
  3635. }