dma.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. /* 32bit DMA ops. */
  31. static
  32. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  33. int slot,
  34. struct b43_dmadesc_meta **meta)
  35. {
  36. struct b43_dmadesc32 *desc;
  37. *meta = &(ring->meta[slot]);
  38. desc = ring->descbase;
  39. desc = &(desc[slot]);
  40. return (struct b43_dmadesc_generic *)desc;
  41. }
  42. static void op32_fill_descriptor(struct b43_dmaring *ring,
  43. struct b43_dmadesc_generic *desc,
  44. dma_addr_t dmaaddr, u16 bufsize,
  45. int start, int end, int irq)
  46. {
  47. struct b43_dmadesc32 *descbase = ring->descbase;
  48. int slot;
  49. u32 ctl;
  50. u32 addr;
  51. u32 addrext;
  52. slot = (int)(&(desc->dma32) - descbase);
  53. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  54. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  55. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  56. >> SSB_DMA_TRANSLATION_SHIFT;
  57. addr |= ssb_dma_translation(ring->dev->dev);
  58. ctl = (bufsize - ring->frameoffset)
  59. & B43_DMA32_DCTL_BYTECNT;
  60. if (slot == ring->nr_slots - 1)
  61. ctl |= B43_DMA32_DCTL_DTABLEEND;
  62. if (start)
  63. ctl |= B43_DMA32_DCTL_FRAMESTART;
  64. if (end)
  65. ctl |= B43_DMA32_DCTL_FRAMEEND;
  66. if (irq)
  67. ctl |= B43_DMA32_DCTL_IRQ;
  68. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  69. & B43_DMA32_DCTL_ADDREXT_MASK;
  70. desc->dma32.control = cpu_to_le32(ctl);
  71. desc->dma32.address = cpu_to_le32(addr);
  72. }
  73. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  74. {
  75. b43_dma_write(ring, B43_DMA32_TXINDEX,
  76. (u32) (slot * sizeof(struct b43_dmadesc32)));
  77. }
  78. static void op32_tx_suspend(struct b43_dmaring *ring)
  79. {
  80. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  81. | B43_DMA32_TXSUSPEND);
  82. }
  83. static void op32_tx_resume(struct b43_dmaring *ring)
  84. {
  85. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  86. & ~B43_DMA32_TXSUSPEND);
  87. }
  88. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  89. {
  90. u32 val;
  91. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  92. val &= B43_DMA32_RXDPTR;
  93. return (val / sizeof(struct b43_dmadesc32));
  94. }
  95. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  96. {
  97. b43_dma_write(ring, B43_DMA32_RXINDEX,
  98. (u32) (slot * sizeof(struct b43_dmadesc32)));
  99. }
  100. static const struct b43_dma_ops dma32_ops = {
  101. .idx2desc = op32_idx2desc,
  102. .fill_descriptor = op32_fill_descriptor,
  103. .poke_tx = op32_poke_tx,
  104. .tx_suspend = op32_tx_suspend,
  105. .tx_resume = op32_tx_resume,
  106. .get_current_rxslot = op32_get_current_rxslot,
  107. .set_current_rxslot = op32_set_current_rxslot,
  108. };
  109. /* 64bit DMA ops. */
  110. static
  111. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  112. int slot,
  113. struct b43_dmadesc_meta **meta)
  114. {
  115. struct b43_dmadesc64 *desc;
  116. *meta = &(ring->meta[slot]);
  117. desc = ring->descbase;
  118. desc = &(desc[slot]);
  119. return (struct b43_dmadesc_generic *)desc;
  120. }
  121. static void op64_fill_descriptor(struct b43_dmaring *ring,
  122. struct b43_dmadesc_generic *desc,
  123. dma_addr_t dmaaddr, u16 bufsize,
  124. int start, int end, int irq)
  125. {
  126. struct b43_dmadesc64 *descbase = ring->descbase;
  127. int slot;
  128. u32 ctl0 = 0, ctl1 = 0;
  129. u32 addrlo, addrhi;
  130. u32 addrext;
  131. slot = (int)(&(desc->dma64) - descbase);
  132. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  133. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  134. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  135. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  136. >> SSB_DMA_TRANSLATION_SHIFT;
  137. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  138. if (slot == ring->nr_slots - 1)
  139. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  140. if (start)
  141. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  142. if (end)
  143. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  144. if (irq)
  145. ctl0 |= B43_DMA64_DCTL0_IRQ;
  146. ctl1 |= (bufsize - ring->frameoffset)
  147. & B43_DMA64_DCTL1_BYTECNT;
  148. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  149. & B43_DMA64_DCTL1_ADDREXT_MASK;
  150. desc->dma64.control0 = cpu_to_le32(ctl0);
  151. desc->dma64.control1 = cpu_to_le32(ctl1);
  152. desc->dma64.address_low = cpu_to_le32(addrlo);
  153. desc->dma64.address_high = cpu_to_le32(addrhi);
  154. }
  155. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  156. {
  157. b43_dma_write(ring, B43_DMA64_TXINDEX,
  158. (u32) (slot * sizeof(struct b43_dmadesc64)));
  159. }
  160. static void op64_tx_suspend(struct b43_dmaring *ring)
  161. {
  162. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  163. | B43_DMA64_TXSUSPEND);
  164. }
  165. static void op64_tx_resume(struct b43_dmaring *ring)
  166. {
  167. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  168. & ~B43_DMA64_TXSUSPEND);
  169. }
  170. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  171. {
  172. u32 val;
  173. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  174. val &= B43_DMA64_RXSTATDPTR;
  175. return (val / sizeof(struct b43_dmadesc64));
  176. }
  177. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  178. {
  179. b43_dma_write(ring, B43_DMA64_RXINDEX,
  180. (u32) (slot * sizeof(struct b43_dmadesc64)));
  181. }
  182. static const struct b43_dma_ops dma64_ops = {
  183. .idx2desc = op64_idx2desc,
  184. .fill_descriptor = op64_fill_descriptor,
  185. .poke_tx = op64_poke_tx,
  186. .tx_suspend = op64_tx_suspend,
  187. .tx_resume = op64_tx_resume,
  188. .get_current_rxslot = op64_get_current_rxslot,
  189. .set_current_rxslot = op64_set_current_rxslot,
  190. };
  191. static inline int free_slots(struct b43_dmaring *ring)
  192. {
  193. return (ring->nr_slots - ring->used_slots);
  194. }
  195. static inline int next_slot(struct b43_dmaring *ring, int slot)
  196. {
  197. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  198. if (slot == ring->nr_slots - 1)
  199. return 0;
  200. return slot + 1;
  201. }
  202. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  203. {
  204. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  205. if (slot == 0)
  206. return ring->nr_slots - 1;
  207. return slot - 1;
  208. }
  209. #ifdef CONFIG_B43_DEBUG
  210. static void update_max_used_slots(struct b43_dmaring *ring,
  211. int current_used_slots)
  212. {
  213. if (current_used_slots <= ring->max_used_slots)
  214. return;
  215. ring->max_used_slots = current_used_slots;
  216. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  217. b43dbg(ring->dev->wl,
  218. "max_used_slots increased to %d on %s ring %d\n",
  219. ring->max_used_slots,
  220. ring->tx ? "TX" : "RX", ring->index);
  221. }
  222. }
  223. #else
  224. static inline
  225. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  226. {
  227. }
  228. #endif /* DEBUG */
  229. /* Request a slot for usage. */
  230. static inline int request_slot(struct b43_dmaring *ring)
  231. {
  232. int slot;
  233. B43_WARN_ON(!ring->tx);
  234. B43_WARN_ON(ring->stopped);
  235. B43_WARN_ON(free_slots(ring) == 0);
  236. slot = next_slot(ring, ring->current_slot);
  237. ring->current_slot = slot;
  238. ring->used_slots++;
  239. update_max_used_slots(ring, ring->used_slots);
  240. return slot;
  241. }
  242. /* Mac80211-queue to b43-ring mapping */
  243. static struct b43_dmaring *priority_to_txring(struct b43_wldev *dev,
  244. int queue_priority)
  245. {
  246. struct b43_dmaring *ring;
  247. /*FIXME: For now we always run on TX-ring-1 */
  248. return dev->dma.tx_ring1;
  249. /* 0 = highest priority */
  250. switch (queue_priority) {
  251. default:
  252. B43_WARN_ON(1);
  253. /* fallthrough */
  254. case 0:
  255. ring = dev->dma.tx_ring3;
  256. break;
  257. case 1:
  258. ring = dev->dma.tx_ring2;
  259. break;
  260. case 2:
  261. ring = dev->dma.tx_ring1;
  262. break;
  263. case 3:
  264. ring = dev->dma.tx_ring0;
  265. break;
  266. case 4:
  267. ring = dev->dma.tx_ring4;
  268. break;
  269. case 5:
  270. ring = dev->dma.tx_ring5;
  271. break;
  272. }
  273. return ring;
  274. }
  275. /* Bcm43xx-ring to mac80211-queue mapping */
  276. static inline int txring_to_priority(struct b43_dmaring *ring)
  277. {
  278. static const u8 idx_to_prio[] = { 3, 2, 1, 0, 4, 5, };
  279. /*FIXME: have only one queue, for now */
  280. return 0;
  281. return idx_to_prio[ring->index];
  282. }
  283. u16 b43_dmacontroller_base(int dma64bit, int controller_idx)
  284. {
  285. static const u16 map64[] = {
  286. B43_MMIO_DMA64_BASE0,
  287. B43_MMIO_DMA64_BASE1,
  288. B43_MMIO_DMA64_BASE2,
  289. B43_MMIO_DMA64_BASE3,
  290. B43_MMIO_DMA64_BASE4,
  291. B43_MMIO_DMA64_BASE5,
  292. };
  293. static const u16 map32[] = {
  294. B43_MMIO_DMA32_BASE0,
  295. B43_MMIO_DMA32_BASE1,
  296. B43_MMIO_DMA32_BASE2,
  297. B43_MMIO_DMA32_BASE3,
  298. B43_MMIO_DMA32_BASE4,
  299. B43_MMIO_DMA32_BASE5,
  300. };
  301. if (dma64bit) {
  302. B43_WARN_ON(!(controller_idx >= 0 &&
  303. controller_idx < ARRAY_SIZE(map64)));
  304. return map64[controller_idx];
  305. }
  306. B43_WARN_ON(!(controller_idx >= 0 &&
  307. controller_idx < ARRAY_SIZE(map32)));
  308. return map32[controller_idx];
  309. }
  310. static inline
  311. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  312. unsigned char *buf, size_t len, int tx)
  313. {
  314. dma_addr_t dmaaddr;
  315. if (tx) {
  316. dmaaddr = dma_map_single(ring->dev->dev->dev,
  317. buf, len, DMA_TO_DEVICE);
  318. } else {
  319. dmaaddr = dma_map_single(ring->dev->dev->dev,
  320. buf, len, DMA_FROM_DEVICE);
  321. }
  322. return dmaaddr;
  323. }
  324. static inline
  325. void unmap_descbuffer(struct b43_dmaring *ring,
  326. dma_addr_t addr, size_t len, int tx)
  327. {
  328. if (tx) {
  329. dma_unmap_single(ring->dev->dev->dev, addr, len, DMA_TO_DEVICE);
  330. } else {
  331. dma_unmap_single(ring->dev->dev->dev,
  332. addr, len, DMA_FROM_DEVICE);
  333. }
  334. }
  335. static inline
  336. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  337. dma_addr_t addr, size_t len)
  338. {
  339. B43_WARN_ON(ring->tx);
  340. dma_sync_single_for_cpu(ring->dev->dev->dev,
  341. addr, len, DMA_FROM_DEVICE);
  342. }
  343. static inline
  344. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  345. dma_addr_t addr, size_t len)
  346. {
  347. B43_WARN_ON(ring->tx);
  348. dma_sync_single_for_device(ring->dev->dev->dev,
  349. addr, len, DMA_FROM_DEVICE);
  350. }
  351. static inline
  352. void free_descriptor_buffer(struct b43_dmaring *ring,
  353. struct b43_dmadesc_meta *meta)
  354. {
  355. if (meta->skb) {
  356. dev_kfree_skb_any(meta->skb);
  357. meta->skb = NULL;
  358. }
  359. }
  360. static int alloc_ringmemory(struct b43_dmaring *ring)
  361. {
  362. struct device *dev = ring->dev->dev->dev;
  363. gfp_t flags = GFP_KERNEL;
  364. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  365. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  366. * has shown that 4K is sufficient for the latter as long as the buffer
  367. * does not cross an 8K boundary.
  368. *
  369. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  370. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  371. * which accounts for the GFP_DMA flag below.
  372. */
  373. if (ring->dma64)
  374. flags |= GFP_DMA;
  375. ring->descbase = dma_alloc_coherent(dev, B43_DMA_RINGMEMSIZE,
  376. &(ring->dmabase), flags);
  377. if (!ring->descbase) {
  378. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  379. return -ENOMEM;
  380. }
  381. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  382. return 0;
  383. }
  384. static void free_ringmemory(struct b43_dmaring *ring)
  385. {
  386. struct device *dev = ring->dev->dev->dev;
  387. dma_free_coherent(dev, B43_DMA_RINGMEMSIZE,
  388. ring->descbase, ring->dmabase);
  389. }
  390. /* Reset the RX DMA channel */
  391. int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base, int dma64)
  392. {
  393. int i;
  394. u32 value;
  395. u16 offset;
  396. might_sleep();
  397. offset = dma64 ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  398. b43_write32(dev, mmio_base + offset, 0);
  399. for (i = 0; i < 10; i++) {
  400. offset = dma64 ? B43_DMA64_RXSTATUS : B43_DMA32_RXSTATUS;
  401. value = b43_read32(dev, mmio_base + offset);
  402. if (dma64) {
  403. value &= B43_DMA64_RXSTAT;
  404. if (value == B43_DMA64_RXSTAT_DISABLED) {
  405. i = -1;
  406. break;
  407. }
  408. } else {
  409. value &= B43_DMA32_RXSTATE;
  410. if (value == B43_DMA32_RXSTAT_DISABLED) {
  411. i = -1;
  412. break;
  413. }
  414. }
  415. msleep(1);
  416. }
  417. if (i != -1) {
  418. b43err(dev->wl, "DMA RX reset timed out\n");
  419. return -ENODEV;
  420. }
  421. return 0;
  422. }
  423. /* Reset the TX DMA channel */
  424. int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base, int dma64)
  425. {
  426. int i;
  427. u32 value;
  428. u16 offset;
  429. might_sleep();
  430. for (i = 0; i < 10; i++) {
  431. offset = dma64 ? B43_DMA64_TXSTATUS : B43_DMA32_TXSTATUS;
  432. value = b43_read32(dev, mmio_base + offset);
  433. if (dma64) {
  434. value &= B43_DMA64_TXSTAT;
  435. if (value == B43_DMA64_TXSTAT_DISABLED ||
  436. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  437. value == B43_DMA64_TXSTAT_STOPPED)
  438. break;
  439. } else {
  440. value &= B43_DMA32_TXSTATE;
  441. if (value == B43_DMA32_TXSTAT_DISABLED ||
  442. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  443. value == B43_DMA32_TXSTAT_STOPPED)
  444. break;
  445. }
  446. msleep(1);
  447. }
  448. offset = dma64 ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  449. b43_write32(dev, mmio_base + offset, 0);
  450. for (i = 0; i < 10; i++) {
  451. offset = dma64 ? B43_DMA64_TXSTATUS : B43_DMA32_TXSTATUS;
  452. value = b43_read32(dev, mmio_base + offset);
  453. if (dma64) {
  454. value &= B43_DMA64_TXSTAT;
  455. if (value == B43_DMA64_TXSTAT_DISABLED) {
  456. i = -1;
  457. break;
  458. }
  459. } else {
  460. value &= B43_DMA32_TXSTATE;
  461. if (value == B43_DMA32_TXSTAT_DISABLED) {
  462. i = -1;
  463. break;
  464. }
  465. }
  466. msleep(1);
  467. }
  468. if (i != -1) {
  469. b43err(dev->wl, "DMA TX reset timed out\n");
  470. return -ENODEV;
  471. }
  472. /* ensure the reset is completed. */
  473. msleep(1);
  474. return 0;
  475. }
  476. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  477. struct b43_dmadesc_generic *desc,
  478. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  479. {
  480. struct b43_rxhdr_fw4 *rxhdr;
  481. struct b43_hwtxstatus *txstat;
  482. dma_addr_t dmaaddr;
  483. struct sk_buff *skb;
  484. B43_WARN_ON(ring->tx);
  485. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  486. if (unlikely(!skb))
  487. return -ENOMEM;
  488. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  489. if (dma_mapping_error(dmaaddr)) {
  490. /* ugh. try to realloc in zone_dma */
  491. gfp_flags |= GFP_DMA;
  492. dev_kfree_skb_any(skb);
  493. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  494. if (unlikely(!skb))
  495. return -ENOMEM;
  496. dmaaddr = map_descbuffer(ring, skb->data,
  497. ring->rx_buffersize, 0);
  498. }
  499. if (dma_mapping_error(dmaaddr)) {
  500. dev_kfree_skb_any(skb);
  501. return -EIO;
  502. }
  503. meta->skb = skb;
  504. meta->dmaaddr = dmaaddr;
  505. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  506. ring->rx_buffersize, 0, 0, 0);
  507. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  508. rxhdr->frame_len = 0;
  509. txstat = (struct b43_hwtxstatus *)(skb->data);
  510. txstat->cookie = 0;
  511. return 0;
  512. }
  513. /* Allocate the initial descbuffers.
  514. * This is used for an RX ring only.
  515. */
  516. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  517. {
  518. int i, err = -ENOMEM;
  519. struct b43_dmadesc_generic *desc;
  520. struct b43_dmadesc_meta *meta;
  521. for (i = 0; i < ring->nr_slots; i++) {
  522. desc = ring->ops->idx2desc(ring, i, &meta);
  523. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  524. if (err) {
  525. b43err(ring->dev->wl,
  526. "Failed to allocate initial descbuffers\n");
  527. goto err_unwind;
  528. }
  529. }
  530. mb();
  531. ring->used_slots = ring->nr_slots;
  532. err = 0;
  533. out:
  534. return err;
  535. err_unwind:
  536. for (i--; i >= 0; i--) {
  537. desc = ring->ops->idx2desc(ring, i, &meta);
  538. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  539. dev_kfree_skb(meta->skb);
  540. }
  541. goto out;
  542. }
  543. /* Do initial setup of the DMA controller.
  544. * Reset the controller, write the ring busaddress
  545. * and switch the "enable" bit on.
  546. */
  547. static int dmacontroller_setup(struct b43_dmaring *ring)
  548. {
  549. int err = 0;
  550. u32 value;
  551. u32 addrext;
  552. u32 trans = ssb_dma_translation(ring->dev->dev);
  553. if (ring->tx) {
  554. if (ring->dma64) {
  555. u64 ringbase = (u64) (ring->dmabase);
  556. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  557. >> SSB_DMA_TRANSLATION_SHIFT;
  558. value = B43_DMA64_TXENABLE;
  559. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  560. & B43_DMA64_TXADDREXT_MASK;
  561. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  562. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  563. (ringbase & 0xFFFFFFFF));
  564. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  565. ((ringbase >> 32) &
  566. ~SSB_DMA_TRANSLATION_MASK)
  567. | (trans << 1));
  568. } else {
  569. u32 ringbase = (u32) (ring->dmabase);
  570. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  571. >> SSB_DMA_TRANSLATION_SHIFT;
  572. value = B43_DMA32_TXENABLE;
  573. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  574. & B43_DMA32_TXADDREXT_MASK;
  575. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  576. b43_dma_write(ring, B43_DMA32_TXRING,
  577. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  578. | trans);
  579. }
  580. } else {
  581. err = alloc_initial_descbuffers(ring);
  582. if (err)
  583. goto out;
  584. if (ring->dma64) {
  585. u64 ringbase = (u64) (ring->dmabase);
  586. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  587. >> SSB_DMA_TRANSLATION_SHIFT;
  588. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  589. value |= B43_DMA64_RXENABLE;
  590. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  591. & B43_DMA64_RXADDREXT_MASK;
  592. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  593. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  594. (ringbase & 0xFFFFFFFF));
  595. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  596. ((ringbase >> 32) &
  597. ~SSB_DMA_TRANSLATION_MASK)
  598. | (trans << 1));
  599. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  600. sizeof(struct b43_dmadesc64));
  601. } else {
  602. u32 ringbase = (u32) (ring->dmabase);
  603. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  604. >> SSB_DMA_TRANSLATION_SHIFT;
  605. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  606. value |= B43_DMA32_RXENABLE;
  607. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  608. & B43_DMA32_RXADDREXT_MASK;
  609. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  610. b43_dma_write(ring, B43_DMA32_RXRING,
  611. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  612. | trans);
  613. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  614. sizeof(struct b43_dmadesc32));
  615. }
  616. }
  617. out:
  618. return err;
  619. }
  620. /* Shutdown the DMA controller. */
  621. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  622. {
  623. if (ring->tx) {
  624. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  625. ring->dma64);
  626. if (ring->dma64) {
  627. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  628. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  629. } else
  630. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  631. } else {
  632. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  633. ring->dma64);
  634. if (ring->dma64) {
  635. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  636. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  637. } else
  638. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  639. }
  640. }
  641. static void free_all_descbuffers(struct b43_dmaring *ring)
  642. {
  643. struct b43_dmadesc_generic *desc;
  644. struct b43_dmadesc_meta *meta;
  645. int i;
  646. if (!ring->used_slots)
  647. return;
  648. for (i = 0; i < ring->nr_slots; i++) {
  649. desc = ring->ops->idx2desc(ring, i, &meta);
  650. if (!meta->skb) {
  651. B43_WARN_ON(!ring->tx);
  652. continue;
  653. }
  654. if (ring->tx) {
  655. unmap_descbuffer(ring, meta->dmaaddr,
  656. meta->skb->len, 1);
  657. } else {
  658. unmap_descbuffer(ring, meta->dmaaddr,
  659. ring->rx_buffersize, 0);
  660. }
  661. free_descriptor_buffer(ring, meta);
  662. }
  663. }
  664. static u64 supported_dma_mask(struct b43_wldev *dev)
  665. {
  666. u32 tmp;
  667. u16 mmio_base;
  668. tmp = b43_read32(dev, SSB_TMSHIGH);
  669. if (tmp & SSB_TMSHIGH_DMA64)
  670. return DMA_64BIT_MASK;
  671. mmio_base = b43_dmacontroller_base(0, 0);
  672. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  673. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  674. if (tmp & B43_DMA32_TXADDREXT_MASK)
  675. return DMA_32BIT_MASK;
  676. return DMA_30BIT_MASK;
  677. }
  678. /* Main initialization function. */
  679. static
  680. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  681. int controller_index,
  682. int for_tx, int dma64)
  683. {
  684. struct b43_dmaring *ring;
  685. int err;
  686. int nr_slots;
  687. dma_addr_t dma_test;
  688. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  689. if (!ring)
  690. goto out;
  691. nr_slots = B43_RXRING_SLOTS;
  692. if (for_tx)
  693. nr_slots = B43_TXRING_SLOTS;
  694. ring->meta = kcalloc(nr_slots, sizeof(struct b43_dmadesc_meta),
  695. GFP_KERNEL);
  696. if (!ring->meta)
  697. goto err_kfree_ring;
  698. if (for_tx) {
  699. ring->txhdr_cache = kcalloc(nr_slots,
  700. sizeof(struct b43_txhdr_fw4),
  701. GFP_KERNEL);
  702. if (!ring->txhdr_cache)
  703. goto err_kfree_meta;
  704. /* test for ability to dma to txhdr_cache */
  705. dma_test = dma_map_single(dev->dev->dev,
  706. ring->txhdr_cache,
  707. sizeof(struct b43_txhdr_fw4),
  708. DMA_TO_DEVICE);
  709. if (dma_mapping_error(dma_test)) {
  710. /* ugh realloc */
  711. kfree(ring->txhdr_cache);
  712. ring->txhdr_cache = kcalloc(nr_slots,
  713. sizeof(struct
  714. b43_txhdr_fw4),
  715. GFP_KERNEL | GFP_DMA);
  716. if (!ring->txhdr_cache)
  717. goto err_kfree_meta;
  718. dma_test = dma_map_single(dev->dev->dev,
  719. ring->txhdr_cache,
  720. sizeof(struct b43_txhdr_fw4),
  721. DMA_TO_DEVICE);
  722. if (dma_mapping_error(dma_test))
  723. goto err_kfree_txhdr_cache;
  724. }
  725. dma_unmap_single(dev->dev->dev,
  726. dma_test, sizeof(struct b43_txhdr_fw4),
  727. DMA_TO_DEVICE);
  728. }
  729. ring->dev = dev;
  730. ring->nr_slots = nr_slots;
  731. ring->mmio_base = b43_dmacontroller_base(dma64, controller_index);
  732. ring->index = controller_index;
  733. ring->dma64 = !!dma64;
  734. if (dma64)
  735. ring->ops = &dma64_ops;
  736. else
  737. ring->ops = &dma32_ops;
  738. if (for_tx) {
  739. ring->tx = 1;
  740. ring->current_slot = -1;
  741. } else {
  742. if (ring->index == 0) {
  743. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  744. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  745. } else if (ring->index == 3) {
  746. ring->rx_buffersize = B43_DMA3_RX_BUFFERSIZE;
  747. ring->frameoffset = B43_DMA3_RX_FRAMEOFFSET;
  748. } else
  749. B43_WARN_ON(1);
  750. }
  751. spin_lock_init(&ring->lock);
  752. #ifdef CONFIG_B43_DEBUG
  753. ring->last_injected_overflow = jiffies;
  754. #endif
  755. err = alloc_ringmemory(ring);
  756. if (err)
  757. goto err_kfree_txhdr_cache;
  758. err = dmacontroller_setup(ring);
  759. if (err)
  760. goto err_free_ringmemory;
  761. out:
  762. return ring;
  763. err_free_ringmemory:
  764. free_ringmemory(ring);
  765. err_kfree_txhdr_cache:
  766. kfree(ring->txhdr_cache);
  767. err_kfree_meta:
  768. kfree(ring->meta);
  769. err_kfree_ring:
  770. kfree(ring);
  771. ring = NULL;
  772. goto out;
  773. }
  774. /* Main cleanup function. */
  775. static void b43_destroy_dmaring(struct b43_dmaring *ring)
  776. {
  777. if (!ring)
  778. return;
  779. b43dbg(ring->dev->wl, "DMA-%s 0x%04X (%s) max used slots: %d/%d\n",
  780. (ring->dma64) ? "64" : "32",
  781. ring->mmio_base,
  782. (ring->tx) ? "TX" : "RX", ring->max_used_slots, ring->nr_slots);
  783. /* Device IRQs are disabled prior entering this function,
  784. * so no need to take care of concurrency with rx handler stuff.
  785. */
  786. dmacontroller_cleanup(ring);
  787. free_all_descbuffers(ring);
  788. free_ringmemory(ring);
  789. kfree(ring->txhdr_cache);
  790. kfree(ring->meta);
  791. kfree(ring);
  792. }
  793. void b43_dma_free(struct b43_wldev *dev)
  794. {
  795. struct b43_dma *dma;
  796. if (b43_using_pio(dev))
  797. return;
  798. dma = &dev->dma;
  799. b43_destroy_dmaring(dma->rx_ring3);
  800. dma->rx_ring3 = NULL;
  801. b43_destroy_dmaring(dma->rx_ring0);
  802. dma->rx_ring0 = NULL;
  803. b43_destroy_dmaring(dma->tx_ring5);
  804. dma->tx_ring5 = NULL;
  805. b43_destroy_dmaring(dma->tx_ring4);
  806. dma->tx_ring4 = NULL;
  807. b43_destroy_dmaring(dma->tx_ring3);
  808. dma->tx_ring3 = NULL;
  809. b43_destroy_dmaring(dma->tx_ring2);
  810. dma->tx_ring2 = NULL;
  811. b43_destroy_dmaring(dma->tx_ring1);
  812. dma->tx_ring1 = NULL;
  813. b43_destroy_dmaring(dma->tx_ring0);
  814. dma->tx_ring0 = NULL;
  815. }
  816. int b43_dma_init(struct b43_wldev *dev)
  817. {
  818. struct b43_dma *dma = &dev->dma;
  819. struct b43_dmaring *ring;
  820. int err;
  821. u64 dmamask;
  822. int dma64 = 0;
  823. dmamask = supported_dma_mask(dev);
  824. if (dmamask == DMA_64BIT_MASK)
  825. dma64 = 1;
  826. err = ssb_dma_set_mask(dev->dev, dmamask);
  827. if (err) {
  828. #ifdef B43_PIO
  829. b43warn(dev->wl, "DMA for this device not supported. "
  830. "Falling back to PIO\n");
  831. dev->__using_pio = 1;
  832. return -EAGAIN;
  833. #else
  834. b43err(dev->wl, "DMA for this device not supported and "
  835. "no PIO support compiled in\n");
  836. return -EOPNOTSUPP;
  837. #endif
  838. }
  839. err = -ENOMEM;
  840. /* setup TX DMA channels. */
  841. ring = b43_setup_dmaring(dev, 0, 1, dma64);
  842. if (!ring)
  843. goto out;
  844. dma->tx_ring0 = ring;
  845. ring = b43_setup_dmaring(dev, 1, 1, dma64);
  846. if (!ring)
  847. goto err_destroy_tx0;
  848. dma->tx_ring1 = ring;
  849. ring = b43_setup_dmaring(dev, 2, 1, dma64);
  850. if (!ring)
  851. goto err_destroy_tx1;
  852. dma->tx_ring2 = ring;
  853. ring = b43_setup_dmaring(dev, 3, 1, dma64);
  854. if (!ring)
  855. goto err_destroy_tx2;
  856. dma->tx_ring3 = ring;
  857. ring = b43_setup_dmaring(dev, 4, 1, dma64);
  858. if (!ring)
  859. goto err_destroy_tx3;
  860. dma->tx_ring4 = ring;
  861. ring = b43_setup_dmaring(dev, 5, 1, dma64);
  862. if (!ring)
  863. goto err_destroy_tx4;
  864. dma->tx_ring5 = ring;
  865. /* setup RX DMA channels. */
  866. ring = b43_setup_dmaring(dev, 0, 0, dma64);
  867. if (!ring)
  868. goto err_destroy_tx5;
  869. dma->rx_ring0 = ring;
  870. if (dev->dev->id.revision < 5) {
  871. ring = b43_setup_dmaring(dev, 3, 0, dma64);
  872. if (!ring)
  873. goto err_destroy_rx0;
  874. dma->rx_ring3 = ring;
  875. }
  876. b43dbg(dev->wl, "%d-bit DMA initialized\n",
  877. (dmamask == DMA_64BIT_MASK) ? 64 :
  878. (dmamask == DMA_32BIT_MASK) ? 32 : 30);
  879. err = 0;
  880. out:
  881. return err;
  882. err_destroy_rx0:
  883. b43_destroy_dmaring(dma->rx_ring0);
  884. dma->rx_ring0 = NULL;
  885. err_destroy_tx5:
  886. b43_destroy_dmaring(dma->tx_ring5);
  887. dma->tx_ring5 = NULL;
  888. err_destroy_tx4:
  889. b43_destroy_dmaring(dma->tx_ring4);
  890. dma->tx_ring4 = NULL;
  891. err_destroy_tx3:
  892. b43_destroy_dmaring(dma->tx_ring3);
  893. dma->tx_ring3 = NULL;
  894. err_destroy_tx2:
  895. b43_destroy_dmaring(dma->tx_ring2);
  896. dma->tx_ring2 = NULL;
  897. err_destroy_tx1:
  898. b43_destroy_dmaring(dma->tx_ring1);
  899. dma->tx_ring1 = NULL;
  900. err_destroy_tx0:
  901. b43_destroy_dmaring(dma->tx_ring0);
  902. dma->tx_ring0 = NULL;
  903. goto out;
  904. }
  905. /* Generate a cookie for the TX header. */
  906. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  907. {
  908. u16 cookie = 0x1000;
  909. /* Use the upper 4 bits of the cookie as
  910. * DMA controller ID and store the slot number
  911. * in the lower 12 bits.
  912. * Note that the cookie must never be 0, as this
  913. * is a special value used in RX path.
  914. */
  915. switch (ring->index) {
  916. case 0:
  917. cookie = 0xA000;
  918. break;
  919. case 1:
  920. cookie = 0xB000;
  921. break;
  922. case 2:
  923. cookie = 0xC000;
  924. break;
  925. case 3:
  926. cookie = 0xD000;
  927. break;
  928. case 4:
  929. cookie = 0xE000;
  930. break;
  931. case 5:
  932. cookie = 0xF000;
  933. break;
  934. }
  935. B43_WARN_ON(slot & ~0x0FFF);
  936. cookie |= (u16) slot;
  937. return cookie;
  938. }
  939. /* Inspect a cookie and find out to which controller/slot it belongs. */
  940. static
  941. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  942. {
  943. struct b43_dma *dma = &dev->dma;
  944. struct b43_dmaring *ring = NULL;
  945. switch (cookie & 0xF000) {
  946. case 0xA000:
  947. ring = dma->tx_ring0;
  948. break;
  949. case 0xB000:
  950. ring = dma->tx_ring1;
  951. break;
  952. case 0xC000:
  953. ring = dma->tx_ring2;
  954. break;
  955. case 0xD000:
  956. ring = dma->tx_ring3;
  957. break;
  958. case 0xE000:
  959. ring = dma->tx_ring4;
  960. break;
  961. case 0xF000:
  962. ring = dma->tx_ring5;
  963. break;
  964. default:
  965. B43_WARN_ON(1);
  966. }
  967. *slot = (cookie & 0x0FFF);
  968. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  969. return ring;
  970. }
  971. static int dma_tx_fragment(struct b43_dmaring *ring,
  972. struct sk_buff *skb,
  973. struct ieee80211_tx_control *ctl)
  974. {
  975. const struct b43_dma_ops *ops = ring->ops;
  976. u8 *header;
  977. int slot;
  978. int err;
  979. struct b43_dmadesc_generic *desc;
  980. struct b43_dmadesc_meta *meta;
  981. struct b43_dmadesc_meta *meta_hdr;
  982. struct sk_buff *bounce_skb;
  983. #define SLOTS_PER_PACKET 2
  984. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  985. /* Get a slot for the header. */
  986. slot = request_slot(ring);
  987. desc = ops->idx2desc(ring, slot, &meta_hdr);
  988. memset(meta_hdr, 0, sizeof(*meta_hdr));
  989. header = &(ring->txhdr_cache[slot * sizeof(struct b43_txhdr_fw4)]);
  990. b43_generate_txhdr(ring->dev, header,
  991. skb->data, skb->len, ctl,
  992. generate_cookie(ring, slot));
  993. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  994. sizeof(struct b43_txhdr_fw4), 1);
  995. if (dma_mapping_error(meta_hdr->dmaaddr))
  996. return -EIO;
  997. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  998. sizeof(struct b43_txhdr_fw4), 1, 0, 0);
  999. /* Get a slot for the payload. */
  1000. slot = request_slot(ring);
  1001. desc = ops->idx2desc(ring, slot, &meta);
  1002. memset(meta, 0, sizeof(*meta));
  1003. memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
  1004. meta->skb = skb;
  1005. meta->is_last_fragment = 1;
  1006. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1007. /* create a bounce buffer in zone_dma on mapping failure. */
  1008. if (dma_mapping_error(meta->dmaaddr)) {
  1009. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  1010. if (!bounce_skb) {
  1011. err = -ENOMEM;
  1012. goto out_unmap_hdr;
  1013. }
  1014. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1015. dev_kfree_skb_any(skb);
  1016. skb = bounce_skb;
  1017. meta->skb = skb;
  1018. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1019. if (dma_mapping_error(meta->dmaaddr)) {
  1020. err = -EIO;
  1021. goto out_free_bounce;
  1022. }
  1023. }
  1024. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1025. /* Now transfer the whole frame. */
  1026. wmb();
  1027. ops->poke_tx(ring, next_slot(ring, slot));
  1028. return 0;
  1029. out_free_bounce:
  1030. dev_kfree_skb_any(skb);
  1031. out_unmap_hdr:
  1032. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1033. sizeof(struct b43_txhdr_fw4), 1);
  1034. return err;
  1035. }
  1036. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1037. {
  1038. #ifdef CONFIG_B43_DEBUG
  1039. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1040. /* Check if we should inject another ringbuffer overflow
  1041. * to test handling of this situation in the stack. */
  1042. unsigned long next_overflow;
  1043. next_overflow = ring->last_injected_overflow + HZ;
  1044. if (time_after(jiffies, next_overflow)) {
  1045. ring->last_injected_overflow = jiffies;
  1046. b43dbg(ring->dev->wl,
  1047. "Injecting TX ring overflow on "
  1048. "DMA controller %d\n", ring->index);
  1049. return 1;
  1050. }
  1051. }
  1052. #endif /* CONFIG_B43_DEBUG */
  1053. return 0;
  1054. }
  1055. int b43_dma_tx(struct b43_wldev *dev,
  1056. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  1057. {
  1058. struct b43_dmaring *ring;
  1059. int err = 0;
  1060. unsigned long flags;
  1061. ring = priority_to_txring(dev, ctl->queue);
  1062. spin_lock_irqsave(&ring->lock, flags);
  1063. B43_WARN_ON(!ring->tx);
  1064. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1065. b43warn(dev->wl, "DMA queue overflow\n");
  1066. err = -ENOSPC;
  1067. goto out_unlock;
  1068. }
  1069. /* Check if the queue was stopped in mac80211,
  1070. * but we got called nevertheless.
  1071. * That would be a mac80211 bug. */
  1072. B43_WARN_ON(ring->stopped);
  1073. err = dma_tx_fragment(ring, skb, ctl);
  1074. if (unlikely(err)) {
  1075. b43err(dev->wl, "DMA tx mapping failure\n");
  1076. goto out_unlock;
  1077. }
  1078. ring->nr_tx_packets++;
  1079. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1080. should_inject_overflow(ring)) {
  1081. /* This TX ring is full. */
  1082. ieee80211_stop_queue(dev->wl->hw, txring_to_priority(ring));
  1083. ring->stopped = 1;
  1084. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1085. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1086. }
  1087. }
  1088. out_unlock:
  1089. spin_unlock_irqrestore(&ring->lock, flags);
  1090. return err;
  1091. }
  1092. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1093. const struct b43_txstatus *status)
  1094. {
  1095. const struct b43_dma_ops *ops;
  1096. struct b43_dmaring *ring;
  1097. struct b43_dmadesc_generic *desc;
  1098. struct b43_dmadesc_meta *meta;
  1099. int slot;
  1100. ring = parse_cookie(dev, status->cookie, &slot);
  1101. if (unlikely(!ring))
  1102. return;
  1103. B43_WARN_ON(!irqs_disabled());
  1104. spin_lock(&ring->lock);
  1105. B43_WARN_ON(!ring->tx);
  1106. ops = ring->ops;
  1107. while (1) {
  1108. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1109. desc = ops->idx2desc(ring, slot, &meta);
  1110. if (meta->skb)
  1111. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
  1112. 1);
  1113. else
  1114. unmap_descbuffer(ring, meta->dmaaddr,
  1115. sizeof(struct b43_txhdr_fw4), 1);
  1116. if (meta->is_last_fragment) {
  1117. B43_WARN_ON(!meta->skb);
  1118. /* Call back to inform the ieee80211 subsystem about the
  1119. * status of the transmission.
  1120. * Some fields of txstat are already filled in dma_tx().
  1121. */
  1122. if (status->acked) {
  1123. meta->txstat.flags |= IEEE80211_TX_STATUS_ACK;
  1124. } else {
  1125. if (!(meta->txstat.control.flags
  1126. & IEEE80211_TXCTL_NO_ACK))
  1127. meta->txstat.excessive_retries = 1;
  1128. }
  1129. if (status->frame_count == 0) {
  1130. /* The frame was not transmitted at all. */
  1131. meta->txstat.retry_count = 0;
  1132. } else
  1133. meta->txstat.retry_count = status->frame_count - 1;
  1134. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
  1135. &(meta->txstat));
  1136. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1137. meta->skb = NULL;
  1138. } else {
  1139. /* No need to call free_descriptor_buffer here, as
  1140. * this is only the txhdr, which is not allocated.
  1141. */
  1142. B43_WARN_ON(meta->skb);
  1143. }
  1144. /* Everything unmapped and free'd. So it's not used anymore. */
  1145. ring->used_slots--;
  1146. if (meta->is_last_fragment)
  1147. break;
  1148. slot = next_slot(ring, slot);
  1149. }
  1150. dev->stats.last_tx = jiffies;
  1151. if (ring->stopped) {
  1152. B43_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1153. ieee80211_wake_queue(dev->wl->hw, txring_to_priority(ring));
  1154. ring->stopped = 0;
  1155. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1156. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1157. }
  1158. }
  1159. spin_unlock(&ring->lock);
  1160. }
  1161. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1162. struct ieee80211_tx_queue_stats *stats)
  1163. {
  1164. const int nr_queues = dev->wl->hw->queues;
  1165. struct b43_dmaring *ring;
  1166. struct ieee80211_tx_queue_stats_data *data;
  1167. unsigned long flags;
  1168. int i;
  1169. for (i = 0; i < nr_queues; i++) {
  1170. data = &(stats->data[i]);
  1171. ring = priority_to_txring(dev, i);
  1172. spin_lock_irqsave(&ring->lock, flags);
  1173. data->len = ring->used_slots / SLOTS_PER_PACKET;
  1174. data->limit = ring->nr_slots / SLOTS_PER_PACKET;
  1175. data->count = ring->nr_tx_packets;
  1176. spin_unlock_irqrestore(&ring->lock, flags);
  1177. }
  1178. }
  1179. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1180. {
  1181. const struct b43_dma_ops *ops = ring->ops;
  1182. struct b43_dmadesc_generic *desc;
  1183. struct b43_dmadesc_meta *meta;
  1184. struct b43_rxhdr_fw4 *rxhdr;
  1185. struct sk_buff *skb;
  1186. u16 len;
  1187. int err;
  1188. dma_addr_t dmaaddr;
  1189. desc = ops->idx2desc(ring, *slot, &meta);
  1190. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1191. skb = meta->skb;
  1192. if (ring->index == 3) {
  1193. /* We received an xmit status. */
  1194. struct b43_hwtxstatus *hw = (struct b43_hwtxstatus *)skb->data;
  1195. int i = 0;
  1196. while (hw->cookie == 0) {
  1197. if (i > 100)
  1198. break;
  1199. i++;
  1200. udelay(2);
  1201. barrier();
  1202. }
  1203. b43_handle_hwtxstatus(ring->dev, hw);
  1204. /* recycle the descriptor buffer. */
  1205. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1206. ring->rx_buffersize);
  1207. return;
  1208. }
  1209. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1210. len = le16_to_cpu(rxhdr->frame_len);
  1211. if (len == 0) {
  1212. int i = 0;
  1213. do {
  1214. udelay(2);
  1215. barrier();
  1216. len = le16_to_cpu(rxhdr->frame_len);
  1217. } while (len == 0 && i++ < 5);
  1218. if (unlikely(len == 0)) {
  1219. /* recycle the descriptor buffer. */
  1220. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1221. ring->rx_buffersize);
  1222. goto drop;
  1223. }
  1224. }
  1225. if (unlikely(len > ring->rx_buffersize)) {
  1226. /* The data did not fit into one descriptor buffer
  1227. * and is split over multiple buffers.
  1228. * This should never happen, as we try to allocate buffers
  1229. * big enough. So simply ignore this packet.
  1230. */
  1231. int cnt = 0;
  1232. s32 tmp = len;
  1233. while (1) {
  1234. desc = ops->idx2desc(ring, *slot, &meta);
  1235. /* recycle the descriptor buffer. */
  1236. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1237. ring->rx_buffersize);
  1238. *slot = next_slot(ring, *slot);
  1239. cnt++;
  1240. tmp -= ring->rx_buffersize;
  1241. if (tmp <= 0)
  1242. break;
  1243. }
  1244. b43err(ring->dev->wl, "DMA RX buffer too small "
  1245. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1246. len, ring->rx_buffersize, cnt);
  1247. goto drop;
  1248. }
  1249. dmaaddr = meta->dmaaddr;
  1250. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1251. if (unlikely(err)) {
  1252. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1253. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1254. goto drop;
  1255. }
  1256. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1257. skb_put(skb, len + ring->frameoffset);
  1258. skb_pull(skb, ring->frameoffset);
  1259. b43_rx(ring->dev, skb, rxhdr);
  1260. drop:
  1261. return;
  1262. }
  1263. void b43_dma_rx(struct b43_dmaring *ring)
  1264. {
  1265. const struct b43_dma_ops *ops = ring->ops;
  1266. int slot, current_slot;
  1267. int used_slots = 0;
  1268. B43_WARN_ON(ring->tx);
  1269. current_slot = ops->get_current_rxslot(ring);
  1270. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1271. slot = ring->current_slot;
  1272. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1273. dma_rx(ring, &slot);
  1274. update_max_used_slots(ring, ++used_slots);
  1275. }
  1276. ops->set_current_rxslot(ring, slot);
  1277. ring->current_slot = slot;
  1278. }
  1279. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1280. {
  1281. unsigned long flags;
  1282. spin_lock_irqsave(&ring->lock, flags);
  1283. B43_WARN_ON(!ring->tx);
  1284. ring->ops->tx_suspend(ring);
  1285. spin_unlock_irqrestore(&ring->lock, flags);
  1286. }
  1287. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1288. {
  1289. unsigned long flags;
  1290. spin_lock_irqsave(&ring->lock, flags);
  1291. B43_WARN_ON(!ring->tx);
  1292. ring->ops->tx_resume(ring);
  1293. spin_unlock_irqrestore(&ring->lock, flags);
  1294. }
  1295. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1296. {
  1297. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1298. b43_dma_tx_suspend_ring(dev->dma.tx_ring0);
  1299. b43_dma_tx_suspend_ring(dev->dma.tx_ring1);
  1300. b43_dma_tx_suspend_ring(dev->dma.tx_ring2);
  1301. b43_dma_tx_suspend_ring(dev->dma.tx_ring3);
  1302. b43_dma_tx_suspend_ring(dev->dma.tx_ring4);
  1303. b43_dma_tx_suspend_ring(dev->dma.tx_ring5);
  1304. }
  1305. void b43_dma_tx_resume(struct b43_wldev *dev)
  1306. {
  1307. b43_dma_tx_resume_ring(dev->dma.tx_ring5);
  1308. b43_dma_tx_resume_ring(dev->dma.tx_ring4);
  1309. b43_dma_tx_resume_ring(dev->dma.tx_ring3);
  1310. b43_dma_tx_resume_ring(dev->dma.tx_ring2);
  1311. b43_dma_tx_resume_ring(dev->dma.tx_ring1);
  1312. b43_dma_tx_resume_ring(dev->dma.tx_ring0);
  1313. b43_power_saving_ctl_bits(dev, 0);
  1314. }