nouveau_drv.h 51 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. #include "nouveau_util.h"
  49. struct nouveau_grctx;
  50. struct nouveau_vram;
  51. #include "nouveau_vm.h"
  52. #define MAX_NUM_DCB_ENTRIES 16
  53. #define NOUVEAU_MAX_CHANNEL_NR 128
  54. #define NOUVEAU_MAX_TILE_NR 15
  55. #define NV50_VM_MAX_VRAM (2*1024*1024*1024ULL)
  56. #define NV50_VM_BLOCK (512*1024*1024ULL)
  57. #define NV50_VM_VRAM_NR (NV50_VM_MAX_VRAM / NV50_VM_BLOCK)
  58. struct nouveau_vram {
  59. struct drm_device *dev;
  60. struct nouveau_vma bar_vma;
  61. struct list_head regions;
  62. u32 memtype;
  63. u64 offset;
  64. u64 size;
  65. };
  66. struct nouveau_tile_reg {
  67. bool used;
  68. uint32_t addr;
  69. uint32_t limit;
  70. uint32_t pitch;
  71. uint32_t zcomp;
  72. struct drm_mm_node *tag_mem;
  73. struct nouveau_fence *fence;
  74. };
  75. struct nouveau_bo {
  76. struct ttm_buffer_object bo;
  77. struct ttm_placement placement;
  78. u32 placements[3];
  79. u32 busy_placements[3];
  80. struct ttm_bo_kmap_obj kmap;
  81. struct list_head head;
  82. /* protected by ttm_bo_reserve() */
  83. struct drm_file *reserved_by;
  84. struct list_head entry;
  85. int pbbo_index;
  86. bool validate_mapped;
  87. struct nouveau_channel *channel;
  88. bool mappable;
  89. bool no_vm;
  90. uint32_t tile_mode;
  91. uint32_t tile_flags;
  92. struct nouveau_tile_reg *tile;
  93. struct drm_gem_object *gem;
  94. int pin_refcnt;
  95. };
  96. #define nouveau_bo_tile_layout(nvbo) \
  97. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  98. static inline struct nouveau_bo *
  99. nouveau_bo(struct ttm_buffer_object *bo)
  100. {
  101. return container_of(bo, struct nouveau_bo, bo);
  102. }
  103. static inline struct nouveau_bo *
  104. nouveau_gem_object(struct drm_gem_object *gem)
  105. {
  106. return gem ? gem->driver_private : NULL;
  107. }
  108. /* TODO: submit equivalent to TTM generic API upstream? */
  109. static inline void __iomem *
  110. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  111. {
  112. bool is_iomem;
  113. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  114. &nvbo->kmap, &is_iomem);
  115. WARN_ON_ONCE(ioptr && !is_iomem);
  116. return ioptr;
  117. }
  118. enum nouveau_flags {
  119. NV_NFORCE = 0x10000000,
  120. NV_NFORCE2 = 0x20000000
  121. };
  122. #define NVOBJ_ENGINE_SW 0
  123. #define NVOBJ_ENGINE_GR 1
  124. #define NVOBJ_ENGINE_PPP 2
  125. #define NVOBJ_ENGINE_COPY 3
  126. #define NVOBJ_ENGINE_VP 4
  127. #define NVOBJ_ENGINE_CRYPT 5
  128. #define NVOBJ_ENGINE_BSP 6
  129. #define NVOBJ_ENGINE_DISPLAY 0xcafe0001
  130. #define NVOBJ_ENGINE_INT 0xdeadbeef
  131. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  132. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  133. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  134. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  135. struct nouveau_gpuobj {
  136. struct drm_device *dev;
  137. struct kref refcount;
  138. struct list_head list;
  139. void *node;
  140. u32 *suspend;
  141. uint32_t flags;
  142. u32 size;
  143. u32 pinst;
  144. u32 cinst;
  145. u64 vinst;
  146. uint32_t engine;
  147. uint32_t class;
  148. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  149. void *priv;
  150. };
  151. struct nouveau_page_flip_state {
  152. struct list_head head;
  153. struct drm_pending_vblank_event *event;
  154. int crtc, bpp, pitch, x, y;
  155. uint64_t offset;
  156. };
  157. enum nouveau_channel_mutex_class {
  158. NOUVEAU_UCHANNEL_MUTEX,
  159. NOUVEAU_KCHANNEL_MUTEX
  160. };
  161. struct nouveau_channel {
  162. struct drm_device *dev;
  163. int id;
  164. /* references to the channel data structure */
  165. struct kref ref;
  166. /* users of the hardware channel resources, the hardware
  167. * context will be kicked off when it reaches zero. */
  168. atomic_t users;
  169. struct mutex mutex;
  170. /* owner of this fifo */
  171. struct drm_file *file_priv;
  172. /* mapping of the fifo itself */
  173. struct drm_local_map *map;
  174. /* mapping of the regs controling the fifo */
  175. void __iomem *user;
  176. uint32_t user_get;
  177. uint32_t user_put;
  178. /* Fencing */
  179. struct {
  180. /* lock protects the pending list only */
  181. spinlock_t lock;
  182. struct list_head pending;
  183. uint32_t sequence;
  184. uint32_t sequence_ack;
  185. atomic_t last_sequence_irq;
  186. } fence;
  187. /* DMA push buffer */
  188. struct nouveau_gpuobj *pushbuf;
  189. struct nouveau_bo *pushbuf_bo;
  190. uint32_t pushbuf_base;
  191. /* Notifier memory */
  192. struct nouveau_bo *notifier_bo;
  193. struct drm_mm notifier_heap;
  194. /* PFIFO context */
  195. struct nouveau_gpuobj *ramfc;
  196. struct nouveau_gpuobj *cache;
  197. /* PGRAPH context */
  198. /* XXX may be merge 2 pointers as private data ??? */
  199. struct nouveau_gpuobj *ramin_grctx;
  200. struct nouveau_gpuobj *crypt_ctx;
  201. void *pgraph_ctx;
  202. /* NV50 VM */
  203. struct nouveau_vm *vm;
  204. struct nouveau_gpuobj *vm_pd;
  205. struct nouveau_gpuobj *vm_gart_pt;
  206. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  207. /* Objects */
  208. struct nouveau_gpuobj *ramin; /* Private instmem */
  209. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  210. struct nouveau_ramht *ramht; /* Hash table */
  211. /* GPU object info for stuff used in-kernel (mm_enabled) */
  212. uint32_t m2mf_ntfy;
  213. uint32_t vram_handle;
  214. uint32_t gart_handle;
  215. bool accel_done;
  216. /* Push buffer state (only for drm's channel on !mm_enabled) */
  217. struct {
  218. int max;
  219. int free;
  220. int cur;
  221. int put;
  222. /* access via pushbuf_bo */
  223. int ib_base;
  224. int ib_max;
  225. int ib_free;
  226. int ib_put;
  227. } dma;
  228. uint32_t sw_subchannel[8];
  229. struct {
  230. struct nouveau_gpuobj *vblsem;
  231. uint32_t vblsem_head;
  232. uint32_t vblsem_offset;
  233. uint32_t vblsem_rval;
  234. struct list_head vbl_wait;
  235. struct list_head flip;
  236. } nvsw;
  237. struct {
  238. bool active;
  239. char name[32];
  240. struct drm_info_list info;
  241. } debugfs;
  242. };
  243. struct nouveau_instmem_engine {
  244. void *priv;
  245. int (*init)(struct drm_device *dev);
  246. void (*takedown)(struct drm_device *dev);
  247. int (*suspend)(struct drm_device *dev);
  248. void (*resume)(struct drm_device *dev);
  249. int (*get)(struct nouveau_gpuobj *, u32 size, u32 align);
  250. void (*put)(struct nouveau_gpuobj *);
  251. int (*map)(struct nouveau_gpuobj *);
  252. void (*unmap)(struct nouveau_gpuobj *);
  253. void (*flush)(struct drm_device *);
  254. };
  255. struct nouveau_mc_engine {
  256. int (*init)(struct drm_device *dev);
  257. void (*takedown)(struct drm_device *dev);
  258. };
  259. struct nouveau_timer_engine {
  260. int (*init)(struct drm_device *dev);
  261. void (*takedown)(struct drm_device *dev);
  262. uint64_t (*read)(struct drm_device *dev);
  263. };
  264. struct nouveau_fb_engine {
  265. int num_tiles;
  266. struct drm_mm tag_heap;
  267. void *priv;
  268. int (*init)(struct drm_device *dev);
  269. void (*takedown)(struct drm_device *dev);
  270. void (*init_tile_region)(struct drm_device *dev, int i,
  271. uint32_t addr, uint32_t size,
  272. uint32_t pitch, uint32_t flags);
  273. void (*set_tile_region)(struct drm_device *dev, int i);
  274. void (*free_tile_region)(struct drm_device *dev, int i);
  275. };
  276. struct nouveau_fifo_engine {
  277. int channels;
  278. struct nouveau_gpuobj *playlist[2];
  279. int cur_playlist;
  280. int (*init)(struct drm_device *);
  281. void (*takedown)(struct drm_device *);
  282. void (*disable)(struct drm_device *);
  283. void (*enable)(struct drm_device *);
  284. bool (*reassign)(struct drm_device *, bool enable);
  285. bool (*cache_pull)(struct drm_device *dev, bool enable);
  286. int (*channel_id)(struct drm_device *);
  287. int (*create_context)(struct nouveau_channel *);
  288. void (*destroy_context)(struct nouveau_channel *);
  289. int (*load_context)(struct nouveau_channel *);
  290. int (*unload_context)(struct drm_device *);
  291. void (*tlb_flush)(struct drm_device *dev);
  292. };
  293. struct nouveau_pgraph_engine {
  294. bool accel_blocked;
  295. bool registered;
  296. int grctx_size;
  297. /* NV2x/NV3x context table (0x400780) */
  298. struct nouveau_gpuobj *ctx_table;
  299. int (*init)(struct drm_device *);
  300. void (*takedown)(struct drm_device *);
  301. void (*fifo_access)(struct drm_device *, bool);
  302. struct nouveau_channel *(*channel)(struct drm_device *);
  303. int (*create_context)(struct nouveau_channel *);
  304. void (*destroy_context)(struct nouveau_channel *);
  305. int (*load_context)(struct nouveau_channel *);
  306. int (*unload_context)(struct drm_device *);
  307. void (*tlb_flush)(struct drm_device *dev);
  308. void (*set_tile_region)(struct drm_device *dev, int i);
  309. };
  310. struct nouveau_display_engine {
  311. int (*early_init)(struct drm_device *);
  312. void (*late_takedown)(struct drm_device *);
  313. int (*create)(struct drm_device *);
  314. int (*init)(struct drm_device *);
  315. void (*destroy)(struct drm_device *);
  316. };
  317. struct nouveau_gpio_engine {
  318. void *priv;
  319. int (*init)(struct drm_device *);
  320. void (*takedown)(struct drm_device *);
  321. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  322. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  323. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  324. void (*)(void *, int), void *);
  325. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  326. void (*)(void *, int), void *);
  327. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  328. };
  329. struct nouveau_pm_voltage_level {
  330. u8 voltage;
  331. u8 vid;
  332. };
  333. struct nouveau_pm_voltage {
  334. bool supported;
  335. u8 vid_mask;
  336. struct nouveau_pm_voltage_level *level;
  337. int nr_level;
  338. };
  339. #define NOUVEAU_PM_MAX_LEVEL 8
  340. struct nouveau_pm_level {
  341. struct device_attribute dev_attr;
  342. char name[32];
  343. int id;
  344. u32 core;
  345. u32 memory;
  346. u32 shader;
  347. u32 unk05;
  348. u8 voltage;
  349. u8 fanspeed;
  350. u16 memscript;
  351. };
  352. struct nouveau_pm_temp_sensor_constants {
  353. u16 offset_constant;
  354. s16 offset_mult;
  355. u16 offset_div;
  356. u16 slope_mult;
  357. u16 slope_div;
  358. };
  359. struct nouveau_pm_threshold_temp {
  360. s16 critical;
  361. s16 down_clock;
  362. s16 fan_boost;
  363. };
  364. struct nouveau_pm_memtiming {
  365. u32 reg_100220;
  366. u32 reg_100224;
  367. u32 reg_100228;
  368. u32 reg_10022c;
  369. u32 reg_100230;
  370. u32 reg_100234;
  371. u32 reg_100238;
  372. u32 reg_10023c;
  373. };
  374. struct nouveau_pm_memtimings {
  375. bool supported;
  376. struct nouveau_pm_memtiming *timing;
  377. int nr_timing;
  378. };
  379. struct nouveau_pm_engine {
  380. struct nouveau_pm_voltage voltage;
  381. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  382. int nr_perflvl;
  383. struct nouveau_pm_memtimings memtimings;
  384. struct nouveau_pm_temp_sensor_constants sensor_constants;
  385. struct nouveau_pm_threshold_temp threshold_temp;
  386. struct nouveau_pm_level boot;
  387. struct nouveau_pm_level *cur;
  388. struct device *hwmon;
  389. struct notifier_block acpi_nb;
  390. int (*clock_get)(struct drm_device *, u32 id);
  391. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  392. u32 id, int khz);
  393. void (*clock_set)(struct drm_device *, void *);
  394. int (*voltage_get)(struct drm_device *);
  395. int (*voltage_set)(struct drm_device *, int voltage);
  396. int (*fanspeed_get)(struct drm_device *);
  397. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  398. int (*temp_get)(struct drm_device *);
  399. };
  400. struct nouveau_crypt_engine {
  401. bool registered;
  402. int (*init)(struct drm_device *);
  403. void (*takedown)(struct drm_device *);
  404. int (*create_context)(struct nouveau_channel *);
  405. void (*destroy_context)(struct nouveau_channel *);
  406. void (*tlb_flush)(struct drm_device *dev);
  407. };
  408. struct nouveau_engine {
  409. struct nouveau_instmem_engine instmem;
  410. struct nouveau_mc_engine mc;
  411. struct nouveau_timer_engine timer;
  412. struct nouveau_fb_engine fb;
  413. struct nouveau_pgraph_engine graph;
  414. struct nouveau_fifo_engine fifo;
  415. struct nouveau_display_engine display;
  416. struct nouveau_gpio_engine gpio;
  417. struct nouveau_pm_engine pm;
  418. struct nouveau_crypt_engine crypt;
  419. };
  420. struct nouveau_pll_vals {
  421. union {
  422. struct {
  423. #ifdef __BIG_ENDIAN
  424. uint8_t N1, M1, N2, M2;
  425. #else
  426. uint8_t M1, N1, M2, N2;
  427. #endif
  428. };
  429. struct {
  430. uint16_t NM1, NM2;
  431. } __attribute__((packed));
  432. };
  433. int log2P;
  434. int refclk;
  435. };
  436. enum nv04_fp_display_regs {
  437. FP_DISPLAY_END,
  438. FP_TOTAL,
  439. FP_CRTC,
  440. FP_SYNC_START,
  441. FP_SYNC_END,
  442. FP_VALID_START,
  443. FP_VALID_END
  444. };
  445. struct nv04_crtc_reg {
  446. unsigned char MiscOutReg;
  447. uint8_t CRTC[0xa0];
  448. uint8_t CR58[0x10];
  449. uint8_t Sequencer[5];
  450. uint8_t Graphics[9];
  451. uint8_t Attribute[21];
  452. unsigned char DAC[768];
  453. /* PCRTC regs */
  454. uint32_t fb_start;
  455. uint32_t crtc_cfg;
  456. uint32_t cursor_cfg;
  457. uint32_t gpio_ext;
  458. uint32_t crtc_830;
  459. uint32_t crtc_834;
  460. uint32_t crtc_850;
  461. uint32_t crtc_eng_ctrl;
  462. /* PRAMDAC regs */
  463. uint32_t nv10_cursync;
  464. struct nouveau_pll_vals pllvals;
  465. uint32_t ramdac_gen_ctrl;
  466. uint32_t ramdac_630;
  467. uint32_t ramdac_634;
  468. uint32_t tv_setup;
  469. uint32_t tv_vtotal;
  470. uint32_t tv_vskew;
  471. uint32_t tv_vsync_delay;
  472. uint32_t tv_htotal;
  473. uint32_t tv_hskew;
  474. uint32_t tv_hsync_delay;
  475. uint32_t tv_hsync_delay2;
  476. uint32_t fp_horiz_regs[7];
  477. uint32_t fp_vert_regs[7];
  478. uint32_t dither;
  479. uint32_t fp_control;
  480. uint32_t dither_regs[6];
  481. uint32_t fp_debug_0;
  482. uint32_t fp_debug_1;
  483. uint32_t fp_debug_2;
  484. uint32_t fp_margin_color;
  485. uint32_t ramdac_8c0;
  486. uint32_t ramdac_a20;
  487. uint32_t ramdac_a24;
  488. uint32_t ramdac_a34;
  489. uint32_t ctv_regs[38];
  490. };
  491. struct nv04_output_reg {
  492. uint32_t output;
  493. int head;
  494. };
  495. struct nv04_mode_state {
  496. struct nv04_crtc_reg crtc_reg[2];
  497. uint32_t pllsel;
  498. uint32_t sel_clk;
  499. };
  500. enum nouveau_card_type {
  501. NV_04 = 0x00,
  502. NV_10 = 0x10,
  503. NV_20 = 0x20,
  504. NV_30 = 0x30,
  505. NV_40 = 0x40,
  506. NV_50 = 0x50,
  507. NV_C0 = 0xc0,
  508. };
  509. struct drm_nouveau_private {
  510. struct drm_device *dev;
  511. /* the card type, takes NV_* as values */
  512. enum nouveau_card_type card_type;
  513. /* exact chipset, derived from NV_PMC_BOOT_0 */
  514. int chipset;
  515. int flags;
  516. void __iomem *mmio;
  517. spinlock_t ramin_lock;
  518. void __iomem *ramin;
  519. u32 ramin_size;
  520. u32 ramin_base;
  521. bool ramin_available;
  522. struct drm_mm ramin_heap;
  523. struct list_head gpuobj_list;
  524. struct list_head classes;
  525. struct nouveau_bo *vga_ram;
  526. /* interrupt handling */
  527. void (*irq_handler[32])(struct drm_device *);
  528. bool msi_enabled;
  529. struct workqueue_struct *wq;
  530. struct work_struct irq_work;
  531. struct list_head vbl_waiting;
  532. struct {
  533. struct drm_global_reference mem_global_ref;
  534. struct ttm_bo_global_ref bo_global_ref;
  535. struct ttm_bo_device bdev;
  536. atomic_t validate_sequence;
  537. } ttm;
  538. struct {
  539. spinlock_t lock;
  540. struct drm_mm heap;
  541. struct nouveau_bo *bo;
  542. } fence;
  543. struct {
  544. spinlock_t lock;
  545. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  546. } channels;
  547. struct nouveau_engine engine;
  548. struct nouveau_channel *channel;
  549. /* For PFIFO and PGRAPH. */
  550. spinlock_t context_switch_lock;
  551. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  552. struct nouveau_ramht *ramht;
  553. struct nouveau_gpuobj *ramfc;
  554. struct nouveau_gpuobj *ramro;
  555. uint32_t ramin_rsvd_vram;
  556. struct {
  557. enum {
  558. NOUVEAU_GART_NONE = 0,
  559. NOUVEAU_GART_AGP,
  560. NOUVEAU_GART_SGDMA
  561. } type;
  562. uint64_t aper_base;
  563. uint64_t aper_size;
  564. uint64_t aper_free;
  565. struct nouveau_gpuobj *sg_ctxdma;
  566. } gart_info;
  567. /* nv10-nv40 tiling regions */
  568. struct {
  569. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  570. spinlock_t lock;
  571. } tile;
  572. /* VRAM/fb configuration */
  573. uint64_t vram_size;
  574. uint64_t vram_sys_base;
  575. u32 vram_rblock_size;
  576. uint64_t fb_phys;
  577. uint64_t fb_available_size;
  578. uint64_t fb_mappable_pages;
  579. uint64_t fb_aper_free;
  580. int fb_mtrr;
  581. /* BAR control (NV50-) */
  582. struct nouveau_vm *bar1_vm;
  583. struct nouveau_vm *bar3_vm;
  584. /* G8x/G9x virtual address space */
  585. uint64_t vm_gart_base;
  586. uint64_t vm_gart_size;
  587. uint64_t vm_vram_base;
  588. uint64_t vm_vram_size;
  589. uint64_t vm_end;
  590. struct nouveau_gpuobj *vm_vram_pt[NV50_VM_VRAM_NR];
  591. int vm_vram_pt_nr;
  592. struct nvbios vbios;
  593. struct nv04_mode_state mode_reg;
  594. struct nv04_mode_state saved_reg;
  595. uint32_t saved_vga_font[4][16384];
  596. uint32_t crtc_owner;
  597. uint32_t dac_users[4];
  598. struct nouveau_suspend_resume {
  599. uint32_t *ramin_copy;
  600. } susres;
  601. struct backlight_device *backlight;
  602. struct nouveau_channel *evo;
  603. u32 evo_alloc;
  604. struct {
  605. struct dcb_entry *dcb;
  606. u16 script;
  607. u32 pclk;
  608. } evo_irq;
  609. struct {
  610. struct dentry *channel_root;
  611. } debugfs;
  612. struct nouveau_fbdev *nfbdev;
  613. struct apertures_struct *apertures;
  614. };
  615. static inline struct drm_nouveau_private *
  616. nouveau_private(struct drm_device *dev)
  617. {
  618. return dev->dev_private;
  619. }
  620. static inline struct drm_nouveau_private *
  621. nouveau_bdev(struct ttm_bo_device *bd)
  622. {
  623. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  624. }
  625. static inline int
  626. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  627. {
  628. struct nouveau_bo *prev;
  629. if (!pnvbo)
  630. return -EINVAL;
  631. prev = *pnvbo;
  632. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  633. if (prev) {
  634. struct ttm_buffer_object *bo = &prev->bo;
  635. ttm_bo_unref(&bo);
  636. }
  637. return 0;
  638. }
  639. /* nouveau_drv.c */
  640. extern int nouveau_agpmode;
  641. extern int nouveau_duallink;
  642. extern int nouveau_uscript_lvds;
  643. extern int nouveau_uscript_tmds;
  644. extern int nouveau_vram_pushbuf;
  645. extern int nouveau_vram_notify;
  646. extern int nouveau_fbpercrtc;
  647. extern int nouveau_tv_disable;
  648. extern char *nouveau_tv_norm;
  649. extern int nouveau_reg_debug;
  650. extern char *nouveau_vbios;
  651. extern int nouveau_ignorelid;
  652. extern int nouveau_nofbaccel;
  653. extern int nouveau_noaccel;
  654. extern int nouveau_force_post;
  655. extern int nouveau_override_conntype;
  656. extern char *nouveau_perflvl;
  657. extern int nouveau_perflvl_wr;
  658. extern int nouveau_msi;
  659. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  660. extern int nouveau_pci_resume(struct pci_dev *pdev);
  661. /* nouveau_state.c */
  662. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  663. extern int nouveau_load(struct drm_device *, unsigned long flags);
  664. extern int nouveau_firstopen(struct drm_device *);
  665. extern void nouveau_lastclose(struct drm_device *);
  666. extern int nouveau_unload(struct drm_device *);
  667. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  668. struct drm_file *);
  669. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  670. struct drm_file *);
  671. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  672. uint32_t reg, uint32_t mask, uint32_t val);
  673. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  674. uint32_t reg, uint32_t mask, uint32_t val);
  675. extern bool nouveau_wait_for_idle(struct drm_device *);
  676. extern int nouveau_card_init(struct drm_device *);
  677. /* nouveau_mem.c */
  678. extern int nouveau_mem_vram_init(struct drm_device *);
  679. extern void nouveau_mem_vram_fini(struct drm_device *);
  680. extern int nouveau_mem_gart_init(struct drm_device *);
  681. extern void nouveau_mem_gart_fini(struct drm_device *);
  682. extern int nouveau_mem_init_agp(struct drm_device *);
  683. extern int nouveau_mem_reset_agp(struct drm_device *);
  684. extern void nouveau_mem_close(struct drm_device *);
  685. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  686. struct drm_device *dev, uint32_t addr, uint32_t size,
  687. uint32_t pitch, uint32_t flags);
  688. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  689. struct nouveau_tile_reg *tile,
  690. struct nouveau_fence *fence);
  691. extern int nv50_mem_vm_bind_linear(struct drm_device *, uint64_t virt,
  692. uint32_t size, uint32_t flags,
  693. uint64_t phys);
  694. extern void nv50_mem_vm_unbind(struct drm_device *, uint64_t virt,
  695. uint32_t size);
  696. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  697. /* nouveau_notifier.c */
  698. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  699. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  700. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  701. int cout, uint32_t *offset);
  702. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  703. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  704. struct drm_file *);
  705. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  706. struct drm_file *);
  707. /* nouveau_channel.c */
  708. extern struct drm_ioctl_desc nouveau_ioctls[];
  709. extern int nouveau_max_ioctl;
  710. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  711. extern int nouveau_channel_alloc(struct drm_device *dev,
  712. struct nouveau_channel **chan,
  713. struct drm_file *file_priv,
  714. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  715. extern struct nouveau_channel *
  716. nouveau_channel_get_unlocked(struct nouveau_channel *);
  717. extern struct nouveau_channel *
  718. nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
  719. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  720. extern void nouveau_channel_put(struct nouveau_channel **);
  721. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  722. struct nouveau_channel **pchan);
  723. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  724. /* nouveau_object.c */
  725. #define NVOBJ_CLASS(d,c,e) do { \
  726. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  727. if (ret) \
  728. return ret; \
  729. } while(0)
  730. #define NVOBJ_MTHD(d,c,m,e) do { \
  731. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  732. if (ret) \
  733. return ret; \
  734. } while(0)
  735. extern int nouveau_gpuobj_early_init(struct drm_device *);
  736. extern int nouveau_gpuobj_init(struct drm_device *);
  737. extern void nouveau_gpuobj_takedown(struct drm_device *);
  738. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  739. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  740. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  741. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  742. int (*exec)(struct nouveau_channel *,
  743. u32 class, u32 mthd, u32 data));
  744. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  745. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  746. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  747. uint32_t vram_h, uint32_t tt_h);
  748. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  749. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  750. uint32_t size, int align, uint32_t flags,
  751. struct nouveau_gpuobj **);
  752. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  753. struct nouveau_gpuobj **);
  754. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  755. u32 size, u32 flags,
  756. struct nouveau_gpuobj **);
  757. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  758. uint64_t offset, uint64_t size, int access,
  759. int target, struct nouveau_gpuobj **);
  760. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  761. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  762. u64 size, int target, int access, u32 type,
  763. u32 comp, struct nouveau_gpuobj **pobj);
  764. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  765. int class, u64 base, u64 size, int target,
  766. int access, u32 type, u32 comp);
  767. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  768. struct drm_file *);
  769. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  770. struct drm_file *);
  771. /* nouveau_irq.c */
  772. extern int nouveau_irq_init(struct drm_device *);
  773. extern void nouveau_irq_fini(struct drm_device *);
  774. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  775. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  776. void (*)(struct drm_device *));
  777. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  778. extern void nouveau_irq_preinstall(struct drm_device *);
  779. extern int nouveau_irq_postinstall(struct drm_device *);
  780. extern void nouveau_irq_uninstall(struct drm_device *);
  781. /* nouveau_sgdma.c */
  782. extern int nouveau_sgdma_init(struct drm_device *);
  783. extern void nouveau_sgdma_takedown(struct drm_device *);
  784. extern int nouveau_sgdma_get_page(struct drm_device *, uint32_t offset,
  785. uint32_t *page);
  786. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  787. /* nouveau_debugfs.c */
  788. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  789. extern int nouveau_debugfs_init(struct drm_minor *);
  790. extern void nouveau_debugfs_takedown(struct drm_minor *);
  791. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  792. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  793. #else
  794. static inline int
  795. nouveau_debugfs_init(struct drm_minor *minor)
  796. {
  797. return 0;
  798. }
  799. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  800. {
  801. }
  802. static inline int
  803. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  804. {
  805. return 0;
  806. }
  807. static inline void
  808. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  809. {
  810. }
  811. #endif
  812. /* nouveau_dma.c */
  813. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  814. extern int nouveau_dma_init(struct nouveau_channel *);
  815. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  816. /* nouveau_acpi.c */
  817. #define ROM_BIOS_PAGE 4096
  818. #if defined(CONFIG_ACPI)
  819. void nouveau_register_dsm_handler(void);
  820. void nouveau_unregister_dsm_handler(void);
  821. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  822. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  823. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  824. #else
  825. static inline void nouveau_register_dsm_handler(void) {}
  826. static inline void nouveau_unregister_dsm_handler(void) {}
  827. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  828. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  829. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  830. #endif
  831. /* nouveau_backlight.c */
  832. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  833. extern int nouveau_backlight_init(struct drm_device *);
  834. extern void nouveau_backlight_exit(struct drm_device *);
  835. #else
  836. static inline int nouveau_backlight_init(struct drm_device *dev)
  837. {
  838. return 0;
  839. }
  840. static inline void nouveau_backlight_exit(struct drm_device *dev) { }
  841. #endif
  842. /* nouveau_bios.c */
  843. extern int nouveau_bios_init(struct drm_device *);
  844. extern void nouveau_bios_takedown(struct drm_device *dev);
  845. extern int nouveau_run_vbios_init(struct drm_device *);
  846. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  847. struct dcb_entry *);
  848. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  849. enum dcb_gpio_tag);
  850. extern struct dcb_connector_table_entry *
  851. nouveau_bios_connector_entry(struct drm_device *, int index);
  852. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  853. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  854. struct pll_lims *);
  855. extern int nouveau_bios_run_display_table(struct drm_device *,
  856. struct dcb_entry *,
  857. uint32_t script, int pxclk);
  858. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  859. int *length);
  860. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  861. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  862. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  863. bool *dl, bool *if_is_24bit);
  864. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  865. int head, int pxclk);
  866. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  867. enum LVDS_script, int pxclk);
  868. /* nouveau_ttm.c */
  869. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  870. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  871. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  872. /* nouveau_dp.c */
  873. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  874. uint8_t *data, int data_nr);
  875. bool nouveau_dp_detect(struct drm_encoder *);
  876. bool nouveau_dp_link_train(struct drm_encoder *);
  877. /* nv04_fb.c */
  878. extern int nv04_fb_init(struct drm_device *);
  879. extern void nv04_fb_takedown(struct drm_device *);
  880. /* nv10_fb.c */
  881. extern int nv10_fb_init(struct drm_device *);
  882. extern void nv10_fb_takedown(struct drm_device *);
  883. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  884. uint32_t addr, uint32_t size,
  885. uint32_t pitch, uint32_t flags);
  886. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  887. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  888. /* nv30_fb.c */
  889. extern int nv30_fb_init(struct drm_device *);
  890. extern void nv30_fb_takedown(struct drm_device *);
  891. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  892. uint32_t addr, uint32_t size,
  893. uint32_t pitch, uint32_t flags);
  894. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  895. /* nv40_fb.c */
  896. extern int nv40_fb_init(struct drm_device *);
  897. extern void nv40_fb_takedown(struct drm_device *);
  898. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  899. /* nv50_fb.c */
  900. extern int nv50_fb_init(struct drm_device *);
  901. extern void nv50_fb_takedown(struct drm_device *);
  902. extern void nv50_fb_vm_trap(struct drm_device *, int display, const char *);
  903. /* nvc0_fb.c */
  904. extern int nvc0_fb_init(struct drm_device *);
  905. extern void nvc0_fb_takedown(struct drm_device *);
  906. /* nv04_fifo.c */
  907. extern int nv04_fifo_init(struct drm_device *);
  908. extern void nv04_fifo_fini(struct drm_device *);
  909. extern void nv04_fifo_disable(struct drm_device *);
  910. extern void nv04_fifo_enable(struct drm_device *);
  911. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  912. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  913. extern int nv04_fifo_channel_id(struct drm_device *);
  914. extern int nv04_fifo_create_context(struct nouveau_channel *);
  915. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  916. extern int nv04_fifo_load_context(struct nouveau_channel *);
  917. extern int nv04_fifo_unload_context(struct drm_device *);
  918. extern void nv04_fifo_isr(struct drm_device *);
  919. /* nv10_fifo.c */
  920. extern int nv10_fifo_init(struct drm_device *);
  921. extern int nv10_fifo_channel_id(struct drm_device *);
  922. extern int nv10_fifo_create_context(struct nouveau_channel *);
  923. extern int nv10_fifo_load_context(struct nouveau_channel *);
  924. extern int nv10_fifo_unload_context(struct drm_device *);
  925. /* nv40_fifo.c */
  926. extern int nv40_fifo_init(struct drm_device *);
  927. extern int nv40_fifo_create_context(struct nouveau_channel *);
  928. extern int nv40_fifo_load_context(struct nouveau_channel *);
  929. extern int nv40_fifo_unload_context(struct drm_device *);
  930. /* nv50_fifo.c */
  931. extern int nv50_fifo_init(struct drm_device *);
  932. extern void nv50_fifo_takedown(struct drm_device *);
  933. extern int nv50_fifo_channel_id(struct drm_device *);
  934. extern int nv50_fifo_create_context(struct nouveau_channel *);
  935. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  936. extern int nv50_fifo_load_context(struct nouveau_channel *);
  937. extern int nv50_fifo_unload_context(struct drm_device *);
  938. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  939. /* nvc0_fifo.c */
  940. extern int nvc0_fifo_init(struct drm_device *);
  941. extern void nvc0_fifo_takedown(struct drm_device *);
  942. extern void nvc0_fifo_disable(struct drm_device *);
  943. extern void nvc0_fifo_enable(struct drm_device *);
  944. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  945. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  946. extern int nvc0_fifo_channel_id(struct drm_device *);
  947. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  948. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  949. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  950. extern int nvc0_fifo_unload_context(struct drm_device *);
  951. /* nv04_graph.c */
  952. extern int nv04_graph_init(struct drm_device *);
  953. extern void nv04_graph_takedown(struct drm_device *);
  954. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  955. extern struct nouveau_channel *nv04_graph_channel(struct drm_device *);
  956. extern int nv04_graph_create_context(struct nouveau_channel *);
  957. extern void nv04_graph_destroy_context(struct nouveau_channel *);
  958. extern int nv04_graph_load_context(struct nouveau_channel *);
  959. extern int nv04_graph_unload_context(struct drm_device *);
  960. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  961. u32 class, u32 mthd, u32 data);
  962. extern struct nouveau_bitfield nv04_graph_nsource[];
  963. /* nv10_graph.c */
  964. extern int nv10_graph_init(struct drm_device *);
  965. extern void nv10_graph_takedown(struct drm_device *);
  966. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  967. extern int nv10_graph_create_context(struct nouveau_channel *);
  968. extern void nv10_graph_destroy_context(struct nouveau_channel *);
  969. extern int nv10_graph_load_context(struct nouveau_channel *);
  970. extern int nv10_graph_unload_context(struct drm_device *);
  971. extern void nv10_graph_set_tile_region(struct drm_device *dev, int i);
  972. extern struct nouveau_bitfield nv10_graph_intr[];
  973. extern struct nouveau_bitfield nv10_graph_nstatus[];
  974. /* nv20_graph.c */
  975. extern int nv20_graph_create_context(struct nouveau_channel *);
  976. extern void nv20_graph_destroy_context(struct nouveau_channel *);
  977. extern int nv20_graph_load_context(struct nouveau_channel *);
  978. extern int nv20_graph_unload_context(struct drm_device *);
  979. extern int nv20_graph_init(struct drm_device *);
  980. extern void nv20_graph_takedown(struct drm_device *);
  981. extern int nv30_graph_init(struct drm_device *);
  982. extern void nv20_graph_set_tile_region(struct drm_device *dev, int i);
  983. /* nv40_graph.c */
  984. extern int nv40_graph_init(struct drm_device *);
  985. extern void nv40_graph_takedown(struct drm_device *);
  986. extern struct nouveau_channel *nv40_graph_channel(struct drm_device *);
  987. extern int nv40_graph_create_context(struct nouveau_channel *);
  988. extern void nv40_graph_destroy_context(struct nouveau_channel *);
  989. extern int nv40_graph_load_context(struct nouveau_channel *);
  990. extern int nv40_graph_unload_context(struct drm_device *);
  991. extern void nv40_grctx_init(struct nouveau_grctx *);
  992. extern void nv40_graph_set_tile_region(struct drm_device *dev, int i);
  993. /* nv50_graph.c */
  994. extern int nv50_graph_init(struct drm_device *);
  995. extern void nv50_graph_takedown(struct drm_device *);
  996. extern void nv50_graph_fifo_access(struct drm_device *, bool);
  997. extern struct nouveau_channel *nv50_graph_channel(struct drm_device *);
  998. extern int nv50_graph_create_context(struct nouveau_channel *);
  999. extern void nv50_graph_destroy_context(struct nouveau_channel *);
  1000. extern int nv50_graph_load_context(struct nouveau_channel *);
  1001. extern int nv50_graph_unload_context(struct drm_device *);
  1002. extern int nv50_grctx_init(struct nouveau_grctx *);
  1003. extern void nv50_graph_tlb_flush(struct drm_device *dev);
  1004. extern void nv86_graph_tlb_flush(struct drm_device *dev);
  1005. /* nvc0_graph.c */
  1006. extern int nvc0_graph_init(struct drm_device *);
  1007. extern void nvc0_graph_takedown(struct drm_device *);
  1008. extern void nvc0_graph_fifo_access(struct drm_device *, bool);
  1009. extern struct nouveau_channel *nvc0_graph_channel(struct drm_device *);
  1010. extern int nvc0_graph_create_context(struct nouveau_channel *);
  1011. extern void nvc0_graph_destroy_context(struct nouveau_channel *);
  1012. extern int nvc0_graph_load_context(struct nouveau_channel *);
  1013. extern int nvc0_graph_unload_context(struct drm_device *);
  1014. /* nv84_crypt.c */
  1015. extern int nv84_crypt_init(struct drm_device *dev);
  1016. extern void nv84_crypt_fini(struct drm_device *dev);
  1017. extern int nv84_crypt_create_context(struct nouveau_channel *);
  1018. extern void nv84_crypt_destroy_context(struct nouveau_channel *);
  1019. extern void nv84_crypt_tlb_flush(struct drm_device *dev);
  1020. /* nv04_instmem.c */
  1021. extern int nv04_instmem_init(struct drm_device *);
  1022. extern void nv04_instmem_takedown(struct drm_device *);
  1023. extern int nv04_instmem_suspend(struct drm_device *);
  1024. extern void nv04_instmem_resume(struct drm_device *);
  1025. extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1026. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  1027. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  1028. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  1029. extern void nv04_instmem_flush(struct drm_device *);
  1030. /* nv50_instmem.c */
  1031. extern int nv50_instmem_init(struct drm_device *);
  1032. extern void nv50_instmem_takedown(struct drm_device *);
  1033. extern int nv50_instmem_suspend(struct drm_device *);
  1034. extern void nv50_instmem_resume(struct drm_device *);
  1035. extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1036. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  1037. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  1038. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1039. extern void nv50_instmem_flush(struct drm_device *);
  1040. extern void nv84_instmem_flush(struct drm_device *);
  1041. /* nvc0_instmem.c */
  1042. extern int nvc0_instmem_init(struct drm_device *);
  1043. extern void nvc0_instmem_takedown(struct drm_device *);
  1044. extern int nvc0_instmem_suspend(struct drm_device *);
  1045. extern void nvc0_instmem_resume(struct drm_device *);
  1046. extern int nvc0_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  1047. extern void nvc0_instmem_put(struct nouveau_gpuobj *);
  1048. extern int nvc0_instmem_map(struct nouveau_gpuobj *);
  1049. extern void nvc0_instmem_unmap(struct nouveau_gpuobj *);
  1050. extern void nvc0_instmem_flush(struct drm_device *);
  1051. /* nv04_mc.c */
  1052. extern int nv04_mc_init(struct drm_device *);
  1053. extern void nv04_mc_takedown(struct drm_device *);
  1054. /* nv40_mc.c */
  1055. extern int nv40_mc_init(struct drm_device *);
  1056. extern void nv40_mc_takedown(struct drm_device *);
  1057. /* nv50_mc.c */
  1058. extern int nv50_mc_init(struct drm_device *);
  1059. extern void nv50_mc_takedown(struct drm_device *);
  1060. /* nv04_timer.c */
  1061. extern int nv04_timer_init(struct drm_device *);
  1062. extern uint64_t nv04_timer_read(struct drm_device *);
  1063. extern void nv04_timer_takedown(struct drm_device *);
  1064. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1065. unsigned long arg);
  1066. /* nv04_dac.c */
  1067. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1068. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1069. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1070. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1071. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1072. /* nv04_dfp.c */
  1073. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1074. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1075. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1076. int head, bool dl);
  1077. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1078. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1079. /* nv04_tv.c */
  1080. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1081. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1082. /* nv17_tv.c */
  1083. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1084. /* nv04_display.c */
  1085. extern int nv04_display_early_init(struct drm_device *);
  1086. extern void nv04_display_late_takedown(struct drm_device *);
  1087. extern int nv04_display_create(struct drm_device *);
  1088. extern int nv04_display_init(struct drm_device *);
  1089. extern void nv04_display_destroy(struct drm_device *);
  1090. /* nv04_crtc.c */
  1091. extern int nv04_crtc_create(struct drm_device *, int index);
  1092. /* nouveau_bo.c */
  1093. extern struct ttm_bo_driver nouveau_bo_driver;
  1094. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1095. int size, int align, uint32_t flags,
  1096. uint32_t tile_mode, uint32_t tile_flags,
  1097. bool no_vm, bool mappable, struct nouveau_bo **);
  1098. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1099. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1100. extern int nouveau_bo_map(struct nouveau_bo *);
  1101. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1102. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1103. uint32_t busy);
  1104. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1105. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1106. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1107. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1108. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1109. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1110. bool no_wait_reserve, bool no_wait_gpu);
  1111. /* nouveau_fence.c */
  1112. struct nouveau_fence;
  1113. extern int nouveau_fence_init(struct drm_device *);
  1114. extern void nouveau_fence_fini(struct drm_device *);
  1115. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1116. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1117. extern void nouveau_fence_update(struct nouveau_channel *);
  1118. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1119. bool emit);
  1120. extern int nouveau_fence_emit(struct nouveau_fence *);
  1121. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1122. void (*work)(void *priv, bool signalled),
  1123. void *priv);
  1124. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1125. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1126. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1127. extern int __nouveau_fence_flush(void *obj, void *arg);
  1128. extern void __nouveau_fence_unref(void **obj);
  1129. extern void *__nouveau_fence_ref(void *obj);
  1130. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1131. {
  1132. return __nouveau_fence_signalled(obj, NULL);
  1133. }
  1134. static inline int
  1135. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1136. {
  1137. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1138. }
  1139. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1140. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1141. {
  1142. return __nouveau_fence_flush(obj, NULL);
  1143. }
  1144. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1145. {
  1146. __nouveau_fence_unref((void **)obj);
  1147. }
  1148. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1149. {
  1150. return __nouveau_fence_ref(obj);
  1151. }
  1152. /* nouveau_gem.c */
  1153. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1154. int size, int align, uint32_t flags,
  1155. uint32_t tile_mode, uint32_t tile_flags,
  1156. bool no_vm, bool mappable, struct nouveau_bo **);
  1157. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1158. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1159. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1160. struct drm_file *);
  1161. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1162. struct drm_file *);
  1163. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1164. struct drm_file *);
  1165. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1166. struct drm_file *);
  1167. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1168. struct drm_file *);
  1169. /* nouveau_display.c */
  1170. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1171. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1172. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1173. struct drm_pending_vblank_event *event);
  1174. int nouveau_finish_page_flip(struct nouveau_channel *,
  1175. struct nouveau_page_flip_state *);
  1176. /* nv10_gpio.c */
  1177. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1178. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1179. /* nv50_gpio.c */
  1180. int nv50_gpio_init(struct drm_device *dev);
  1181. void nv50_gpio_fini(struct drm_device *dev);
  1182. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1183. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1184. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1185. void (*)(void *, int), void *);
  1186. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1187. void (*)(void *, int), void *);
  1188. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1189. /* nv50_calc. */
  1190. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1191. int *N1, int *M1, int *N2, int *M2, int *P);
  1192. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1193. int clk, int *N, int *fN, int *M, int *P);
  1194. #ifndef ioread32_native
  1195. #ifdef __BIG_ENDIAN
  1196. #define ioread16_native ioread16be
  1197. #define iowrite16_native iowrite16be
  1198. #define ioread32_native ioread32be
  1199. #define iowrite32_native iowrite32be
  1200. #else /* def __BIG_ENDIAN */
  1201. #define ioread16_native ioread16
  1202. #define iowrite16_native iowrite16
  1203. #define ioread32_native ioread32
  1204. #define iowrite32_native iowrite32
  1205. #endif /* def __BIG_ENDIAN else */
  1206. #endif /* !ioread32_native */
  1207. /* channel control reg access */
  1208. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1209. {
  1210. return ioread32_native(chan->user + reg);
  1211. }
  1212. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1213. unsigned reg, u32 val)
  1214. {
  1215. iowrite32_native(val, chan->user + reg);
  1216. }
  1217. /* register access */
  1218. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1219. {
  1220. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1221. return ioread32_native(dev_priv->mmio + reg);
  1222. }
  1223. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1224. {
  1225. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1226. iowrite32_native(val, dev_priv->mmio + reg);
  1227. }
  1228. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1229. {
  1230. u32 tmp = nv_rd32(dev, reg);
  1231. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1232. return tmp;
  1233. }
  1234. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1235. {
  1236. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1237. return ioread8(dev_priv->mmio + reg);
  1238. }
  1239. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1240. {
  1241. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1242. iowrite8(val, dev_priv->mmio + reg);
  1243. }
  1244. #define nv_wait(dev, reg, mask, val) \
  1245. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1246. #define nv_wait_ne(dev, reg, mask, val) \
  1247. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1248. /* PRAMIN access */
  1249. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1250. {
  1251. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1252. return ioread32_native(dev_priv->ramin + offset);
  1253. }
  1254. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1255. {
  1256. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1257. iowrite32_native(val, dev_priv->ramin + offset);
  1258. }
  1259. /* object access */
  1260. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1261. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1262. /*
  1263. * Logging
  1264. * Argument d is (struct drm_device *).
  1265. */
  1266. #define NV_PRINTK(level, d, fmt, arg...) \
  1267. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1268. pci_name(d->pdev), ##arg)
  1269. #ifndef NV_DEBUG_NOTRACE
  1270. #define NV_DEBUG(d, fmt, arg...) do { \
  1271. if (drm_debug & DRM_UT_DRIVER) { \
  1272. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1273. __LINE__, ##arg); \
  1274. } \
  1275. } while (0)
  1276. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1277. if (drm_debug & DRM_UT_KMS) { \
  1278. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1279. __LINE__, ##arg); \
  1280. } \
  1281. } while (0)
  1282. #else
  1283. #define NV_DEBUG(d, fmt, arg...) do { \
  1284. if (drm_debug & DRM_UT_DRIVER) \
  1285. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1286. } while (0)
  1287. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1288. if (drm_debug & DRM_UT_KMS) \
  1289. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1290. } while (0)
  1291. #endif
  1292. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1293. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1294. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1295. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1296. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1297. /* nouveau_reg_debug bitmask */
  1298. enum {
  1299. NOUVEAU_REG_DEBUG_MC = 0x1,
  1300. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1301. NOUVEAU_REG_DEBUG_FB = 0x4,
  1302. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1303. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1304. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1305. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1306. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1307. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1308. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1309. };
  1310. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1311. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1312. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1313. } while (0)
  1314. static inline bool
  1315. nv_two_heads(struct drm_device *dev)
  1316. {
  1317. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1318. const int impl = dev->pci_device & 0x0ff0;
  1319. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1320. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1321. return true;
  1322. return false;
  1323. }
  1324. static inline bool
  1325. nv_gf4_disp_arch(struct drm_device *dev)
  1326. {
  1327. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1328. }
  1329. static inline bool
  1330. nv_two_reg_pll(struct drm_device *dev)
  1331. {
  1332. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1333. const int impl = dev->pci_device & 0x0ff0;
  1334. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1335. return true;
  1336. return false;
  1337. }
  1338. static inline bool
  1339. nv_match_device(struct drm_device *dev, unsigned device,
  1340. unsigned sub_vendor, unsigned sub_device)
  1341. {
  1342. return dev->pdev->device == device &&
  1343. dev->pdev->subsystem_vendor == sub_vendor &&
  1344. dev->pdev->subsystem_device == sub_device;
  1345. }
  1346. /* memory type/access flags, do not match hardware values */
  1347. #define NV_MEM_ACCESS_RO 1
  1348. #define NV_MEM_ACCESS_WO 2
  1349. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1350. #define NV_MEM_ACCESS_SYS 4
  1351. #define NV_MEM_ACCESS_VM 8
  1352. #define NV_MEM_TARGET_VRAM 0
  1353. #define NV_MEM_TARGET_PCI 1
  1354. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1355. #define NV_MEM_TARGET_VM 3
  1356. #define NV_MEM_TARGET_GART 4
  1357. #define NV_MEM_TYPE_VM 0x7f
  1358. #define NV_MEM_COMP_VM 0x03
  1359. /* NV_SW object class */
  1360. #define NV_SW 0x0000506e
  1361. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1362. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1363. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1364. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1365. #define NV_SW_YIELD 0x00000080
  1366. #define NV_SW_DMA_VBLSEM 0x0000018c
  1367. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1368. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1369. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1370. #define NV_SW_PAGE_FLIP 0x00000500
  1371. #endif /* __NOUVEAU_DRV_H__ */