context.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /*
  2. * linux/arch/arm/mm/context.c
  3. *
  4. * Copyright (C) 2002-2003 Deep Blue Solutions Ltd, all rights reserved.
  5. * Copyright (C) 2012 ARM Limited
  6. *
  7. * Author: Will Deacon <will.deacon@arm.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/init.h>
  14. #include <linux/sched.h>
  15. #include <linux/mm.h>
  16. #include <linux/smp.h>
  17. #include <linux/percpu.h>
  18. #include <asm/mmu_context.h>
  19. #include <asm/smp_plat.h>
  20. #include <asm/thread_notify.h>
  21. #include <asm/tlbflush.h>
  22. #include <asm/proc-fns.h>
  23. /*
  24. * On ARMv6, we have the following structure in the Context ID:
  25. *
  26. * 31 7 0
  27. * +-------------------------+-----------+
  28. * | process ID | ASID |
  29. * +-------------------------+-----------+
  30. * | context ID |
  31. * +-------------------------------------+
  32. *
  33. * The ASID is used to tag entries in the CPU caches and TLBs.
  34. * The context ID is used by debuggers and trace logic, and
  35. * should be unique within all running processes.
  36. *
  37. * In big endian operation, the two 32 bit words are swapped if accesed by
  38. * non 64-bit operations.
  39. */
  40. #define ASID_FIRST_VERSION (1ULL << ASID_BITS)
  41. #define NUM_USER_ASIDS ASID_FIRST_VERSION
  42. static DEFINE_RAW_SPINLOCK(cpu_asid_lock);
  43. static atomic64_t asid_generation = ATOMIC64_INIT(ASID_FIRST_VERSION);
  44. static DECLARE_BITMAP(asid_map, NUM_USER_ASIDS);
  45. static DEFINE_PER_CPU(atomic64_t, active_asids);
  46. static DEFINE_PER_CPU(u64, reserved_asids);
  47. static cpumask_t tlb_flush_pending;
  48. #ifdef CONFIG_ARM_ERRATA_798181
  49. void a15_erratum_get_cpumask(int this_cpu, struct mm_struct *mm,
  50. cpumask_t *mask)
  51. {
  52. int cpu;
  53. unsigned long flags;
  54. u64 context_id, asid;
  55. raw_spin_lock_irqsave(&cpu_asid_lock, flags);
  56. context_id = mm->context.id.counter;
  57. for_each_online_cpu(cpu) {
  58. if (cpu == this_cpu)
  59. continue;
  60. /*
  61. * We only need to send an IPI if the other CPUs are
  62. * running the same ASID as the one being invalidated.
  63. */
  64. asid = per_cpu(active_asids, cpu).counter;
  65. if (asid == 0)
  66. asid = per_cpu(reserved_asids, cpu);
  67. if (context_id == asid)
  68. cpumask_set_cpu(cpu, mask);
  69. }
  70. raw_spin_unlock_irqrestore(&cpu_asid_lock, flags);
  71. }
  72. #endif
  73. #ifdef CONFIG_ARM_LPAE
  74. static void cpu_set_reserved_ttbr0(void)
  75. {
  76. /*
  77. * Set TTBR0 to swapper_pg_dir which contains only global entries. The
  78. * ASID is set to 0.
  79. */
  80. cpu_set_ttbr(0, __pa(swapper_pg_dir));
  81. isb();
  82. }
  83. #else
  84. static void cpu_set_reserved_ttbr0(void)
  85. {
  86. u32 ttb;
  87. /* Copy TTBR1 into TTBR0 */
  88. asm volatile(
  89. " mrc p15, 0, %0, c2, c0, 1 @ read TTBR1\n"
  90. " mcr p15, 0, %0, c2, c0, 0 @ set TTBR0\n"
  91. : "=r" (ttb));
  92. isb();
  93. }
  94. #endif
  95. #ifdef CONFIG_PID_IN_CONTEXTIDR
  96. static int contextidr_notifier(struct notifier_block *unused, unsigned long cmd,
  97. void *t)
  98. {
  99. u32 contextidr;
  100. pid_t pid;
  101. struct thread_info *thread = t;
  102. if (cmd != THREAD_NOTIFY_SWITCH)
  103. return NOTIFY_DONE;
  104. pid = task_pid_nr(thread->task) << ASID_BITS;
  105. asm volatile(
  106. " mrc p15, 0, %0, c13, c0, 1\n"
  107. " and %0, %0, %2\n"
  108. " orr %0, %0, %1\n"
  109. " mcr p15, 0, %0, c13, c0, 1\n"
  110. : "=r" (contextidr), "+r" (pid)
  111. : "I" (~ASID_MASK));
  112. isb();
  113. return NOTIFY_OK;
  114. }
  115. static struct notifier_block contextidr_notifier_block = {
  116. .notifier_call = contextidr_notifier,
  117. };
  118. static int __init contextidr_notifier_init(void)
  119. {
  120. return thread_register_notifier(&contextidr_notifier_block);
  121. }
  122. arch_initcall(contextidr_notifier_init);
  123. #endif
  124. static void flush_context(unsigned int cpu)
  125. {
  126. int i;
  127. u64 asid;
  128. /* Update the list of reserved ASIDs and the ASID bitmap. */
  129. bitmap_clear(asid_map, 0, NUM_USER_ASIDS);
  130. for_each_possible_cpu(i) {
  131. if (i == cpu) {
  132. asid = 0;
  133. } else {
  134. asid = atomic64_xchg(&per_cpu(active_asids, i), 0);
  135. /*
  136. * If this CPU has already been through a
  137. * rollover, but hasn't run another task in
  138. * the meantime, we must preserve its reserved
  139. * ASID, as this is the only trace we have of
  140. * the process it is still running.
  141. */
  142. if (asid == 0)
  143. asid = per_cpu(reserved_asids, i);
  144. __set_bit(asid & ~ASID_MASK, asid_map);
  145. }
  146. per_cpu(reserved_asids, i) = asid;
  147. }
  148. /* Queue a TLB invalidate and flush the I-cache if necessary. */
  149. if (!tlb_ops_need_broadcast())
  150. cpumask_set_cpu(cpu, &tlb_flush_pending);
  151. else
  152. cpumask_setall(&tlb_flush_pending);
  153. if (icache_is_vivt_asid_tagged())
  154. __flush_icache_all();
  155. }
  156. static int is_reserved_asid(u64 asid)
  157. {
  158. int cpu;
  159. for_each_possible_cpu(cpu)
  160. if (per_cpu(reserved_asids, cpu) == asid)
  161. return 1;
  162. return 0;
  163. }
  164. static u64 new_context(struct mm_struct *mm, unsigned int cpu)
  165. {
  166. u64 asid = atomic64_read(&mm->context.id);
  167. u64 generation = atomic64_read(&asid_generation);
  168. if (asid != 0 && is_reserved_asid(asid)) {
  169. /*
  170. * Our current ASID was active during a rollover, we can
  171. * continue to use it and this was just a false alarm.
  172. */
  173. asid = generation | (asid & ~ASID_MASK);
  174. } else {
  175. /*
  176. * Allocate a free ASID. If we can't find one, take a
  177. * note of the currently active ASIDs and mark the TLBs
  178. * as requiring flushes. We always count from ASID #1,
  179. * as we reserve ASID #0 to switch via TTBR0 and indicate
  180. * rollover events.
  181. */
  182. asid = find_next_zero_bit(asid_map, NUM_USER_ASIDS, 1);
  183. if (asid == NUM_USER_ASIDS) {
  184. generation = atomic64_add_return(ASID_FIRST_VERSION,
  185. &asid_generation);
  186. flush_context(cpu);
  187. asid = find_next_zero_bit(asid_map, NUM_USER_ASIDS, 1);
  188. }
  189. __set_bit(asid, asid_map);
  190. asid |= generation;
  191. cpumask_clear(mm_cpumask(mm));
  192. }
  193. return asid;
  194. }
  195. void check_and_switch_context(struct mm_struct *mm, struct task_struct *tsk)
  196. {
  197. unsigned long flags;
  198. unsigned int cpu = smp_processor_id();
  199. u64 asid;
  200. if (unlikely(mm->context.vmalloc_seq != init_mm.context.vmalloc_seq))
  201. __check_vmalloc_seq(mm);
  202. /*
  203. * Required during context switch to avoid speculative page table
  204. * walking with the wrong TTBR.
  205. */
  206. cpu_set_reserved_ttbr0();
  207. asid = atomic64_read(&mm->context.id);
  208. if (!((asid ^ atomic64_read(&asid_generation)) >> ASID_BITS)
  209. && atomic64_xchg(&per_cpu(active_asids, cpu), asid))
  210. goto switch_mm_fastpath;
  211. raw_spin_lock_irqsave(&cpu_asid_lock, flags);
  212. /* Check that our ASID belongs to the current generation. */
  213. asid = atomic64_read(&mm->context.id);
  214. if ((asid ^ atomic64_read(&asid_generation)) >> ASID_BITS) {
  215. asid = new_context(mm, cpu);
  216. atomic64_set(&mm->context.id, asid);
  217. }
  218. if (cpumask_test_and_clear_cpu(cpu, &tlb_flush_pending)) {
  219. local_flush_bp_all();
  220. local_flush_tlb_all();
  221. if (erratum_a15_798181())
  222. dummy_flush_tlb_a15_erratum();
  223. }
  224. atomic64_set(&per_cpu(active_asids, cpu), asid);
  225. cpumask_set_cpu(cpu, mm_cpumask(mm));
  226. raw_spin_unlock_irqrestore(&cpu_asid_lock, flags);
  227. switch_mm_fastpath:
  228. cpu_switch_mm(mm->pgd, mm);
  229. }