omap_hwmod_33xx_data.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544
  1. /*
  2. * omap_hwmod_33xx_data.c: Hardware modules present on the AM33XX chips
  3. *
  4. * Copyright (C) {2012} Texas Instruments Incorporated - http://www.ti.com/
  5. *
  6. * This file is automatically generated from the AM33XX hardware databases.
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation version 2.
  10. *
  11. * This program is distributed "as is" WITHOUT ANY WARRANTY of any
  12. * kind, whether express or implied; without even the implied warranty
  13. * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/i2c-omap.h>
  17. #include "omap_hwmod.h"
  18. #include <linux/platform_data/gpio-omap.h>
  19. #include <linux/platform_data/spi-omap2-mcspi.h>
  20. #include "omap_hwmod_common_data.h"
  21. #include "control.h"
  22. #include "cm33xx.h"
  23. #include "prm33xx.h"
  24. #include "prm-regbits-33xx.h"
  25. #include "i2c.h"
  26. #include "mmc.h"
  27. #include "wd_timer.h"
  28. /*
  29. * IP blocks
  30. */
  31. /*
  32. * 'emif' class
  33. * instance(s): emif
  34. */
  35. static struct omap_hwmod_class_sysconfig am33xx_emif_sysc = {
  36. .rev_offs = 0x0000,
  37. };
  38. static struct omap_hwmod_class am33xx_emif_hwmod_class = {
  39. .name = "emif",
  40. .sysc = &am33xx_emif_sysc,
  41. };
  42. /* emif */
  43. static struct omap_hwmod am33xx_emif_hwmod = {
  44. .name = "emif",
  45. .class = &am33xx_emif_hwmod_class,
  46. .clkdm_name = "l3_clkdm",
  47. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  48. .main_clk = "dpll_ddr_m2_div2_ck",
  49. .prcm = {
  50. .omap4 = {
  51. .clkctrl_offs = AM33XX_CM_PER_EMIF_CLKCTRL_OFFSET,
  52. .modulemode = MODULEMODE_SWCTRL,
  53. },
  54. },
  55. };
  56. /*
  57. * 'l3' class
  58. * instance(s): l3_main, l3_s, l3_instr
  59. */
  60. static struct omap_hwmod_class am33xx_l3_hwmod_class = {
  61. .name = "l3",
  62. };
  63. static struct omap_hwmod am33xx_l3_main_hwmod = {
  64. .name = "l3_main",
  65. .class = &am33xx_l3_hwmod_class,
  66. .clkdm_name = "l3_clkdm",
  67. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  68. .main_clk = "l3_gclk",
  69. .prcm = {
  70. .omap4 = {
  71. .clkctrl_offs = AM33XX_CM_PER_L3_CLKCTRL_OFFSET,
  72. .modulemode = MODULEMODE_SWCTRL,
  73. },
  74. },
  75. };
  76. /* l3_s */
  77. static struct omap_hwmod am33xx_l3_s_hwmod = {
  78. .name = "l3_s",
  79. .class = &am33xx_l3_hwmod_class,
  80. .clkdm_name = "l3s_clkdm",
  81. };
  82. /* l3_instr */
  83. static struct omap_hwmod am33xx_l3_instr_hwmod = {
  84. .name = "l3_instr",
  85. .class = &am33xx_l3_hwmod_class,
  86. .clkdm_name = "l3_clkdm",
  87. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  88. .main_clk = "l3_gclk",
  89. .prcm = {
  90. .omap4 = {
  91. .clkctrl_offs = AM33XX_CM_PER_L3_INSTR_CLKCTRL_OFFSET,
  92. .modulemode = MODULEMODE_SWCTRL,
  93. },
  94. },
  95. };
  96. /*
  97. * 'l4' class
  98. * instance(s): l4_ls, l4_hs, l4_wkup, l4_fw
  99. */
  100. static struct omap_hwmod_class am33xx_l4_hwmod_class = {
  101. .name = "l4",
  102. };
  103. /* l4_ls */
  104. static struct omap_hwmod am33xx_l4_ls_hwmod = {
  105. .name = "l4_ls",
  106. .class = &am33xx_l4_hwmod_class,
  107. .clkdm_name = "l4ls_clkdm",
  108. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  109. .main_clk = "l4ls_gclk",
  110. .prcm = {
  111. .omap4 = {
  112. .clkctrl_offs = AM33XX_CM_PER_L4LS_CLKCTRL_OFFSET,
  113. .modulemode = MODULEMODE_SWCTRL,
  114. },
  115. },
  116. };
  117. /* l4_hs */
  118. static struct omap_hwmod am33xx_l4_hs_hwmod = {
  119. .name = "l4_hs",
  120. .class = &am33xx_l4_hwmod_class,
  121. .clkdm_name = "l4hs_clkdm",
  122. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  123. .main_clk = "l4hs_gclk",
  124. .prcm = {
  125. .omap4 = {
  126. .clkctrl_offs = AM33XX_CM_PER_L4HS_CLKCTRL_OFFSET,
  127. .modulemode = MODULEMODE_SWCTRL,
  128. },
  129. },
  130. };
  131. /* l4_wkup */
  132. static struct omap_hwmod am33xx_l4_wkup_hwmod = {
  133. .name = "l4_wkup",
  134. .class = &am33xx_l4_hwmod_class,
  135. .clkdm_name = "l4_wkup_clkdm",
  136. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  137. .prcm = {
  138. .omap4 = {
  139. .clkctrl_offs = AM33XX_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  140. .modulemode = MODULEMODE_SWCTRL,
  141. },
  142. },
  143. };
  144. /*
  145. * 'mpu' class
  146. */
  147. static struct omap_hwmod_class am33xx_mpu_hwmod_class = {
  148. .name = "mpu",
  149. };
  150. static struct omap_hwmod am33xx_mpu_hwmod = {
  151. .name = "mpu",
  152. .class = &am33xx_mpu_hwmod_class,
  153. .clkdm_name = "mpu_clkdm",
  154. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  155. .main_clk = "dpll_mpu_m2_ck",
  156. .prcm = {
  157. .omap4 = {
  158. .clkctrl_offs = AM33XX_CM_MPU_MPU_CLKCTRL_OFFSET,
  159. .modulemode = MODULEMODE_SWCTRL,
  160. },
  161. },
  162. };
  163. /*
  164. * 'wakeup m3' class
  165. * Wakeup controller sub-system under wakeup domain
  166. */
  167. static struct omap_hwmod_class am33xx_wkup_m3_hwmod_class = {
  168. .name = "wkup_m3",
  169. };
  170. static struct omap_hwmod_rst_info am33xx_wkup_m3_resets[] = {
  171. { .name = "wkup_m3", .rst_shift = 3, .st_shift = 5 },
  172. };
  173. /* wkup_m3 */
  174. static struct omap_hwmod am33xx_wkup_m3_hwmod = {
  175. .name = "wkup_m3",
  176. .class = &am33xx_wkup_m3_hwmod_class,
  177. .clkdm_name = "l4_wkup_aon_clkdm",
  178. /* Keep hardreset asserted */
  179. .flags = HWMOD_INIT_NO_RESET | HWMOD_NO_IDLEST,
  180. .main_clk = "dpll_core_m4_div2_ck",
  181. .prcm = {
  182. .omap4 = {
  183. .clkctrl_offs = AM33XX_CM_WKUP_WKUP_M3_CLKCTRL_OFFSET,
  184. .rstctrl_offs = AM33XX_RM_WKUP_RSTCTRL_OFFSET,
  185. .rstst_offs = AM33XX_RM_WKUP_RSTST_OFFSET,
  186. .modulemode = MODULEMODE_SWCTRL,
  187. },
  188. },
  189. .rst_lines = am33xx_wkup_m3_resets,
  190. .rst_lines_cnt = ARRAY_SIZE(am33xx_wkup_m3_resets),
  191. };
  192. /*
  193. * 'pru-icss' class
  194. * Programmable Real-Time Unit and Industrial Communication Subsystem
  195. */
  196. static struct omap_hwmod_class am33xx_pruss_hwmod_class = {
  197. .name = "pruss",
  198. };
  199. static struct omap_hwmod_rst_info am33xx_pruss_resets[] = {
  200. { .name = "pruss", .rst_shift = 1 },
  201. };
  202. /* pru-icss */
  203. /* Pseudo hwmod for reset control purpose only */
  204. static struct omap_hwmod am33xx_pruss_hwmod = {
  205. .name = "pruss",
  206. .class = &am33xx_pruss_hwmod_class,
  207. .clkdm_name = "pruss_ocp_clkdm",
  208. .main_clk = "pruss_ocp_gclk",
  209. .prcm = {
  210. .omap4 = {
  211. .clkctrl_offs = AM33XX_CM_PER_PRUSS_CLKCTRL_OFFSET,
  212. .rstctrl_offs = AM33XX_RM_PER_RSTCTRL_OFFSET,
  213. .modulemode = MODULEMODE_SWCTRL,
  214. },
  215. },
  216. .rst_lines = am33xx_pruss_resets,
  217. .rst_lines_cnt = ARRAY_SIZE(am33xx_pruss_resets),
  218. };
  219. /* gfx */
  220. /* Pseudo hwmod for reset control purpose only */
  221. static struct omap_hwmod_class am33xx_gfx_hwmod_class = {
  222. .name = "gfx",
  223. };
  224. static struct omap_hwmod_rst_info am33xx_gfx_resets[] = {
  225. { .name = "gfx", .rst_shift = 0, .st_shift = 0},
  226. };
  227. static struct omap_hwmod am33xx_gfx_hwmod = {
  228. .name = "gfx",
  229. .class = &am33xx_gfx_hwmod_class,
  230. .clkdm_name = "gfx_l3_clkdm",
  231. .main_clk = "gfx_fck_div_ck",
  232. .prcm = {
  233. .omap4 = {
  234. .clkctrl_offs = AM33XX_CM_GFX_GFX_CLKCTRL_OFFSET,
  235. .rstctrl_offs = AM33XX_RM_GFX_RSTCTRL_OFFSET,
  236. .rstst_offs = AM33XX_RM_GFX_RSTST_OFFSET,
  237. .modulemode = MODULEMODE_SWCTRL,
  238. },
  239. },
  240. .rst_lines = am33xx_gfx_resets,
  241. .rst_lines_cnt = ARRAY_SIZE(am33xx_gfx_resets),
  242. };
  243. /*
  244. * 'prcm' class
  245. * power and reset manager (whole prcm infrastructure)
  246. */
  247. static struct omap_hwmod_class am33xx_prcm_hwmod_class = {
  248. .name = "prcm",
  249. };
  250. /* prcm */
  251. static struct omap_hwmod am33xx_prcm_hwmod = {
  252. .name = "prcm",
  253. .class = &am33xx_prcm_hwmod_class,
  254. .clkdm_name = "l4_wkup_clkdm",
  255. };
  256. /*
  257. * 'adc/tsc' class
  258. * TouchScreen Controller (Anolog-To-Digital Converter)
  259. */
  260. static struct omap_hwmod_class_sysconfig am33xx_adc_tsc_sysc = {
  261. .rev_offs = 0x00,
  262. .sysc_offs = 0x10,
  263. .sysc_flags = SYSC_HAS_SIDLEMODE,
  264. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  265. SIDLE_SMART_WKUP),
  266. .sysc_fields = &omap_hwmod_sysc_type2,
  267. };
  268. static struct omap_hwmod_class am33xx_adc_tsc_hwmod_class = {
  269. .name = "adc_tsc",
  270. .sysc = &am33xx_adc_tsc_sysc,
  271. };
  272. static struct omap_hwmod am33xx_adc_tsc_hwmod = {
  273. .name = "adc_tsc",
  274. .class = &am33xx_adc_tsc_hwmod_class,
  275. .clkdm_name = "l4_wkup_clkdm",
  276. .main_clk = "adc_tsc_fck",
  277. .prcm = {
  278. .omap4 = {
  279. .clkctrl_offs = AM33XX_CM_WKUP_ADC_TSC_CLKCTRL_OFFSET,
  280. .modulemode = MODULEMODE_SWCTRL,
  281. },
  282. },
  283. };
  284. /*
  285. * Modules omap_hwmod structures
  286. *
  287. * The following IPs are excluded for the moment because:
  288. * - They do not need an explicit SW control using omap_hwmod API.
  289. * - They still need to be validated with the driver
  290. * properly adapted to omap_hwmod / omap_device
  291. *
  292. * - cEFUSE (doesn't fall under any ocp_if)
  293. * - clkdiv32k
  294. * - debugss
  295. * - ocp watch point
  296. */
  297. #if 0
  298. /*
  299. * 'cefuse' class
  300. */
  301. static struct omap_hwmod_class am33xx_cefuse_hwmod_class = {
  302. .name = "cefuse",
  303. };
  304. static struct omap_hwmod am33xx_cefuse_hwmod = {
  305. .name = "cefuse",
  306. .class = &am33xx_cefuse_hwmod_class,
  307. .clkdm_name = "l4_cefuse_clkdm",
  308. .main_clk = "cefuse_fck",
  309. .prcm = {
  310. .omap4 = {
  311. .clkctrl_offs = AM33XX_CM_CEFUSE_CEFUSE_CLKCTRL_OFFSET,
  312. .modulemode = MODULEMODE_SWCTRL,
  313. },
  314. },
  315. };
  316. /*
  317. * 'clkdiv32k' class
  318. */
  319. static struct omap_hwmod_class am33xx_clkdiv32k_hwmod_class = {
  320. .name = "clkdiv32k",
  321. };
  322. static struct omap_hwmod am33xx_clkdiv32k_hwmod = {
  323. .name = "clkdiv32k",
  324. .class = &am33xx_clkdiv32k_hwmod_class,
  325. .clkdm_name = "clk_24mhz_clkdm",
  326. .main_clk = "clkdiv32k_ick",
  327. .prcm = {
  328. .omap4 = {
  329. .clkctrl_offs = AM33XX_CM_PER_CLKDIV32K_CLKCTRL_OFFSET,
  330. .modulemode = MODULEMODE_SWCTRL,
  331. },
  332. },
  333. };
  334. /*
  335. * 'debugss' class
  336. * debug sub system
  337. */
  338. static struct omap_hwmod_class am33xx_debugss_hwmod_class = {
  339. .name = "debugss",
  340. };
  341. static struct omap_hwmod am33xx_debugss_hwmod = {
  342. .name = "debugss",
  343. .class = &am33xx_debugss_hwmod_class,
  344. .clkdm_name = "l3_aon_clkdm",
  345. .main_clk = "debugss_ick",
  346. .prcm = {
  347. .omap4 = {
  348. .clkctrl_offs = AM33XX_CM_WKUP_DEBUGSS_CLKCTRL_OFFSET,
  349. .modulemode = MODULEMODE_SWCTRL,
  350. },
  351. },
  352. };
  353. /* ocpwp */
  354. static struct omap_hwmod_class am33xx_ocpwp_hwmod_class = {
  355. .name = "ocpwp",
  356. };
  357. static struct omap_hwmod am33xx_ocpwp_hwmod = {
  358. .name = "ocpwp",
  359. .class = &am33xx_ocpwp_hwmod_class,
  360. .clkdm_name = "l4ls_clkdm",
  361. .main_clk = "l4ls_gclk",
  362. .prcm = {
  363. .omap4 = {
  364. .clkctrl_offs = AM33XX_CM_PER_OCPWP_CLKCTRL_OFFSET,
  365. .modulemode = MODULEMODE_SWCTRL,
  366. },
  367. },
  368. };
  369. #endif
  370. /*
  371. * 'aes0' class
  372. */
  373. static struct omap_hwmod_class_sysconfig am33xx_aes0_sysc = {
  374. .rev_offs = 0x80,
  375. .sysc_offs = 0x84,
  376. .syss_offs = 0x88,
  377. .sysc_flags = SYSS_HAS_RESET_STATUS,
  378. };
  379. static struct omap_hwmod_class am33xx_aes0_hwmod_class = {
  380. .name = "aes0",
  381. .sysc = &am33xx_aes0_sysc,
  382. };
  383. static struct omap_hwmod am33xx_aes0_hwmod = {
  384. .name = "aes",
  385. .class = &am33xx_aes0_hwmod_class,
  386. .clkdm_name = "l3_clkdm",
  387. .main_clk = "aes0_fck",
  388. .prcm = {
  389. .omap4 = {
  390. .clkctrl_offs = AM33XX_CM_PER_AES0_CLKCTRL_OFFSET,
  391. .modulemode = MODULEMODE_SWCTRL,
  392. },
  393. },
  394. };
  395. /* sha0 HIB2 (the 'P' (public) device) */
  396. static struct omap_hwmod_class_sysconfig am33xx_sha0_sysc = {
  397. .rev_offs = 0x100,
  398. .sysc_offs = 0x110,
  399. .syss_offs = 0x114,
  400. .sysc_flags = SYSS_HAS_RESET_STATUS,
  401. };
  402. static struct omap_hwmod_class am33xx_sha0_hwmod_class = {
  403. .name = "sha0",
  404. .sysc = &am33xx_sha0_sysc,
  405. };
  406. static struct omap_hwmod am33xx_sha0_hwmod = {
  407. .name = "sham",
  408. .class = &am33xx_sha0_hwmod_class,
  409. .clkdm_name = "l3_clkdm",
  410. .main_clk = "l3_gclk",
  411. .prcm = {
  412. .omap4 = {
  413. .clkctrl_offs = AM33XX_CM_PER_SHA0_CLKCTRL_OFFSET,
  414. .modulemode = MODULEMODE_SWCTRL,
  415. },
  416. },
  417. };
  418. /* ocmcram */
  419. static struct omap_hwmod_class am33xx_ocmcram_hwmod_class = {
  420. .name = "ocmcram",
  421. };
  422. static struct omap_hwmod am33xx_ocmcram_hwmod = {
  423. .name = "ocmcram",
  424. .class = &am33xx_ocmcram_hwmod_class,
  425. .clkdm_name = "l3_clkdm",
  426. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  427. .main_clk = "l3_gclk",
  428. .prcm = {
  429. .omap4 = {
  430. .clkctrl_offs = AM33XX_CM_PER_OCMCRAM_CLKCTRL_OFFSET,
  431. .modulemode = MODULEMODE_SWCTRL,
  432. },
  433. },
  434. };
  435. /* 'smartreflex' class */
  436. static struct omap_hwmod_class am33xx_smartreflex_hwmod_class = {
  437. .name = "smartreflex",
  438. };
  439. /* smartreflex0 */
  440. static struct omap_hwmod am33xx_smartreflex0_hwmod = {
  441. .name = "smartreflex0",
  442. .class = &am33xx_smartreflex_hwmod_class,
  443. .clkdm_name = "l4_wkup_clkdm",
  444. .main_clk = "smartreflex0_fck",
  445. .prcm = {
  446. .omap4 = {
  447. .clkctrl_offs = AM33XX_CM_WKUP_SMARTREFLEX0_CLKCTRL_OFFSET,
  448. .modulemode = MODULEMODE_SWCTRL,
  449. },
  450. },
  451. };
  452. /* smartreflex1 */
  453. static struct omap_hwmod am33xx_smartreflex1_hwmod = {
  454. .name = "smartreflex1",
  455. .class = &am33xx_smartreflex_hwmod_class,
  456. .clkdm_name = "l4_wkup_clkdm",
  457. .main_clk = "smartreflex1_fck",
  458. .prcm = {
  459. .omap4 = {
  460. .clkctrl_offs = AM33XX_CM_WKUP_SMARTREFLEX1_CLKCTRL_OFFSET,
  461. .modulemode = MODULEMODE_SWCTRL,
  462. },
  463. },
  464. };
  465. /*
  466. * 'control' module class
  467. */
  468. static struct omap_hwmod_class am33xx_control_hwmod_class = {
  469. .name = "control",
  470. };
  471. static struct omap_hwmod am33xx_control_hwmod = {
  472. .name = "control",
  473. .class = &am33xx_control_hwmod_class,
  474. .clkdm_name = "l4_wkup_clkdm",
  475. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  476. .main_clk = "dpll_core_m4_div2_ck",
  477. .prcm = {
  478. .omap4 = {
  479. .clkctrl_offs = AM33XX_CM_WKUP_CONTROL_CLKCTRL_OFFSET,
  480. .modulemode = MODULEMODE_SWCTRL,
  481. },
  482. },
  483. };
  484. /*
  485. * 'cpgmac' class
  486. * cpsw/cpgmac sub system
  487. */
  488. static struct omap_hwmod_class_sysconfig am33xx_cpgmac_sysc = {
  489. .rev_offs = 0x0,
  490. .sysc_offs = 0x8,
  491. .syss_offs = 0x4,
  492. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
  493. SYSS_HAS_RESET_STATUS),
  494. .idlemodes = (SIDLE_FORCE | SIDLE_NO | MSTANDBY_FORCE |
  495. MSTANDBY_NO),
  496. .sysc_fields = &omap_hwmod_sysc_type3,
  497. };
  498. static struct omap_hwmod_class am33xx_cpgmac0_hwmod_class = {
  499. .name = "cpgmac0",
  500. .sysc = &am33xx_cpgmac_sysc,
  501. };
  502. static struct omap_hwmod am33xx_cpgmac0_hwmod = {
  503. .name = "cpgmac0",
  504. .class = &am33xx_cpgmac0_hwmod_class,
  505. .clkdm_name = "cpsw_125mhz_clkdm",
  506. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  507. .main_clk = "cpsw_125mhz_gclk",
  508. .mpu_rt_idx = 1,
  509. .prcm = {
  510. .omap4 = {
  511. .clkctrl_offs = AM33XX_CM_PER_CPGMAC0_CLKCTRL_OFFSET,
  512. .modulemode = MODULEMODE_SWCTRL,
  513. },
  514. },
  515. };
  516. /*
  517. * mdio class
  518. */
  519. static struct omap_hwmod_class am33xx_mdio_hwmod_class = {
  520. .name = "davinci_mdio",
  521. };
  522. static struct omap_hwmod am33xx_mdio_hwmod = {
  523. .name = "davinci_mdio",
  524. .class = &am33xx_mdio_hwmod_class,
  525. .clkdm_name = "cpsw_125mhz_clkdm",
  526. .main_clk = "cpsw_125mhz_gclk",
  527. };
  528. /*
  529. * dcan class
  530. */
  531. static struct omap_hwmod_class am33xx_dcan_hwmod_class = {
  532. .name = "d_can",
  533. };
  534. /* dcan0 */
  535. static struct omap_hwmod am33xx_dcan0_hwmod = {
  536. .name = "d_can0",
  537. .class = &am33xx_dcan_hwmod_class,
  538. .clkdm_name = "l4ls_clkdm",
  539. .main_clk = "dcan0_fck",
  540. .prcm = {
  541. .omap4 = {
  542. .clkctrl_offs = AM33XX_CM_PER_DCAN0_CLKCTRL_OFFSET,
  543. .modulemode = MODULEMODE_SWCTRL,
  544. },
  545. },
  546. };
  547. /* dcan1 */
  548. static struct omap_hwmod am33xx_dcan1_hwmod = {
  549. .name = "d_can1",
  550. .class = &am33xx_dcan_hwmod_class,
  551. .clkdm_name = "l4ls_clkdm",
  552. .main_clk = "dcan1_fck",
  553. .prcm = {
  554. .omap4 = {
  555. .clkctrl_offs = AM33XX_CM_PER_DCAN1_CLKCTRL_OFFSET,
  556. .modulemode = MODULEMODE_SWCTRL,
  557. },
  558. },
  559. };
  560. /* elm */
  561. static struct omap_hwmod_class_sysconfig am33xx_elm_sysc = {
  562. .rev_offs = 0x0000,
  563. .sysc_offs = 0x0010,
  564. .syss_offs = 0x0014,
  565. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  566. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  567. SYSS_HAS_RESET_STATUS),
  568. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  569. .sysc_fields = &omap_hwmod_sysc_type1,
  570. };
  571. static struct omap_hwmod_class am33xx_elm_hwmod_class = {
  572. .name = "elm",
  573. .sysc = &am33xx_elm_sysc,
  574. };
  575. static struct omap_hwmod am33xx_elm_hwmod = {
  576. .name = "elm",
  577. .class = &am33xx_elm_hwmod_class,
  578. .clkdm_name = "l4ls_clkdm",
  579. .main_clk = "l4ls_gclk",
  580. .prcm = {
  581. .omap4 = {
  582. .clkctrl_offs = AM33XX_CM_PER_ELM_CLKCTRL_OFFSET,
  583. .modulemode = MODULEMODE_SWCTRL,
  584. },
  585. },
  586. };
  587. /* pwmss */
  588. static struct omap_hwmod_class_sysconfig am33xx_epwmss_sysc = {
  589. .rev_offs = 0x0,
  590. .sysc_offs = 0x4,
  591. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),
  592. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  593. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  594. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  595. .sysc_fields = &omap_hwmod_sysc_type2,
  596. };
  597. static struct omap_hwmod_class am33xx_epwmss_hwmod_class = {
  598. .name = "epwmss",
  599. .sysc = &am33xx_epwmss_sysc,
  600. };
  601. static struct omap_hwmod_class am33xx_ecap_hwmod_class = {
  602. .name = "ecap",
  603. };
  604. static struct omap_hwmod_class am33xx_eqep_hwmod_class = {
  605. .name = "eqep",
  606. };
  607. static struct omap_hwmod_class am33xx_ehrpwm_hwmod_class = {
  608. .name = "ehrpwm",
  609. };
  610. /* epwmss0 */
  611. static struct omap_hwmod am33xx_epwmss0_hwmod = {
  612. .name = "epwmss0",
  613. .class = &am33xx_epwmss_hwmod_class,
  614. .clkdm_name = "l4ls_clkdm",
  615. .main_clk = "l4ls_gclk",
  616. .prcm = {
  617. .omap4 = {
  618. .clkctrl_offs = AM33XX_CM_PER_EPWMSS0_CLKCTRL_OFFSET,
  619. .modulemode = MODULEMODE_SWCTRL,
  620. },
  621. },
  622. };
  623. /* ecap0 */
  624. static struct omap_hwmod am33xx_ecap0_hwmod = {
  625. .name = "ecap0",
  626. .class = &am33xx_ecap_hwmod_class,
  627. .clkdm_name = "l4ls_clkdm",
  628. .main_clk = "l4ls_gclk",
  629. };
  630. /* eqep0 */
  631. static struct omap_hwmod am33xx_eqep0_hwmod = {
  632. .name = "eqep0",
  633. .class = &am33xx_eqep_hwmod_class,
  634. .clkdm_name = "l4ls_clkdm",
  635. .main_clk = "l4ls_gclk",
  636. };
  637. /* ehrpwm0 */
  638. static struct omap_hwmod am33xx_ehrpwm0_hwmod = {
  639. .name = "ehrpwm0",
  640. .class = &am33xx_ehrpwm_hwmod_class,
  641. .clkdm_name = "l4ls_clkdm",
  642. .main_clk = "l4ls_gclk",
  643. };
  644. /* epwmss1 */
  645. static struct omap_hwmod am33xx_epwmss1_hwmod = {
  646. .name = "epwmss1",
  647. .class = &am33xx_epwmss_hwmod_class,
  648. .clkdm_name = "l4ls_clkdm",
  649. .main_clk = "l4ls_gclk",
  650. .prcm = {
  651. .omap4 = {
  652. .clkctrl_offs = AM33XX_CM_PER_EPWMSS1_CLKCTRL_OFFSET,
  653. .modulemode = MODULEMODE_SWCTRL,
  654. },
  655. },
  656. };
  657. /* ecap1 */
  658. static struct omap_hwmod am33xx_ecap1_hwmod = {
  659. .name = "ecap1",
  660. .class = &am33xx_ecap_hwmod_class,
  661. .clkdm_name = "l4ls_clkdm",
  662. .main_clk = "l4ls_gclk",
  663. };
  664. /* eqep1 */
  665. static struct omap_hwmod am33xx_eqep1_hwmod = {
  666. .name = "eqep1",
  667. .class = &am33xx_eqep_hwmod_class,
  668. .clkdm_name = "l4ls_clkdm",
  669. .main_clk = "l4ls_gclk",
  670. };
  671. /* ehrpwm1 */
  672. static struct omap_hwmod am33xx_ehrpwm1_hwmod = {
  673. .name = "ehrpwm1",
  674. .class = &am33xx_ehrpwm_hwmod_class,
  675. .clkdm_name = "l4ls_clkdm",
  676. .main_clk = "l4ls_gclk",
  677. };
  678. /* epwmss2 */
  679. static struct omap_hwmod am33xx_epwmss2_hwmod = {
  680. .name = "epwmss2",
  681. .class = &am33xx_epwmss_hwmod_class,
  682. .clkdm_name = "l4ls_clkdm",
  683. .main_clk = "l4ls_gclk",
  684. .prcm = {
  685. .omap4 = {
  686. .clkctrl_offs = AM33XX_CM_PER_EPWMSS2_CLKCTRL_OFFSET,
  687. .modulemode = MODULEMODE_SWCTRL,
  688. },
  689. },
  690. };
  691. /* ecap2 */
  692. static struct omap_hwmod am33xx_ecap2_hwmod = {
  693. .name = "ecap2",
  694. .class = &am33xx_ecap_hwmod_class,
  695. .clkdm_name = "l4ls_clkdm",
  696. .main_clk = "l4ls_gclk",
  697. };
  698. /* eqep2 */
  699. static struct omap_hwmod am33xx_eqep2_hwmod = {
  700. .name = "eqep2",
  701. .class = &am33xx_eqep_hwmod_class,
  702. .clkdm_name = "l4ls_clkdm",
  703. .main_clk = "l4ls_gclk",
  704. };
  705. /* ehrpwm2 */
  706. static struct omap_hwmod am33xx_ehrpwm2_hwmod = {
  707. .name = "ehrpwm2",
  708. .class = &am33xx_ehrpwm_hwmod_class,
  709. .clkdm_name = "l4ls_clkdm",
  710. .main_clk = "l4ls_gclk",
  711. };
  712. /*
  713. * 'gpio' class: for gpio 0,1,2,3
  714. */
  715. static struct omap_hwmod_class_sysconfig am33xx_gpio_sysc = {
  716. .rev_offs = 0x0000,
  717. .sysc_offs = 0x0010,
  718. .syss_offs = 0x0114,
  719. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  720. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  721. SYSS_HAS_RESET_STATUS),
  722. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  723. SIDLE_SMART_WKUP),
  724. .sysc_fields = &omap_hwmod_sysc_type1,
  725. };
  726. static struct omap_hwmod_class am33xx_gpio_hwmod_class = {
  727. .name = "gpio",
  728. .sysc = &am33xx_gpio_sysc,
  729. .rev = 2,
  730. };
  731. static struct omap_gpio_dev_attr gpio_dev_attr = {
  732. .bank_width = 32,
  733. .dbck_flag = true,
  734. };
  735. /* gpio0 */
  736. static struct omap_hwmod_opt_clk gpio0_opt_clks[] = {
  737. { .role = "dbclk", .clk = "gpio0_dbclk" },
  738. };
  739. static struct omap_hwmod am33xx_gpio0_hwmod = {
  740. .name = "gpio1",
  741. .class = &am33xx_gpio_hwmod_class,
  742. .clkdm_name = "l4_wkup_clkdm",
  743. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  744. .main_clk = "dpll_core_m4_div2_ck",
  745. .prcm = {
  746. .omap4 = {
  747. .clkctrl_offs = AM33XX_CM_WKUP_GPIO0_CLKCTRL_OFFSET,
  748. .modulemode = MODULEMODE_SWCTRL,
  749. },
  750. },
  751. .opt_clks = gpio0_opt_clks,
  752. .opt_clks_cnt = ARRAY_SIZE(gpio0_opt_clks),
  753. .dev_attr = &gpio_dev_attr,
  754. };
  755. /* gpio1 */
  756. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  757. { .role = "dbclk", .clk = "gpio1_dbclk" },
  758. };
  759. static struct omap_hwmod am33xx_gpio1_hwmod = {
  760. .name = "gpio2",
  761. .class = &am33xx_gpio_hwmod_class,
  762. .clkdm_name = "l4ls_clkdm",
  763. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  764. .main_clk = "l4ls_gclk",
  765. .prcm = {
  766. .omap4 = {
  767. .clkctrl_offs = AM33XX_CM_PER_GPIO1_CLKCTRL_OFFSET,
  768. .modulemode = MODULEMODE_SWCTRL,
  769. },
  770. },
  771. .opt_clks = gpio1_opt_clks,
  772. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  773. .dev_attr = &gpio_dev_attr,
  774. };
  775. /* gpio2 */
  776. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  777. { .role = "dbclk", .clk = "gpio2_dbclk" },
  778. };
  779. static struct omap_hwmod am33xx_gpio2_hwmod = {
  780. .name = "gpio3",
  781. .class = &am33xx_gpio_hwmod_class,
  782. .clkdm_name = "l4ls_clkdm",
  783. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  784. .main_clk = "l4ls_gclk",
  785. .prcm = {
  786. .omap4 = {
  787. .clkctrl_offs = AM33XX_CM_PER_GPIO2_CLKCTRL_OFFSET,
  788. .modulemode = MODULEMODE_SWCTRL,
  789. },
  790. },
  791. .opt_clks = gpio2_opt_clks,
  792. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  793. .dev_attr = &gpio_dev_attr,
  794. };
  795. /* gpio3 */
  796. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  797. { .role = "dbclk", .clk = "gpio3_dbclk" },
  798. };
  799. static struct omap_hwmod am33xx_gpio3_hwmod = {
  800. .name = "gpio4",
  801. .class = &am33xx_gpio_hwmod_class,
  802. .clkdm_name = "l4ls_clkdm",
  803. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  804. .main_clk = "l4ls_gclk",
  805. .prcm = {
  806. .omap4 = {
  807. .clkctrl_offs = AM33XX_CM_PER_GPIO3_CLKCTRL_OFFSET,
  808. .modulemode = MODULEMODE_SWCTRL,
  809. },
  810. },
  811. .opt_clks = gpio3_opt_clks,
  812. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  813. .dev_attr = &gpio_dev_attr,
  814. };
  815. /* gpmc */
  816. static struct omap_hwmod_class_sysconfig gpmc_sysc = {
  817. .rev_offs = 0x0,
  818. .sysc_offs = 0x10,
  819. .syss_offs = 0x14,
  820. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  821. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  822. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  823. .sysc_fields = &omap_hwmod_sysc_type1,
  824. };
  825. static struct omap_hwmod_class am33xx_gpmc_hwmod_class = {
  826. .name = "gpmc",
  827. .sysc = &gpmc_sysc,
  828. };
  829. static struct omap_hwmod am33xx_gpmc_hwmod = {
  830. .name = "gpmc",
  831. .class = &am33xx_gpmc_hwmod_class,
  832. .clkdm_name = "l3s_clkdm",
  833. .flags = (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET),
  834. .main_clk = "l3s_gclk",
  835. .prcm = {
  836. .omap4 = {
  837. .clkctrl_offs = AM33XX_CM_PER_GPMC_CLKCTRL_OFFSET,
  838. .modulemode = MODULEMODE_SWCTRL,
  839. },
  840. },
  841. };
  842. /* 'i2c' class */
  843. static struct omap_hwmod_class_sysconfig am33xx_i2c_sysc = {
  844. .sysc_offs = 0x0010,
  845. .syss_offs = 0x0090,
  846. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  847. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  848. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  849. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  850. SIDLE_SMART_WKUP),
  851. .sysc_fields = &omap_hwmod_sysc_type1,
  852. };
  853. static struct omap_hwmod_class i2c_class = {
  854. .name = "i2c",
  855. .sysc = &am33xx_i2c_sysc,
  856. .rev = OMAP_I2C_IP_VERSION_2,
  857. .reset = &omap_i2c_reset,
  858. };
  859. static struct omap_i2c_dev_attr i2c_dev_attr = {
  860. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE,
  861. };
  862. /* i2c1 */
  863. static struct omap_hwmod am33xx_i2c1_hwmod = {
  864. .name = "i2c1",
  865. .class = &i2c_class,
  866. .clkdm_name = "l4_wkup_clkdm",
  867. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  868. .main_clk = "dpll_per_m2_div4_wkupdm_ck",
  869. .prcm = {
  870. .omap4 = {
  871. .clkctrl_offs = AM33XX_CM_WKUP_I2C0_CLKCTRL_OFFSET,
  872. .modulemode = MODULEMODE_SWCTRL,
  873. },
  874. },
  875. .dev_attr = &i2c_dev_attr,
  876. };
  877. /* i2c1 */
  878. static struct omap_hwmod am33xx_i2c2_hwmod = {
  879. .name = "i2c2",
  880. .class = &i2c_class,
  881. .clkdm_name = "l4ls_clkdm",
  882. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  883. .main_clk = "dpll_per_m2_div4_ck",
  884. .prcm = {
  885. .omap4 = {
  886. .clkctrl_offs = AM33XX_CM_PER_I2C1_CLKCTRL_OFFSET,
  887. .modulemode = MODULEMODE_SWCTRL,
  888. },
  889. },
  890. .dev_attr = &i2c_dev_attr,
  891. };
  892. /* i2c3 */
  893. static struct omap_hwmod am33xx_i2c3_hwmod = {
  894. .name = "i2c3",
  895. .class = &i2c_class,
  896. .clkdm_name = "l4ls_clkdm",
  897. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  898. .main_clk = "dpll_per_m2_div4_ck",
  899. .prcm = {
  900. .omap4 = {
  901. .clkctrl_offs = AM33XX_CM_PER_I2C2_CLKCTRL_OFFSET,
  902. .modulemode = MODULEMODE_SWCTRL,
  903. },
  904. },
  905. .dev_attr = &i2c_dev_attr,
  906. };
  907. /* lcdc */
  908. static struct omap_hwmod_class_sysconfig lcdc_sysc = {
  909. .rev_offs = 0x0,
  910. .sysc_offs = 0x54,
  911. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),
  912. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  913. .sysc_fields = &omap_hwmod_sysc_type2,
  914. };
  915. static struct omap_hwmod_class am33xx_lcdc_hwmod_class = {
  916. .name = "lcdc",
  917. .sysc = &lcdc_sysc,
  918. };
  919. static struct omap_hwmod am33xx_lcdc_hwmod = {
  920. .name = "lcdc",
  921. .class = &am33xx_lcdc_hwmod_class,
  922. .clkdm_name = "lcdc_clkdm",
  923. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  924. .main_clk = "lcd_gclk",
  925. .prcm = {
  926. .omap4 = {
  927. .clkctrl_offs = AM33XX_CM_PER_LCDC_CLKCTRL_OFFSET,
  928. .modulemode = MODULEMODE_SWCTRL,
  929. },
  930. },
  931. };
  932. /*
  933. * 'mailbox' class
  934. * mailbox module allowing communication between the on-chip processors using a
  935. * queued mailbox-interrupt mechanism.
  936. */
  937. static struct omap_hwmod_class_sysconfig am33xx_mailbox_sysc = {
  938. .rev_offs = 0x0000,
  939. .sysc_offs = 0x0010,
  940. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  941. SYSC_HAS_SOFTRESET),
  942. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  943. .sysc_fields = &omap_hwmod_sysc_type2,
  944. };
  945. static struct omap_hwmod_class am33xx_mailbox_hwmod_class = {
  946. .name = "mailbox",
  947. .sysc = &am33xx_mailbox_sysc,
  948. };
  949. static struct omap_hwmod am33xx_mailbox_hwmod = {
  950. .name = "mailbox",
  951. .class = &am33xx_mailbox_hwmod_class,
  952. .clkdm_name = "l4ls_clkdm",
  953. .main_clk = "l4ls_gclk",
  954. .prcm = {
  955. .omap4 = {
  956. .clkctrl_offs = AM33XX_CM_PER_MAILBOX0_CLKCTRL_OFFSET,
  957. .modulemode = MODULEMODE_SWCTRL,
  958. },
  959. },
  960. };
  961. /*
  962. * 'mcasp' class
  963. */
  964. static struct omap_hwmod_class_sysconfig am33xx_mcasp_sysc = {
  965. .rev_offs = 0x0,
  966. .sysc_offs = 0x4,
  967. .sysc_flags = SYSC_HAS_SIDLEMODE,
  968. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  969. .sysc_fields = &omap_hwmod_sysc_type3,
  970. };
  971. static struct omap_hwmod_class am33xx_mcasp_hwmod_class = {
  972. .name = "mcasp",
  973. .sysc = &am33xx_mcasp_sysc,
  974. };
  975. /* mcasp0 */
  976. static struct omap_hwmod am33xx_mcasp0_hwmod = {
  977. .name = "mcasp0",
  978. .class = &am33xx_mcasp_hwmod_class,
  979. .clkdm_name = "l3s_clkdm",
  980. .main_clk = "mcasp0_fck",
  981. .prcm = {
  982. .omap4 = {
  983. .clkctrl_offs = AM33XX_CM_PER_MCASP0_CLKCTRL_OFFSET,
  984. .modulemode = MODULEMODE_SWCTRL,
  985. },
  986. },
  987. };
  988. /* mcasp1 */
  989. static struct omap_hwmod am33xx_mcasp1_hwmod = {
  990. .name = "mcasp1",
  991. .class = &am33xx_mcasp_hwmod_class,
  992. .clkdm_name = "l3s_clkdm",
  993. .main_clk = "mcasp1_fck",
  994. .prcm = {
  995. .omap4 = {
  996. .clkctrl_offs = AM33XX_CM_PER_MCASP1_CLKCTRL_OFFSET,
  997. .modulemode = MODULEMODE_SWCTRL,
  998. },
  999. },
  1000. };
  1001. /* 'mmc' class */
  1002. static struct omap_hwmod_class_sysconfig am33xx_mmc_sysc = {
  1003. .rev_offs = 0x1fc,
  1004. .sysc_offs = 0x10,
  1005. .syss_offs = 0x14,
  1006. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1007. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1008. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1009. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1010. .sysc_fields = &omap_hwmod_sysc_type1,
  1011. };
  1012. static struct omap_hwmod_class am33xx_mmc_hwmod_class = {
  1013. .name = "mmc",
  1014. .sysc = &am33xx_mmc_sysc,
  1015. };
  1016. /* mmc0 */
  1017. static struct omap_mmc_dev_attr am33xx_mmc0_dev_attr = {
  1018. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1019. };
  1020. static struct omap_hwmod am33xx_mmc0_hwmod = {
  1021. .name = "mmc1",
  1022. .class = &am33xx_mmc_hwmod_class,
  1023. .clkdm_name = "l4ls_clkdm",
  1024. .main_clk = "mmc_clk",
  1025. .prcm = {
  1026. .omap4 = {
  1027. .clkctrl_offs = AM33XX_CM_PER_MMC0_CLKCTRL_OFFSET,
  1028. .modulemode = MODULEMODE_SWCTRL,
  1029. },
  1030. },
  1031. .dev_attr = &am33xx_mmc0_dev_attr,
  1032. };
  1033. /* mmc1 */
  1034. static struct omap_mmc_dev_attr am33xx_mmc1_dev_attr = {
  1035. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1036. };
  1037. static struct omap_hwmod am33xx_mmc1_hwmod = {
  1038. .name = "mmc2",
  1039. .class = &am33xx_mmc_hwmod_class,
  1040. .clkdm_name = "l4ls_clkdm",
  1041. .main_clk = "mmc_clk",
  1042. .prcm = {
  1043. .omap4 = {
  1044. .clkctrl_offs = AM33XX_CM_PER_MMC1_CLKCTRL_OFFSET,
  1045. .modulemode = MODULEMODE_SWCTRL,
  1046. },
  1047. },
  1048. .dev_attr = &am33xx_mmc1_dev_attr,
  1049. };
  1050. /* mmc2 */
  1051. static struct omap_mmc_dev_attr am33xx_mmc2_dev_attr = {
  1052. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  1053. };
  1054. static struct omap_hwmod am33xx_mmc2_hwmod = {
  1055. .name = "mmc3",
  1056. .class = &am33xx_mmc_hwmod_class,
  1057. .clkdm_name = "l3s_clkdm",
  1058. .main_clk = "mmc_clk",
  1059. .prcm = {
  1060. .omap4 = {
  1061. .clkctrl_offs = AM33XX_CM_PER_MMC2_CLKCTRL_OFFSET,
  1062. .modulemode = MODULEMODE_SWCTRL,
  1063. },
  1064. },
  1065. .dev_attr = &am33xx_mmc2_dev_attr,
  1066. };
  1067. /*
  1068. * 'rtc' class
  1069. * rtc subsystem
  1070. */
  1071. static struct omap_hwmod_class_sysconfig am33xx_rtc_sysc = {
  1072. .rev_offs = 0x0074,
  1073. .sysc_offs = 0x0078,
  1074. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1075. .idlemodes = (SIDLE_FORCE | SIDLE_NO |
  1076. SIDLE_SMART | SIDLE_SMART_WKUP),
  1077. .sysc_fields = &omap_hwmod_sysc_type3,
  1078. };
  1079. static struct omap_hwmod_class am33xx_rtc_hwmod_class = {
  1080. .name = "rtc",
  1081. .sysc = &am33xx_rtc_sysc,
  1082. };
  1083. static struct omap_hwmod am33xx_rtc_hwmod = {
  1084. .name = "rtc",
  1085. .class = &am33xx_rtc_hwmod_class,
  1086. .clkdm_name = "l4_rtc_clkdm",
  1087. .main_clk = "clk_32768_ck",
  1088. .prcm = {
  1089. .omap4 = {
  1090. .clkctrl_offs = AM33XX_CM_RTC_RTC_CLKCTRL_OFFSET,
  1091. .modulemode = MODULEMODE_SWCTRL,
  1092. },
  1093. },
  1094. };
  1095. /* 'spi' class */
  1096. static struct omap_hwmod_class_sysconfig am33xx_mcspi_sysc = {
  1097. .rev_offs = 0x0000,
  1098. .sysc_offs = 0x0110,
  1099. .syss_offs = 0x0114,
  1100. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1101. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  1102. SYSS_HAS_RESET_STATUS),
  1103. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1104. .sysc_fields = &omap_hwmod_sysc_type1,
  1105. };
  1106. static struct omap_hwmod_class am33xx_spi_hwmod_class = {
  1107. .name = "mcspi",
  1108. .sysc = &am33xx_mcspi_sysc,
  1109. .rev = OMAP4_MCSPI_REV,
  1110. };
  1111. /* spi0 */
  1112. static struct omap2_mcspi_dev_attr mcspi_attrib = {
  1113. .num_chipselect = 2,
  1114. };
  1115. static struct omap_hwmod am33xx_spi0_hwmod = {
  1116. .name = "spi0",
  1117. .class = &am33xx_spi_hwmod_class,
  1118. .clkdm_name = "l4ls_clkdm",
  1119. .main_clk = "dpll_per_m2_div4_ck",
  1120. .prcm = {
  1121. .omap4 = {
  1122. .clkctrl_offs = AM33XX_CM_PER_SPI0_CLKCTRL_OFFSET,
  1123. .modulemode = MODULEMODE_SWCTRL,
  1124. },
  1125. },
  1126. .dev_attr = &mcspi_attrib,
  1127. };
  1128. /* spi1 */
  1129. static struct omap_hwmod am33xx_spi1_hwmod = {
  1130. .name = "spi1",
  1131. .class = &am33xx_spi_hwmod_class,
  1132. .clkdm_name = "l4ls_clkdm",
  1133. .main_clk = "dpll_per_m2_div4_ck",
  1134. .prcm = {
  1135. .omap4 = {
  1136. .clkctrl_offs = AM33XX_CM_PER_SPI1_CLKCTRL_OFFSET,
  1137. .modulemode = MODULEMODE_SWCTRL,
  1138. },
  1139. },
  1140. .dev_attr = &mcspi_attrib,
  1141. };
  1142. /*
  1143. * 'spinlock' class
  1144. * spinlock provides hardware assistance for synchronizing the
  1145. * processes running on multiple processors
  1146. */
  1147. static struct omap_hwmod_class am33xx_spinlock_hwmod_class = {
  1148. .name = "spinlock",
  1149. };
  1150. static struct omap_hwmod am33xx_spinlock_hwmod = {
  1151. .name = "spinlock",
  1152. .class = &am33xx_spinlock_hwmod_class,
  1153. .clkdm_name = "l4ls_clkdm",
  1154. .main_clk = "l4ls_gclk",
  1155. .prcm = {
  1156. .omap4 = {
  1157. .clkctrl_offs = AM33XX_CM_PER_SPINLOCK_CLKCTRL_OFFSET,
  1158. .modulemode = MODULEMODE_SWCTRL,
  1159. },
  1160. },
  1161. };
  1162. /* 'timer 2-7' class */
  1163. static struct omap_hwmod_class_sysconfig am33xx_timer_sysc = {
  1164. .rev_offs = 0x0000,
  1165. .sysc_offs = 0x0010,
  1166. .syss_offs = 0x0014,
  1167. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1168. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1169. SIDLE_SMART_WKUP),
  1170. .sysc_fields = &omap_hwmod_sysc_type2,
  1171. };
  1172. static struct omap_hwmod_class am33xx_timer_hwmod_class = {
  1173. .name = "timer",
  1174. .sysc = &am33xx_timer_sysc,
  1175. };
  1176. /* timer1 1ms */
  1177. static struct omap_hwmod_class_sysconfig am33xx_timer1ms_sysc = {
  1178. .rev_offs = 0x0000,
  1179. .sysc_offs = 0x0010,
  1180. .syss_offs = 0x0014,
  1181. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1182. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  1183. SYSS_HAS_RESET_STATUS),
  1184. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1185. .sysc_fields = &omap_hwmod_sysc_type1,
  1186. };
  1187. static struct omap_hwmod_class am33xx_timer1ms_hwmod_class = {
  1188. .name = "timer",
  1189. .sysc = &am33xx_timer1ms_sysc,
  1190. };
  1191. static struct omap_hwmod am33xx_timer1_hwmod = {
  1192. .name = "timer1",
  1193. .class = &am33xx_timer1ms_hwmod_class,
  1194. .clkdm_name = "l4_wkup_clkdm",
  1195. .main_clk = "timer1_fck",
  1196. .prcm = {
  1197. .omap4 = {
  1198. .clkctrl_offs = AM33XX_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  1199. .modulemode = MODULEMODE_SWCTRL,
  1200. },
  1201. },
  1202. };
  1203. static struct omap_hwmod am33xx_timer2_hwmod = {
  1204. .name = "timer2",
  1205. .class = &am33xx_timer_hwmod_class,
  1206. .clkdm_name = "l4ls_clkdm",
  1207. .main_clk = "timer2_fck",
  1208. .prcm = {
  1209. .omap4 = {
  1210. .clkctrl_offs = AM33XX_CM_PER_TIMER2_CLKCTRL_OFFSET,
  1211. .modulemode = MODULEMODE_SWCTRL,
  1212. },
  1213. },
  1214. };
  1215. static struct omap_hwmod am33xx_timer3_hwmod = {
  1216. .name = "timer3",
  1217. .class = &am33xx_timer_hwmod_class,
  1218. .clkdm_name = "l4ls_clkdm",
  1219. .main_clk = "timer3_fck",
  1220. .prcm = {
  1221. .omap4 = {
  1222. .clkctrl_offs = AM33XX_CM_PER_TIMER3_CLKCTRL_OFFSET,
  1223. .modulemode = MODULEMODE_SWCTRL,
  1224. },
  1225. },
  1226. };
  1227. static struct omap_hwmod am33xx_timer4_hwmod = {
  1228. .name = "timer4",
  1229. .class = &am33xx_timer_hwmod_class,
  1230. .clkdm_name = "l4ls_clkdm",
  1231. .main_clk = "timer4_fck",
  1232. .prcm = {
  1233. .omap4 = {
  1234. .clkctrl_offs = AM33XX_CM_PER_TIMER4_CLKCTRL_OFFSET,
  1235. .modulemode = MODULEMODE_SWCTRL,
  1236. },
  1237. },
  1238. };
  1239. static struct omap_hwmod am33xx_timer5_hwmod = {
  1240. .name = "timer5",
  1241. .class = &am33xx_timer_hwmod_class,
  1242. .clkdm_name = "l4ls_clkdm",
  1243. .main_clk = "timer5_fck",
  1244. .prcm = {
  1245. .omap4 = {
  1246. .clkctrl_offs = AM33XX_CM_PER_TIMER5_CLKCTRL_OFFSET,
  1247. .modulemode = MODULEMODE_SWCTRL,
  1248. },
  1249. },
  1250. };
  1251. static struct omap_hwmod am33xx_timer6_hwmod = {
  1252. .name = "timer6",
  1253. .class = &am33xx_timer_hwmod_class,
  1254. .clkdm_name = "l4ls_clkdm",
  1255. .main_clk = "timer6_fck",
  1256. .prcm = {
  1257. .omap4 = {
  1258. .clkctrl_offs = AM33XX_CM_PER_TIMER6_CLKCTRL_OFFSET,
  1259. .modulemode = MODULEMODE_SWCTRL,
  1260. },
  1261. },
  1262. };
  1263. static struct omap_hwmod am33xx_timer7_hwmod = {
  1264. .name = "timer7",
  1265. .class = &am33xx_timer_hwmod_class,
  1266. .clkdm_name = "l4ls_clkdm",
  1267. .main_clk = "timer7_fck",
  1268. .prcm = {
  1269. .omap4 = {
  1270. .clkctrl_offs = AM33XX_CM_PER_TIMER7_CLKCTRL_OFFSET,
  1271. .modulemode = MODULEMODE_SWCTRL,
  1272. },
  1273. },
  1274. };
  1275. /* tpcc */
  1276. static struct omap_hwmod_class am33xx_tpcc_hwmod_class = {
  1277. .name = "tpcc",
  1278. };
  1279. static struct omap_hwmod am33xx_tpcc_hwmod = {
  1280. .name = "tpcc",
  1281. .class = &am33xx_tpcc_hwmod_class,
  1282. .clkdm_name = "l3_clkdm",
  1283. .main_clk = "l3_gclk",
  1284. .prcm = {
  1285. .omap4 = {
  1286. .clkctrl_offs = AM33XX_CM_PER_TPCC_CLKCTRL_OFFSET,
  1287. .modulemode = MODULEMODE_SWCTRL,
  1288. },
  1289. },
  1290. };
  1291. static struct omap_hwmod_class_sysconfig am33xx_tptc_sysc = {
  1292. .rev_offs = 0x0,
  1293. .sysc_offs = 0x10,
  1294. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1295. SYSC_HAS_MIDLEMODE),
  1296. .idlemodes = (SIDLE_FORCE | SIDLE_SMART | MSTANDBY_FORCE),
  1297. .sysc_fields = &omap_hwmod_sysc_type2,
  1298. };
  1299. /* 'tptc' class */
  1300. static struct omap_hwmod_class am33xx_tptc_hwmod_class = {
  1301. .name = "tptc",
  1302. .sysc = &am33xx_tptc_sysc,
  1303. };
  1304. /* tptc0 */
  1305. static struct omap_hwmod am33xx_tptc0_hwmod = {
  1306. .name = "tptc0",
  1307. .class = &am33xx_tptc_hwmod_class,
  1308. .clkdm_name = "l3_clkdm",
  1309. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  1310. .main_clk = "l3_gclk",
  1311. .prcm = {
  1312. .omap4 = {
  1313. .clkctrl_offs = AM33XX_CM_PER_TPTC0_CLKCTRL_OFFSET,
  1314. .modulemode = MODULEMODE_SWCTRL,
  1315. },
  1316. },
  1317. };
  1318. /* tptc1 */
  1319. static struct omap_hwmod am33xx_tptc1_hwmod = {
  1320. .name = "tptc1",
  1321. .class = &am33xx_tptc_hwmod_class,
  1322. .clkdm_name = "l3_clkdm",
  1323. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  1324. .main_clk = "l3_gclk",
  1325. .prcm = {
  1326. .omap4 = {
  1327. .clkctrl_offs = AM33XX_CM_PER_TPTC1_CLKCTRL_OFFSET,
  1328. .modulemode = MODULEMODE_SWCTRL,
  1329. },
  1330. },
  1331. };
  1332. /* tptc2 */
  1333. static struct omap_hwmod am33xx_tptc2_hwmod = {
  1334. .name = "tptc2",
  1335. .class = &am33xx_tptc_hwmod_class,
  1336. .clkdm_name = "l3_clkdm",
  1337. .flags = (HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY),
  1338. .main_clk = "l3_gclk",
  1339. .prcm = {
  1340. .omap4 = {
  1341. .clkctrl_offs = AM33XX_CM_PER_TPTC2_CLKCTRL_OFFSET,
  1342. .modulemode = MODULEMODE_SWCTRL,
  1343. },
  1344. },
  1345. };
  1346. /* 'uart' class */
  1347. static struct omap_hwmod_class_sysconfig uart_sysc = {
  1348. .rev_offs = 0x50,
  1349. .sysc_offs = 0x54,
  1350. .syss_offs = 0x58,
  1351. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
  1352. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1353. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1354. SIDLE_SMART_WKUP),
  1355. .sysc_fields = &omap_hwmod_sysc_type1,
  1356. };
  1357. static struct omap_hwmod_class uart_class = {
  1358. .name = "uart",
  1359. .sysc = &uart_sysc,
  1360. };
  1361. /* uart1 */
  1362. static struct omap_hwmod am33xx_uart1_hwmod = {
  1363. .name = "uart1",
  1364. .class = &uart_class,
  1365. .clkdm_name = "l4_wkup_clkdm",
  1366. .flags = DEBUG_AM33XXUART1_FLAGS | HWMOD_SWSUP_SIDLE_ACT,
  1367. .main_clk = "dpll_per_m2_div4_wkupdm_ck",
  1368. .prcm = {
  1369. .omap4 = {
  1370. .clkctrl_offs = AM33XX_CM_WKUP_UART0_CLKCTRL_OFFSET,
  1371. .modulemode = MODULEMODE_SWCTRL,
  1372. },
  1373. },
  1374. };
  1375. static struct omap_hwmod am33xx_uart2_hwmod = {
  1376. .name = "uart2",
  1377. .class = &uart_class,
  1378. .clkdm_name = "l4ls_clkdm",
  1379. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1380. .main_clk = "dpll_per_m2_div4_ck",
  1381. .prcm = {
  1382. .omap4 = {
  1383. .clkctrl_offs = AM33XX_CM_PER_UART1_CLKCTRL_OFFSET,
  1384. .modulemode = MODULEMODE_SWCTRL,
  1385. },
  1386. },
  1387. };
  1388. /* uart3 */
  1389. static struct omap_hwmod am33xx_uart3_hwmod = {
  1390. .name = "uart3",
  1391. .class = &uart_class,
  1392. .clkdm_name = "l4ls_clkdm",
  1393. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1394. .main_clk = "dpll_per_m2_div4_ck",
  1395. .prcm = {
  1396. .omap4 = {
  1397. .clkctrl_offs = AM33XX_CM_PER_UART2_CLKCTRL_OFFSET,
  1398. .modulemode = MODULEMODE_SWCTRL,
  1399. },
  1400. },
  1401. };
  1402. static struct omap_hwmod am33xx_uart4_hwmod = {
  1403. .name = "uart4",
  1404. .class = &uart_class,
  1405. .clkdm_name = "l4ls_clkdm",
  1406. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1407. .main_clk = "dpll_per_m2_div4_ck",
  1408. .prcm = {
  1409. .omap4 = {
  1410. .clkctrl_offs = AM33XX_CM_PER_UART3_CLKCTRL_OFFSET,
  1411. .modulemode = MODULEMODE_SWCTRL,
  1412. },
  1413. },
  1414. };
  1415. static struct omap_hwmod am33xx_uart5_hwmod = {
  1416. .name = "uart5",
  1417. .class = &uart_class,
  1418. .clkdm_name = "l4ls_clkdm",
  1419. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1420. .main_clk = "dpll_per_m2_div4_ck",
  1421. .prcm = {
  1422. .omap4 = {
  1423. .clkctrl_offs = AM33XX_CM_PER_UART4_CLKCTRL_OFFSET,
  1424. .modulemode = MODULEMODE_SWCTRL,
  1425. },
  1426. },
  1427. };
  1428. static struct omap_hwmod am33xx_uart6_hwmod = {
  1429. .name = "uart6",
  1430. .class = &uart_class,
  1431. .clkdm_name = "l4ls_clkdm",
  1432. .flags = HWMOD_SWSUP_SIDLE_ACT,
  1433. .main_clk = "dpll_per_m2_div4_ck",
  1434. .prcm = {
  1435. .omap4 = {
  1436. .clkctrl_offs = AM33XX_CM_PER_UART5_CLKCTRL_OFFSET,
  1437. .modulemode = MODULEMODE_SWCTRL,
  1438. },
  1439. },
  1440. };
  1441. /* 'wd_timer' class */
  1442. static struct omap_hwmod_class_sysconfig wdt_sysc = {
  1443. .rev_offs = 0x0,
  1444. .sysc_offs = 0x10,
  1445. .syss_offs = 0x14,
  1446. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  1447. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1448. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1449. SIDLE_SMART_WKUP),
  1450. .sysc_fields = &omap_hwmod_sysc_type1,
  1451. };
  1452. static struct omap_hwmod_class am33xx_wd_timer_hwmod_class = {
  1453. .name = "wd_timer",
  1454. .sysc = &wdt_sysc,
  1455. .pre_shutdown = &omap2_wd_timer_disable,
  1456. };
  1457. /*
  1458. * XXX: device.c file uses hardcoded name for watchdog timer
  1459. * driver "wd_timer2, so we are also using same name as of now...
  1460. */
  1461. static struct omap_hwmod am33xx_wd_timer1_hwmod = {
  1462. .name = "wd_timer2",
  1463. .class = &am33xx_wd_timer_hwmod_class,
  1464. .clkdm_name = "l4_wkup_clkdm",
  1465. .flags = HWMOD_SWSUP_SIDLE,
  1466. .main_clk = "wdt1_fck",
  1467. .prcm = {
  1468. .omap4 = {
  1469. .clkctrl_offs = AM33XX_CM_WKUP_WDT1_CLKCTRL_OFFSET,
  1470. .modulemode = MODULEMODE_SWCTRL,
  1471. },
  1472. },
  1473. };
  1474. /*
  1475. * 'usb_otg' class
  1476. * high-speed on-the-go universal serial bus (usb_otg) controller
  1477. */
  1478. static struct omap_hwmod_class_sysconfig am33xx_usbhsotg_sysc = {
  1479. .rev_offs = 0x0,
  1480. .sysc_offs = 0x10,
  1481. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE),
  1482. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1483. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1484. .sysc_fields = &omap_hwmod_sysc_type2,
  1485. };
  1486. static struct omap_hwmod_class am33xx_usbotg_class = {
  1487. .name = "usbotg",
  1488. .sysc = &am33xx_usbhsotg_sysc,
  1489. };
  1490. static struct omap_hwmod am33xx_usbss_hwmod = {
  1491. .name = "usb_otg_hs",
  1492. .class = &am33xx_usbotg_class,
  1493. .clkdm_name = "l3s_clkdm",
  1494. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  1495. .main_clk = "usbotg_fck",
  1496. .prcm = {
  1497. .omap4 = {
  1498. .clkctrl_offs = AM33XX_CM_PER_USB0_CLKCTRL_OFFSET,
  1499. .modulemode = MODULEMODE_SWCTRL,
  1500. },
  1501. },
  1502. };
  1503. /*
  1504. * Interfaces
  1505. */
  1506. static struct omap_hwmod_addr_space am33xx_emif_addrs[] = {
  1507. {
  1508. .pa_start = 0x4c000000,
  1509. .pa_end = 0x4c000fff,
  1510. .flags = ADDR_TYPE_RT
  1511. },
  1512. { }
  1513. };
  1514. /* l3 main -> emif */
  1515. static struct omap_hwmod_ocp_if am33xx_l3_main__emif = {
  1516. .master = &am33xx_l3_main_hwmod,
  1517. .slave = &am33xx_emif_hwmod,
  1518. .clk = "dpll_core_m4_ck",
  1519. .addr = am33xx_emif_addrs,
  1520. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1521. };
  1522. /* mpu -> l3 main */
  1523. static struct omap_hwmod_ocp_if am33xx_mpu__l3_main = {
  1524. .master = &am33xx_mpu_hwmod,
  1525. .slave = &am33xx_l3_main_hwmod,
  1526. .clk = "dpll_mpu_m2_ck",
  1527. .user = OCP_USER_MPU,
  1528. };
  1529. /* l3 main -> l4 hs */
  1530. static struct omap_hwmod_ocp_if am33xx_l3_main__l4_hs = {
  1531. .master = &am33xx_l3_main_hwmod,
  1532. .slave = &am33xx_l4_hs_hwmod,
  1533. .clk = "l3s_gclk",
  1534. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1535. };
  1536. /* l3 main -> l3 s */
  1537. static struct omap_hwmod_ocp_if am33xx_l3_main__l3_s = {
  1538. .master = &am33xx_l3_main_hwmod,
  1539. .slave = &am33xx_l3_s_hwmod,
  1540. .clk = "l3s_gclk",
  1541. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1542. };
  1543. /* l3 s -> l4 per/ls */
  1544. static struct omap_hwmod_ocp_if am33xx_l3_s__l4_ls = {
  1545. .master = &am33xx_l3_s_hwmod,
  1546. .slave = &am33xx_l4_ls_hwmod,
  1547. .clk = "l3s_gclk",
  1548. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1549. };
  1550. /* l3 s -> l4 wkup */
  1551. static struct omap_hwmod_ocp_if am33xx_l3_s__l4_wkup = {
  1552. .master = &am33xx_l3_s_hwmod,
  1553. .slave = &am33xx_l4_wkup_hwmod,
  1554. .clk = "l3s_gclk",
  1555. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1556. };
  1557. /* l3 main -> l3 instr */
  1558. static struct omap_hwmod_ocp_if am33xx_l3_main__l3_instr = {
  1559. .master = &am33xx_l3_main_hwmod,
  1560. .slave = &am33xx_l3_instr_hwmod,
  1561. .clk = "l3s_gclk",
  1562. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1563. };
  1564. /* mpu -> prcm */
  1565. static struct omap_hwmod_ocp_if am33xx_mpu__prcm = {
  1566. .master = &am33xx_mpu_hwmod,
  1567. .slave = &am33xx_prcm_hwmod,
  1568. .clk = "dpll_mpu_m2_ck",
  1569. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1570. };
  1571. /* l3 s -> l3 main*/
  1572. static struct omap_hwmod_ocp_if am33xx_l3_s__l3_main = {
  1573. .master = &am33xx_l3_s_hwmod,
  1574. .slave = &am33xx_l3_main_hwmod,
  1575. .clk = "l3s_gclk",
  1576. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1577. };
  1578. /* pru-icss -> l3 main */
  1579. static struct omap_hwmod_ocp_if am33xx_pruss__l3_main = {
  1580. .master = &am33xx_pruss_hwmod,
  1581. .slave = &am33xx_l3_main_hwmod,
  1582. .clk = "l3_gclk",
  1583. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1584. };
  1585. /* wkup m3 -> l4 wkup */
  1586. static struct omap_hwmod_ocp_if am33xx_wkup_m3__l4_wkup = {
  1587. .master = &am33xx_wkup_m3_hwmod,
  1588. .slave = &am33xx_l4_wkup_hwmod,
  1589. .clk = "dpll_core_m4_div2_ck",
  1590. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1591. };
  1592. /* gfx -> l3 main */
  1593. static struct omap_hwmod_ocp_if am33xx_gfx__l3_main = {
  1594. .master = &am33xx_gfx_hwmod,
  1595. .slave = &am33xx_l3_main_hwmod,
  1596. .clk = "dpll_core_m4_ck",
  1597. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1598. };
  1599. /* l4 wkup -> wkup m3 */
  1600. static struct omap_hwmod_ocp_if am33xx_l4_wkup__wkup_m3 = {
  1601. .master = &am33xx_l4_wkup_hwmod,
  1602. .slave = &am33xx_wkup_m3_hwmod,
  1603. .clk = "dpll_core_m4_div2_ck",
  1604. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1605. };
  1606. /* l4 hs -> pru-icss */
  1607. static struct omap_hwmod_ocp_if am33xx_l4_hs__pruss = {
  1608. .master = &am33xx_l4_hs_hwmod,
  1609. .slave = &am33xx_pruss_hwmod,
  1610. .clk = "dpll_core_m4_ck",
  1611. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1612. };
  1613. /* l3 main -> gfx */
  1614. static struct omap_hwmod_ocp_if am33xx_l3_main__gfx = {
  1615. .master = &am33xx_l3_main_hwmod,
  1616. .slave = &am33xx_gfx_hwmod,
  1617. .clk = "dpll_core_m4_ck",
  1618. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1619. };
  1620. /* l4 wkup -> smartreflex0 */
  1621. static struct omap_hwmod_ocp_if am33xx_l4_wkup__smartreflex0 = {
  1622. .master = &am33xx_l4_wkup_hwmod,
  1623. .slave = &am33xx_smartreflex0_hwmod,
  1624. .clk = "dpll_core_m4_div2_ck",
  1625. .user = OCP_USER_MPU,
  1626. };
  1627. /* l4 wkup -> smartreflex1 */
  1628. static struct omap_hwmod_ocp_if am33xx_l4_wkup__smartreflex1 = {
  1629. .master = &am33xx_l4_wkup_hwmod,
  1630. .slave = &am33xx_smartreflex1_hwmod,
  1631. .clk = "dpll_core_m4_div2_ck",
  1632. .user = OCP_USER_MPU,
  1633. };
  1634. /* l4 wkup -> control */
  1635. static struct omap_hwmod_ocp_if am33xx_l4_wkup__control = {
  1636. .master = &am33xx_l4_wkup_hwmod,
  1637. .slave = &am33xx_control_hwmod,
  1638. .clk = "dpll_core_m4_div2_ck",
  1639. .user = OCP_USER_MPU,
  1640. };
  1641. /* l4 wkup -> rtc */
  1642. static struct omap_hwmod_ocp_if am33xx_l4_wkup__rtc = {
  1643. .master = &am33xx_l4_wkup_hwmod,
  1644. .slave = &am33xx_rtc_hwmod,
  1645. .clk = "clkdiv32k_ick",
  1646. .user = OCP_USER_MPU,
  1647. };
  1648. /* l4 per/ls -> DCAN0 */
  1649. static struct omap_hwmod_ocp_if am33xx_l4_per__dcan0 = {
  1650. .master = &am33xx_l4_ls_hwmod,
  1651. .slave = &am33xx_dcan0_hwmod,
  1652. .clk = "l4ls_gclk",
  1653. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1654. };
  1655. /* l4 per/ls -> DCAN1 */
  1656. static struct omap_hwmod_ocp_if am33xx_l4_per__dcan1 = {
  1657. .master = &am33xx_l4_ls_hwmod,
  1658. .slave = &am33xx_dcan1_hwmod,
  1659. .clk = "l4ls_gclk",
  1660. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1661. };
  1662. /* l4 per/ls -> GPIO2 */
  1663. static struct omap_hwmod_ocp_if am33xx_l4_per__gpio1 = {
  1664. .master = &am33xx_l4_ls_hwmod,
  1665. .slave = &am33xx_gpio1_hwmod,
  1666. .clk = "l4ls_gclk",
  1667. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1668. };
  1669. /* l4 per/ls -> gpio3 */
  1670. static struct omap_hwmod_ocp_if am33xx_l4_per__gpio2 = {
  1671. .master = &am33xx_l4_ls_hwmod,
  1672. .slave = &am33xx_gpio2_hwmod,
  1673. .clk = "l4ls_gclk",
  1674. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1675. };
  1676. /* l4 per/ls -> gpio4 */
  1677. static struct omap_hwmod_ocp_if am33xx_l4_per__gpio3 = {
  1678. .master = &am33xx_l4_ls_hwmod,
  1679. .slave = &am33xx_gpio3_hwmod,
  1680. .clk = "l4ls_gclk",
  1681. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1682. };
  1683. /* L4 WKUP -> I2C1 */
  1684. static struct omap_hwmod_ocp_if am33xx_l4_wkup__i2c1 = {
  1685. .master = &am33xx_l4_wkup_hwmod,
  1686. .slave = &am33xx_i2c1_hwmod,
  1687. .clk = "dpll_core_m4_div2_ck",
  1688. .user = OCP_USER_MPU,
  1689. };
  1690. /* L4 WKUP -> GPIO1 */
  1691. static struct omap_hwmod_ocp_if am33xx_l4_wkup__gpio0 = {
  1692. .master = &am33xx_l4_wkup_hwmod,
  1693. .slave = &am33xx_gpio0_hwmod,
  1694. .clk = "dpll_core_m4_div2_ck",
  1695. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1696. };
  1697. /* L4 WKUP -> ADC_TSC */
  1698. static struct omap_hwmod_addr_space am33xx_adc_tsc_addrs[] = {
  1699. {
  1700. .pa_start = 0x44E0D000,
  1701. .pa_end = 0x44E0D000 + SZ_8K - 1,
  1702. .flags = ADDR_TYPE_RT
  1703. },
  1704. { }
  1705. };
  1706. static struct omap_hwmod_ocp_if am33xx_l4_wkup__adc_tsc = {
  1707. .master = &am33xx_l4_wkup_hwmod,
  1708. .slave = &am33xx_adc_tsc_hwmod,
  1709. .clk = "dpll_core_m4_div2_ck",
  1710. .addr = am33xx_adc_tsc_addrs,
  1711. .user = OCP_USER_MPU,
  1712. };
  1713. static struct omap_hwmod_ocp_if am33xx_l4_hs__cpgmac0 = {
  1714. .master = &am33xx_l4_hs_hwmod,
  1715. .slave = &am33xx_cpgmac0_hwmod,
  1716. .clk = "cpsw_125mhz_gclk",
  1717. .user = OCP_USER_MPU,
  1718. };
  1719. static struct omap_hwmod_ocp_if am33xx_cpgmac0__mdio = {
  1720. .master = &am33xx_cpgmac0_hwmod,
  1721. .slave = &am33xx_mdio_hwmod,
  1722. .user = OCP_USER_MPU,
  1723. };
  1724. static struct omap_hwmod_addr_space am33xx_elm_addr_space[] = {
  1725. {
  1726. .pa_start = 0x48080000,
  1727. .pa_end = 0x48080000 + SZ_8K - 1,
  1728. .flags = ADDR_TYPE_RT
  1729. },
  1730. { }
  1731. };
  1732. static struct omap_hwmod_ocp_if am33xx_l4_ls__elm = {
  1733. .master = &am33xx_l4_ls_hwmod,
  1734. .slave = &am33xx_elm_hwmod,
  1735. .clk = "l4ls_gclk",
  1736. .addr = am33xx_elm_addr_space,
  1737. .user = OCP_USER_MPU,
  1738. };
  1739. static struct omap_hwmod_addr_space am33xx_epwmss0_addr_space[] = {
  1740. {
  1741. .pa_start = 0x48300000,
  1742. .pa_end = 0x48300000 + SZ_16 - 1,
  1743. .flags = ADDR_TYPE_RT
  1744. },
  1745. { }
  1746. };
  1747. static struct omap_hwmod_ocp_if am33xx_l4_ls__epwmss0 = {
  1748. .master = &am33xx_l4_ls_hwmod,
  1749. .slave = &am33xx_epwmss0_hwmod,
  1750. .clk = "l4ls_gclk",
  1751. .addr = am33xx_epwmss0_addr_space,
  1752. .user = OCP_USER_MPU,
  1753. };
  1754. static struct omap_hwmod_ocp_if am33xx_epwmss0__ecap0 = {
  1755. .master = &am33xx_epwmss0_hwmod,
  1756. .slave = &am33xx_ecap0_hwmod,
  1757. .clk = "l4ls_gclk",
  1758. .user = OCP_USER_MPU,
  1759. };
  1760. static struct omap_hwmod_ocp_if am33xx_epwmss0__eqep0 = {
  1761. .master = &am33xx_epwmss0_hwmod,
  1762. .slave = &am33xx_eqep0_hwmod,
  1763. .clk = "l4ls_gclk",
  1764. .user = OCP_USER_MPU,
  1765. };
  1766. static struct omap_hwmod_ocp_if am33xx_epwmss0__ehrpwm0 = {
  1767. .master = &am33xx_epwmss0_hwmod,
  1768. .slave = &am33xx_ehrpwm0_hwmod,
  1769. .clk = "l4ls_gclk",
  1770. .user = OCP_USER_MPU,
  1771. };
  1772. static struct omap_hwmod_addr_space am33xx_epwmss1_addr_space[] = {
  1773. {
  1774. .pa_start = 0x48302000,
  1775. .pa_end = 0x48302000 + SZ_16 - 1,
  1776. .flags = ADDR_TYPE_RT
  1777. },
  1778. { }
  1779. };
  1780. static struct omap_hwmod_ocp_if am33xx_l4_ls__epwmss1 = {
  1781. .master = &am33xx_l4_ls_hwmod,
  1782. .slave = &am33xx_epwmss1_hwmod,
  1783. .clk = "l4ls_gclk",
  1784. .addr = am33xx_epwmss1_addr_space,
  1785. .user = OCP_USER_MPU,
  1786. };
  1787. static struct omap_hwmod_ocp_if am33xx_epwmss1__ecap1 = {
  1788. .master = &am33xx_epwmss1_hwmod,
  1789. .slave = &am33xx_ecap1_hwmod,
  1790. .clk = "l4ls_gclk",
  1791. .user = OCP_USER_MPU,
  1792. };
  1793. static struct omap_hwmod_ocp_if am33xx_epwmss1__eqep1 = {
  1794. .master = &am33xx_epwmss1_hwmod,
  1795. .slave = &am33xx_eqep1_hwmod,
  1796. .clk = "l4ls_gclk",
  1797. .user = OCP_USER_MPU,
  1798. };
  1799. static struct omap_hwmod_ocp_if am33xx_epwmss1__ehrpwm1 = {
  1800. .master = &am33xx_epwmss1_hwmod,
  1801. .slave = &am33xx_ehrpwm1_hwmod,
  1802. .clk = "l4ls_gclk",
  1803. .user = OCP_USER_MPU,
  1804. };
  1805. static struct omap_hwmod_addr_space am33xx_epwmss2_addr_space[] = {
  1806. {
  1807. .pa_start = 0x48304000,
  1808. .pa_end = 0x48304000 + SZ_16 - 1,
  1809. .flags = ADDR_TYPE_RT
  1810. },
  1811. { }
  1812. };
  1813. static struct omap_hwmod_ocp_if am33xx_l4_ls__epwmss2 = {
  1814. .master = &am33xx_l4_ls_hwmod,
  1815. .slave = &am33xx_epwmss2_hwmod,
  1816. .clk = "l4ls_gclk",
  1817. .addr = am33xx_epwmss2_addr_space,
  1818. .user = OCP_USER_MPU,
  1819. };
  1820. static struct omap_hwmod_ocp_if am33xx_epwmss2__ecap2 = {
  1821. .master = &am33xx_epwmss2_hwmod,
  1822. .slave = &am33xx_ecap2_hwmod,
  1823. .clk = "l4ls_gclk",
  1824. .user = OCP_USER_MPU,
  1825. };
  1826. static struct omap_hwmod_ocp_if am33xx_epwmss2__eqep2 = {
  1827. .master = &am33xx_epwmss2_hwmod,
  1828. .slave = &am33xx_eqep2_hwmod,
  1829. .clk = "l4ls_gclk",
  1830. .user = OCP_USER_MPU,
  1831. };
  1832. static struct omap_hwmod_ocp_if am33xx_epwmss2__ehrpwm2 = {
  1833. .master = &am33xx_epwmss2_hwmod,
  1834. .slave = &am33xx_ehrpwm2_hwmod,
  1835. .clk = "l4ls_gclk",
  1836. .user = OCP_USER_MPU,
  1837. };
  1838. /* l3s cfg -> gpmc */
  1839. static struct omap_hwmod_addr_space am33xx_gpmc_addr_space[] = {
  1840. {
  1841. .pa_start = 0x50000000,
  1842. .pa_end = 0x50000000 + SZ_8K - 1,
  1843. .flags = ADDR_TYPE_RT,
  1844. },
  1845. { }
  1846. };
  1847. static struct omap_hwmod_ocp_if am33xx_l3_s__gpmc = {
  1848. .master = &am33xx_l3_s_hwmod,
  1849. .slave = &am33xx_gpmc_hwmod,
  1850. .clk = "l3s_gclk",
  1851. .addr = am33xx_gpmc_addr_space,
  1852. .user = OCP_USER_MPU,
  1853. };
  1854. /* i2c2 */
  1855. static struct omap_hwmod_ocp_if am33xx_l4_per__i2c2 = {
  1856. .master = &am33xx_l4_ls_hwmod,
  1857. .slave = &am33xx_i2c2_hwmod,
  1858. .clk = "l4ls_gclk",
  1859. .user = OCP_USER_MPU,
  1860. };
  1861. static struct omap_hwmod_ocp_if am33xx_l4_per__i2c3 = {
  1862. .master = &am33xx_l4_ls_hwmod,
  1863. .slave = &am33xx_i2c3_hwmod,
  1864. .clk = "l4ls_gclk",
  1865. .user = OCP_USER_MPU,
  1866. };
  1867. static struct omap_hwmod_addr_space am33xx_lcdc_addr_space[] = {
  1868. {
  1869. .pa_start = 0x4830E000,
  1870. .pa_end = 0x4830E000 + SZ_8K - 1,
  1871. .flags = ADDR_TYPE_RT,
  1872. },
  1873. { }
  1874. };
  1875. static struct omap_hwmod_ocp_if am33xx_l3_main__lcdc = {
  1876. .master = &am33xx_l3_main_hwmod,
  1877. .slave = &am33xx_lcdc_hwmod,
  1878. .clk = "dpll_core_m4_ck",
  1879. .addr = am33xx_lcdc_addr_space,
  1880. .user = OCP_USER_MPU,
  1881. };
  1882. static struct omap_hwmod_addr_space am33xx_mailbox_addrs[] = {
  1883. {
  1884. .pa_start = 0x480C8000,
  1885. .pa_end = 0x480C8000 + (SZ_4K - 1),
  1886. .flags = ADDR_TYPE_RT
  1887. },
  1888. { }
  1889. };
  1890. /* l4 ls -> mailbox */
  1891. static struct omap_hwmod_ocp_if am33xx_l4_per__mailbox = {
  1892. .master = &am33xx_l4_ls_hwmod,
  1893. .slave = &am33xx_mailbox_hwmod,
  1894. .clk = "l4ls_gclk",
  1895. .addr = am33xx_mailbox_addrs,
  1896. .user = OCP_USER_MPU,
  1897. };
  1898. /* l4 ls -> spinlock */
  1899. static struct omap_hwmod_ocp_if am33xx_l4_ls__spinlock = {
  1900. .master = &am33xx_l4_ls_hwmod,
  1901. .slave = &am33xx_spinlock_hwmod,
  1902. .clk = "l4ls_gclk",
  1903. .user = OCP_USER_MPU,
  1904. };
  1905. /* l4 ls -> mcasp0 */
  1906. static struct omap_hwmod_addr_space am33xx_mcasp0_addr_space[] = {
  1907. {
  1908. .pa_start = 0x48038000,
  1909. .pa_end = 0x48038000 + SZ_8K - 1,
  1910. .flags = ADDR_TYPE_RT
  1911. },
  1912. { }
  1913. };
  1914. static struct omap_hwmod_ocp_if am33xx_l4_ls__mcasp0 = {
  1915. .master = &am33xx_l4_ls_hwmod,
  1916. .slave = &am33xx_mcasp0_hwmod,
  1917. .clk = "l4ls_gclk",
  1918. .addr = am33xx_mcasp0_addr_space,
  1919. .user = OCP_USER_MPU,
  1920. };
  1921. /* l4 ls -> mcasp1 */
  1922. static struct omap_hwmod_addr_space am33xx_mcasp1_addr_space[] = {
  1923. {
  1924. .pa_start = 0x4803C000,
  1925. .pa_end = 0x4803C000 + SZ_8K - 1,
  1926. .flags = ADDR_TYPE_RT
  1927. },
  1928. { }
  1929. };
  1930. static struct omap_hwmod_ocp_if am33xx_l4_ls__mcasp1 = {
  1931. .master = &am33xx_l4_ls_hwmod,
  1932. .slave = &am33xx_mcasp1_hwmod,
  1933. .clk = "l4ls_gclk",
  1934. .addr = am33xx_mcasp1_addr_space,
  1935. .user = OCP_USER_MPU,
  1936. };
  1937. /* l4 ls -> mmc0 */
  1938. static struct omap_hwmod_addr_space am33xx_mmc0_addr_space[] = {
  1939. {
  1940. .pa_start = 0x48060100,
  1941. .pa_end = 0x48060100 + SZ_4K - 1,
  1942. .flags = ADDR_TYPE_RT,
  1943. },
  1944. { }
  1945. };
  1946. static struct omap_hwmod_ocp_if am33xx_l4_ls__mmc0 = {
  1947. .master = &am33xx_l4_ls_hwmod,
  1948. .slave = &am33xx_mmc0_hwmod,
  1949. .clk = "l4ls_gclk",
  1950. .addr = am33xx_mmc0_addr_space,
  1951. .user = OCP_USER_MPU,
  1952. };
  1953. /* l4 ls -> mmc1 */
  1954. static struct omap_hwmod_addr_space am33xx_mmc1_addr_space[] = {
  1955. {
  1956. .pa_start = 0x481d8100,
  1957. .pa_end = 0x481d8100 + SZ_4K - 1,
  1958. .flags = ADDR_TYPE_RT,
  1959. },
  1960. { }
  1961. };
  1962. static struct omap_hwmod_ocp_if am33xx_l4_ls__mmc1 = {
  1963. .master = &am33xx_l4_ls_hwmod,
  1964. .slave = &am33xx_mmc1_hwmod,
  1965. .clk = "l4ls_gclk",
  1966. .addr = am33xx_mmc1_addr_space,
  1967. .user = OCP_USER_MPU,
  1968. };
  1969. /* l3 s -> mmc2 */
  1970. static struct omap_hwmod_addr_space am33xx_mmc2_addr_space[] = {
  1971. {
  1972. .pa_start = 0x47810100,
  1973. .pa_end = 0x47810100 + SZ_64K - 1,
  1974. .flags = ADDR_TYPE_RT,
  1975. },
  1976. { }
  1977. };
  1978. static struct omap_hwmod_ocp_if am33xx_l3_s__mmc2 = {
  1979. .master = &am33xx_l3_s_hwmod,
  1980. .slave = &am33xx_mmc2_hwmod,
  1981. .clk = "l3s_gclk",
  1982. .addr = am33xx_mmc2_addr_space,
  1983. .user = OCP_USER_MPU,
  1984. };
  1985. /* l4 ls -> mcspi0 */
  1986. static struct omap_hwmod_ocp_if am33xx_l4_ls__mcspi0 = {
  1987. .master = &am33xx_l4_ls_hwmod,
  1988. .slave = &am33xx_spi0_hwmod,
  1989. .clk = "l4ls_gclk",
  1990. .user = OCP_USER_MPU,
  1991. };
  1992. /* l4 ls -> mcspi1 */
  1993. static struct omap_hwmod_ocp_if am33xx_l4_ls__mcspi1 = {
  1994. .master = &am33xx_l4_ls_hwmod,
  1995. .slave = &am33xx_spi1_hwmod,
  1996. .clk = "l4ls_gclk",
  1997. .user = OCP_USER_MPU,
  1998. };
  1999. /* l4 wkup -> timer1 */
  2000. static struct omap_hwmod_ocp_if am33xx_l4_wkup__timer1 = {
  2001. .master = &am33xx_l4_wkup_hwmod,
  2002. .slave = &am33xx_timer1_hwmod,
  2003. .clk = "dpll_core_m4_div2_ck",
  2004. .user = OCP_USER_MPU,
  2005. };
  2006. /* l4 per -> timer2 */
  2007. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer2 = {
  2008. .master = &am33xx_l4_ls_hwmod,
  2009. .slave = &am33xx_timer2_hwmod,
  2010. .clk = "l4ls_gclk",
  2011. .user = OCP_USER_MPU,
  2012. };
  2013. /* l4 per -> timer3 */
  2014. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer3 = {
  2015. .master = &am33xx_l4_ls_hwmod,
  2016. .slave = &am33xx_timer3_hwmod,
  2017. .clk = "l4ls_gclk",
  2018. .user = OCP_USER_MPU,
  2019. };
  2020. /* l4 per -> timer4 */
  2021. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer4 = {
  2022. .master = &am33xx_l4_ls_hwmod,
  2023. .slave = &am33xx_timer4_hwmod,
  2024. .clk = "l4ls_gclk",
  2025. .user = OCP_USER_MPU,
  2026. };
  2027. /* l4 per -> timer5 */
  2028. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer5 = {
  2029. .master = &am33xx_l4_ls_hwmod,
  2030. .slave = &am33xx_timer5_hwmod,
  2031. .clk = "l4ls_gclk",
  2032. .user = OCP_USER_MPU,
  2033. };
  2034. /* l4 per -> timer6 */
  2035. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer6 = {
  2036. .master = &am33xx_l4_ls_hwmod,
  2037. .slave = &am33xx_timer6_hwmod,
  2038. .clk = "l4ls_gclk",
  2039. .user = OCP_USER_MPU,
  2040. };
  2041. /* l4 per -> timer7 */
  2042. static struct omap_hwmod_ocp_if am33xx_l4_ls__timer7 = {
  2043. .master = &am33xx_l4_ls_hwmod,
  2044. .slave = &am33xx_timer7_hwmod,
  2045. .clk = "l4ls_gclk",
  2046. .user = OCP_USER_MPU,
  2047. };
  2048. /* l3 main -> tpcc */
  2049. static struct omap_hwmod_ocp_if am33xx_l3_main__tpcc = {
  2050. .master = &am33xx_l3_main_hwmod,
  2051. .slave = &am33xx_tpcc_hwmod,
  2052. .clk = "l3_gclk",
  2053. .user = OCP_USER_MPU,
  2054. };
  2055. /* l3 main -> tpcc0 */
  2056. static struct omap_hwmod_addr_space am33xx_tptc0_addr_space[] = {
  2057. {
  2058. .pa_start = 0x49800000,
  2059. .pa_end = 0x49800000 + SZ_8K - 1,
  2060. .flags = ADDR_TYPE_RT,
  2061. },
  2062. { }
  2063. };
  2064. static struct omap_hwmod_ocp_if am33xx_l3_main__tptc0 = {
  2065. .master = &am33xx_l3_main_hwmod,
  2066. .slave = &am33xx_tptc0_hwmod,
  2067. .clk = "l3_gclk",
  2068. .addr = am33xx_tptc0_addr_space,
  2069. .user = OCP_USER_MPU,
  2070. };
  2071. /* l3 main -> tpcc1 */
  2072. static struct omap_hwmod_addr_space am33xx_tptc1_addr_space[] = {
  2073. {
  2074. .pa_start = 0x49900000,
  2075. .pa_end = 0x49900000 + SZ_8K - 1,
  2076. .flags = ADDR_TYPE_RT,
  2077. },
  2078. { }
  2079. };
  2080. static struct omap_hwmod_ocp_if am33xx_l3_main__tptc1 = {
  2081. .master = &am33xx_l3_main_hwmod,
  2082. .slave = &am33xx_tptc1_hwmod,
  2083. .clk = "l3_gclk",
  2084. .addr = am33xx_tptc1_addr_space,
  2085. .user = OCP_USER_MPU,
  2086. };
  2087. /* l3 main -> tpcc2 */
  2088. static struct omap_hwmod_addr_space am33xx_tptc2_addr_space[] = {
  2089. {
  2090. .pa_start = 0x49a00000,
  2091. .pa_end = 0x49a00000 + SZ_8K - 1,
  2092. .flags = ADDR_TYPE_RT,
  2093. },
  2094. { }
  2095. };
  2096. static struct omap_hwmod_ocp_if am33xx_l3_main__tptc2 = {
  2097. .master = &am33xx_l3_main_hwmod,
  2098. .slave = &am33xx_tptc2_hwmod,
  2099. .clk = "l3_gclk",
  2100. .addr = am33xx_tptc2_addr_space,
  2101. .user = OCP_USER_MPU,
  2102. };
  2103. /* l4 wkup -> uart1 */
  2104. static struct omap_hwmod_ocp_if am33xx_l4_wkup__uart1 = {
  2105. .master = &am33xx_l4_wkup_hwmod,
  2106. .slave = &am33xx_uart1_hwmod,
  2107. .clk = "dpll_core_m4_div2_ck",
  2108. .user = OCP_USER_MPU,
  2109. };
  2110. /* l4 ls -> uart2 */
  2111. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart2 = {
  2112. .master = &am33xx_l4_ls_hwmod,
  2113. .slave = &am33xx_uart2_hwmod,
  2114. .clk = "l4ls_gclk",
  2115. .user = OCP_USER_MPU,
  2116. };
  2117. /* l4 ls -> uart3 */
  2118. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart3 = {
  2119. .master = &am33xx_l4_ls_hwmod,
  2120. .slave = &am33xx_uart3_hwmod,
  2121. .clk = "l4ls_gclk",
  2122. .user = OCP_USER_MPU,
  2123. };
  2124. /* l4 ls -> uart4 */
  2125. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart4 = {
  2126. .master = &am33xx_l4_ls_hwmod,
  2127. .slave = &am33xx_uart4_hwmod,
  2128. .clk = "l4ls_gclk",
  2129. .user = OCP_USER_MPU,
  2130. };
  2131. /* l4 ls -> uart5 */
  2132. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart5 = {
  2133. .master = &am33xx_l4_ls_hwmod,
  2134. .slave = &am33xx_uart5_hwmod,
  2135. .clk = "l4ls_gclk",
  2136. .user = OCP_USER_MPU,
  2137. };
  2138. /* l4 ls -> uart6 */
  2139. static struct omap_hwmod_ocp_if am33xx_l4_ls__uart6 = {
  2140. .master = &am33xx_l4_ls_hwmod,
  2141. .slave = &am33xx_uart6_hwmod,
  2142. .clk = "l4ls_gclk",
  2143. .user = OCP_USER_MPU,
  2144. };
  2145. /* l4 wkup -> wd_timer1 */
  2146. static struct omap_hwmod_ocp_if am33xx_l4_wkup__wd_timer1 = {
  2147. .master = &am33xx_l4_wkup_hwmod,
  2148. .slave = &am33xx_wd_timer1_hwmod,
  2149. .clk = "dpll_core_m4_div2_ck",
  2150. .user = OCP_USER_MPU,
  2151. };
  2152. /* usbss */
  2153. /* l3 s -> USBSS interface */
  2154. static struct omap_hwmod_ocp_if am33xx_l3_s__usbss = {
  2155. .master = &am33xx_l3_s_hwmod,
  2156. .slave = &am33xx_usbss_hwmod,
  2157. .clk = "l3s_gclk",
  2158. .user = OCP_USER_MPU,
  2159. .flags = OCPIF_SWSUP_IDLE,
  2160. };
  2161. /* l3 main -> ocmc */
  2162. static struct omap_hwmod_ocp_if am33xx_l3_main__ocmc = {
  2163. .master = &am33xx_l3_main_hwmod,
  2164. .slave = &am33xx_ocmcram_hwmod,
  2165. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2166. };
  2167. /* l3 main -> sha0 HIB2 */
  2168. static struct omap_hwmod_addr_space am33xx_sha0_addrs[] = {
  2169. {
  2170. .pa_start = 0x53100000,
  2171. .pa_end = 0x53100000 + SZ_512 - 1,
  2172. .flags = ADDR_TYPE_RT
  2173. },
  2174. { }
  2175. };
  2176. static struct omap_hwmod_ocp_if am33xx_l3_main__sha0 = {
  2177. .master = &am33xx_l3_main_hwmod,
  2178. .slave = &am33xx_sha0_hwmod,
  2179. .clk = "sha0_fck",
  2180. .addr = am33xx_sha0_addrs,
  2181. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2182. };
  2183. /* l3 main -> AES0 HIB2 */
  2184. static struct omap_hwmod_addr_space am33xx_aes0_addrs[] = {
  2185. {
  2186. .pa_start = 0x53500000,
  2187. .pa_end = 0x53500000 + SZ_1M - 1,
  2188. .flags = ADDR_TYPE_RT
  2189. },
  2190. { }
  2191. };
  2192. static struct omap_hwmod_ocp_if am33xx_l3_main__aes0 = {
  2193. .master = &am33xx_l3_main_hwmod,
  2194. .slave = &am33xx_aes0_hwmod,
  2195. .clk = "aes0_fck",
  2196. .addr = am33xx_aes0_addrs,
  2197. .user = OCP_USER_MPU | OCP_USER_SDMA,
  2198. };
  2199. static struct omap_hwmod_ocp_if *am33xx_hwmod_ocp_ifs[] __initdata = {
  2200. &am33xx_l3_main__emif,
  2201. &am33xx_mpu__l3_main,
  2202. &am33xx_mpu__prcm,
  2203. &am33xx_l3_s__l4_ls,
  2204. &am33xx_l3_s__l4_wkup,
  2205. &am33xx_l3_main__l4_hs,
  2206. &am33xx_l3_main__l3_s,
  2207. &am33xx_l3_main__l3_instr,
  2208. &am33xx_l3_main__gfx,
  2209. &am33xx_l3_s__l3_main,
  2210. &am33xx_pruss__l3_main,
  2211. &am33xx_wkup_m3__l4_wkup,
  2212. &am33xx_gfx__l3_main,
  2213. &am33xx_l4_wkup__wkup_m3,
  2214. &am33xx_l4_wkup__control,
  2215. &am33xx_l4_wkup__smartreflex0,
  2216. &am33xx_l4_wkup__smartreflex1,
  2217. &am33xx_l4_wkup__uart1,
  2218. &am33xx_l4_wkup__timer1,
  2219. &am33xx_l4_wkup__rtc,
  2220. &am33xx_l4_wkup__i2c1,
  2221. &am33xx_l4_wkup__gpio0,
  2222. &am33xx_l4_wkup__adc_tsc,
  2223. &am33xx_l4_wkup__wd_timer1,
  2224. &am33xx_l4_hs__pruss,
  2225. &am33xx_l4_per__dcan0,
  2226. &am33xx_l4_per__dcan1,
  2227. &am33xx_l4_per__gpio1,
  2228. &am33xx_l4_per__gpio2,
  2229. &am33xx_l4_per__gpio3,
  2230. &am33xx_l4_per__i2c2,
  2231. &am33xx_l4_per__i2c3,
  2232. &am33xx_l4_per__mailbox,
  2233. &am33xx_l4_ls__mcasp0,
  2234. &am33xx_l4_ls__mcasp1,
  2235. &am33xx_l4_ls__mmc0,
  2236. &am33xx_l4_ls__mmc1,
  2237. &am33xx_l3_s__mmc2,
  2238. &am33xx_l4_ls__timer2,
  2239. &am33xx_l4_ls__timer3,
  2240. &am33xx_l4_ls__timer4,
  2241. &am33xx_l4_ls__timer5,
  2242. &am33xx_l4_ls__timer6,
  2243. &am33xx_l4_ls__timer7,
  2244. &am33xx_l3_main__tpcc,
  2245. &am33xx_l4_ls__uart2,
  2246. &am33xx_l4_ls__uart3,
  2247. &am33xx_l4_ls__uart4,
  2248. &am33xx_l4_ls__uart5,
  2249. &am33xx_l4_ls__uart6,
  2250. &am33xx_l4_ls__spinlock,
  2251. &am33xx_l4_ls__elm,
  2252. &am33xx_l4_ls__epwmss0,
  2253. &am33xx_epwmss0__ecap0,
  2254. &am33xx_epwmss0__eqep0,
  2255. &am33xx_epwmss0__ehrpwm0,
  2256. &am33xx_l4_ls__epwmss1,
  2257. &am33xx_epwmss1__ecap1,
  2258. &am33xx_epwmss1__eqep1,
  2259. &am33xx_epwmss1__ehrpwm1,
  2260. &am33xx_l4_ls__epwmss2,
  2261. &am33xx_epwmss2__ecap2,
  2262. &am33xx_epwmss2__eqep2,
  2263. &am33xx_epwmss2__ehrpwm2,
  2264. &am33xx_l3_s__gpmc,
  2265. &am33xx_l3_main__lcdc,
  2266. &am33xx_l4_ls__mcspi0,
  2267. &am33xx_l4_ls__mcspi1,
  2268. &am33xx_l3_main__tptc0,
  2269. &am33xx_l3_main__tptc1,
  2270. &am33xx_l3_main__tptc2,
  2271. &am33xx_l3_main__ocmc,
  2272. &am33xx_l3_s__usbss,
  2273. &am33xx_l4_hs__cpgmac0,
  2274. &am33xx_cpgmac0__mdio,
  2275. &am33xx_l3_main__sha0,
  2276. &am33xx_l3_main__aes0,
  2277. NULL,
  2278. };
  2279. int __init am33xx_hwmod_init(void)
  2280. {
  2281. omap_hwmod_init();
  2282. return omap_hwmod_register_links(am33xx_hwmod_ocp_ifs);
  2283. }