omap_hwmod.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757
  1. /*
  2. * omap_hwmod macros, structures
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. * Paul Walmsley
  7. *
  8. * Created in collaboration with (alphabetical order): Benoît Cousson,
  9. * Kevin Hilman, Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari
  10. * Poussa, Anand Sawant, Santosh Shilimkar, Richard Woodruff
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. *
  16. * These headers and macros are used to define OMAP on-chip module
  17. * data and their integration with other OMAP modules and Linux.
  18. * Copious documentation and references can also be found in the
  19. * omap_hwmod code, in arch/arm/mach-omap2/omap_hwmod.c (as of this
  20. * writing).
  21. *
  22. * To do:
  23. * - add interconnect error log structures
  24. * - add pinmuxing
  25. * - init_conn_id_bit (CONNID_BIT_VECTOR)
  26. * - implement default hwmod SMS/SDRC flags?
  27. * - move Linux-specific data ("non-ROM data") out
  28. *
  29. */
  30. #ifndef __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  31. #define __ARCH_ARM_PLAT_OMAP_INCLUDE_MACH_OMAP_HWMOD_H
  32. #include <linux/kernel.h>
  33. #include <linux/init.h>
  34. #include <linux/list.h>
  35. #include <linux/ioport.h>
  36. #include <linux/spinlock.h>
  37. struct omap_device;
  38. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type1;
  39. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type2;
  40. extern struct omap_hwmod_sysc_fields omap_hwmod_sysc_type3;
  41. /*
  42. * OCP SYSCONFIG bit shifts/masks TYPE1. These are for IPs compliant
  43. * with the original PRCM protocol defined for OMAP2420
  44. */
  45. #define SYSC_TYPE1_MIDLEMODE_SHIFT 12
  46. #define SYSC_TYPE1_MIDLEMODE_MASK (0x3 << SYSC_TYPE1_MIDLEMODE_SHIFT)
  47. #define SYSC_TYPE1_CLOCKACTIVITY_SHIFT 8
  48. #define SYSC_TYPE1_CLOCKACTIVITY_MASK (0x3 << SYSC_TYPE1_CLOCKACTIVITY_SHIFT)
  49. #define SYSC_TYPE1_SIDLEMODE_SHIFT 3
  50. #define SYSC_TYPE1_SIDLEMODE_MASK (0x3 << SYSC_TYPE1_SIDLEMODE_SHIFT)
  51. #define SYSC_TYPE1_ENAWAKEUP_SHIFT 2
  52. #define SYSC_TYPE1_ENAWAKEUP_MASK (1 << SYSC_TYPE1_ENAWAKEUP_SHIFT)
  53. #define SYSC_TYPE1_SOFTRESET_SHIFT 1
  54. #define SYSC_TYPE1_SOFTRESET_MASK (1 << SYSC_TYPE1_SOFTRESET_SHIFT)
  55. #define SYSC_TYPE1_AUTOIDLE_SHIFT 0
  56. #define SYSC_TYPE1_AUTOIDLE_MASK (1 << SYSC_TYPE1_AUTOIDLE_SHIFT)
  57. /*
  58. * OCP SYSCONFIG bit shifts/masks TYPE2. These are for IPs compliant
  59. * with the new PRCM protocol defined for new OMAP4 IPs.
  60. */
  61. #define SYSC_TYPE2_SOFTRESET_SHIFT 0
  62. #define SYSC_TYPE2_SOFTRESET_MASK (1 << SYSC_TYPE2_SOFTRESET_SHIFT)
  63. #define SYSC_TYPE2_SIDLEMODE_SHIFT 2
  64. #define SYSC_TYPE2_SIDLEMODE_MASK (0x3 << SYSC_TYPE2_SIDLEMODE_SHIFT)
  65. #define SYSC_TYPE2_MIDLEMODE_SHIFT 4
  66. #define SYSC_TYPE2_MIDLEMODE_MASK (0x3 << SYSC_TYPE2_MIDLEMODE_SHIFT)
  67. #define SYSC_TYPE2_DMADISABLE_SHIFT 16
  68. #define SYSC_TYPE2_DMADISABLE_MASK (0x1 << SYSC_TYPE2_DMADISABLE_SHIFT)
  69. /*
  70. * OCP SYSCONFIG bit shifts/masks TYPE3.
  71. * This is applicable for some IPs present in AM33XX
  72. */
  73. #define SYSC_TYPE3_SIDLEMODE_SHIFT 0
  74. #define SYSC_TYPE3_SIDLEMODE_MASK (0x3 << SYSC_TYPE3_SIDLEMODE_SHIFT)
  75. #define SYSC_TYPE3_MIDLEMODE_SHIFT 2
  76. #define SYSC_TYPE3_MIDLEMODE_MASK (0x3 << SYSC_TYPE3_MIDLEMODE_SHIFT)
  77. /* OCP SYSSTATUS bit shifts/masks */
  78. #define SYSS_RESETDONE_SHIFT 0
  79. #define SYSS_RESETDONE_MASK (1 << SYSS_RESETDONE_SHIFT)
  80. /* Master standby/slave idle mode flags */
  81. #define HWMOD_IDLEMODE_FORCE (1 << 0)
  82. #define HWMOD_IDLEMODE_NO (1 << 1)
  83. #define HWMOD_IDLEMODE_SMART (1 << 2)
  84. #define HWMOD_IDLEMODE_SMART_WKUP (1 << 3)
  85. /* modulemode control type (SW or HW) */
  86. #define MODULEMODE_HWCTRL 1
  87. #define MODULEMODE_SWCTRL 2
  88. #define DEBUG_OMAP2UART1_FLAGS 0
  89. #define DEBUG_OMAP2UART2_FLAGS 0
  90. #define DEBUG_OMAP2UART3_FLAGS 0
  91. #define DEBUG_OMAP3UART3_FLAGS 0
  92. #define DEBUG_OMAP3UART4_FLAGS 0
  93. #define DEBUG_OMAP4UART3_FLAGS 0
  94. #define DEBUG_OMAP4UART4_FLAGS 0
  95. #define DEBUG_TI81XXUART1_FLAGS 0
  96. #define DEBUG_TI81XXUART2_FLAGS 0
  97. #define DEBUG_TI81XXUART3_FLAGS 0
  98. #define DEBUG_AM33XXUART1_FLAGS 0
  99. #define DEBUG_OMAPUART_FLAGS (HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET)
  100. #if defined(CONFIG_DEBUG_OMAP2UART1)
  101. #undef DEBUG_OMAP2UART1_FLAGS
  102. #define DEBUG_OMAP2UART1_FLAGS DEBUG_OMAPUART_FLAGS
  103. #elif defined(CONFIG_DEBUG_OMAP2UART2)
  104. #undef DEBUG_OMAP2UART2_FLAGS
  105. #define DEBUG_OMAP2UART2_FLAGS DEBUG_OMAPUART_FLAGS
  106. #elif defined(CONFIG_DEBUG_OMAP2UART3)
  107. #undef DEBUG_OMAP2UART3_FLAGS
  108. #define DEBUG_OMAP2UART3_FLAGS DEBUG_OMAPUART_FLAGS
  109. #elif defined(CONFIG_DEBUG_OMAP3UART3)
  110. #undef DEBUG_OMAP3UART3_FLAGS
  111. #define DEBUG_OMAP3UART3_FLAGS DEBUG_OMAPUART_FLAGS
  112. #elif defined(CONFIG_DEBUG_OMAP3UART4)
  113. #undef DEBUG_OMAP3UART4_FLAGS
  114. #define DEBUG_OMAP3UART4_FLAGS DEBUG_OMAPUART_FLAGS
  115. #elif defined(CONFIG_DEBUG_OMAP4UART3)
  116. #undef DEBUG_OMAP4UART3_FLAGS
  117. #define DEBUG_OMAP4UART3_FLAGS DEBUG_OMAPUART_FLAGS
  118. #elif defined(CONFIG_DEBUG_OMAP4UART4)
  119. #undef DEBUG_OMAP4UART4_FLAGS
  120. #define DEBUG_OMAP4UART4_FLAGS DEBUG_OMAPUART_FLAGS
  121. #elif defined(CONFIG_DEBUG_TI81XXUART1)
  122. #undef DEBUG_TI81XXUART1_FLAGS
  123. #define DEBUG_TI81XXUART1_FLAGS DEBUG_OMAPUART_FLAGS
  124. #elif defined(CONFIG_DEBUG_TI81XXUART2)
  125. #undef DEBUG_TI81XXUART2_FLAGS
  126. #define DEBUG_TI81XXUART2_FLAGS DEBUG_OMAPUART_FLAGS
  127. #elif defined(CONFIG_DEBUG_TI81XXUART3)
  128. #undef DEBUG_TI81XXUART3_FLAGS
  129. #define DEBUG_TI81XXUART3_FLAGS DEBUG_OMAPUART_FLAGS
  130. #elif defined(CONFIG_DEBUG_AM33XXUART1)
  131. #undef DEBUG_AM33XXUART1_FLAGS
  132. #define DEBUG_AM33XXUART1_FLAGS DEBUG_OMAPUART_FLAGS
  133. #endif
  134. /**
  135. * struct omap_hwmod_mux_info - hwmod specific mux configuration
  136. * @pads: array of omap_device_pad entries
  137. * @nr_pads: number of omap_device_pad entries
  138. *
  139. * Note that this is currently built during init as needed.
  140. */
  141. struct omap_hwmod_mux_info {
  142. int nr_pads;
  143. struct omap_device_pad *pads;
  144. int nr_pads_dynamic;
  145. struct omap_device_pad **pads_dynamic;
  146. int *irqs;
  147. bool enabled;
  148. };
  149. /**
  150. * struct omap_hwmod_irq_info - MPU IRQs used by the hwmod
  151. * @name: name of the IRQ channel (module local name)
  152. * @irq: IRQ channel ID (should be non-negative except -1 = terminator)
  153. *
  154. * @name should be something short, e.g., "tx" or "rx". It is for use
  155. * by platform_get_resource_byname(). It is defined locally to the
  156. * hwmod.
  157. */
  158. struct omap_hwmod_irq_info {
  159. const char *name;
  160. s16 irq;
  161. };
  162. /**
  163. * struct omap_hwmod_dma_info - DMA channels used by the hwmod
  164. * @name: name of the DMA channel (module local name)
  165. * @dma_req: DMA request ID (should be non-negative except -1 = terminator)
  166. *
  167. * @name should be something short, e.g., "tx" or "rx". It is for use
  168. * by platform_get_resource_byname(). It is defined locally to the
  169. * hwmod.
  170. */
  171. struct omap_hwmod_dma_info {
  172. const char *name;
  173. s16 dma_req;
  174. };
  175. /**
  176. * struct omap_hwmod_rst_info - IPs reset lines use by hwmod
  177. * @name: name of the reset line (module local name)
  178. * @rst_shift: Offset of the reset bit
  179. * @st_shift: Offset of the reset status bit (OMAP2/3 only)
  180. *
  181. * @name should be something short, e.g., "cpu0" or "rst". It is defined
  182. * locally to the hwmod.
  183. */
  184. struct omap_hwmod_rst_info {
  185. const char *name;
  186. u8 rst_shift;
  187. u8 st_shift;
  188. };
  189. /**
  190. * struct omap_hwmod_opt_clk - optional clocks used by this hwmod
  191. * @role: "sys", "32k", "tv", etc -- for use in clk_get()
  192. * @clk: opt clock: OMAP clock name
  193. * @_clk: pointer to the struct clk (filled in at runtime)
  194. *
  195. * The module's interface clock and main functional clock should not
  196. * be added as optional clocks.
  197. */
  198. struct omap_hwmod_opt_clk {
  199. const char *role;
  200. const char *clk;
  201. struct clk *_clk;
  202. };
  203. /* omap_hwmod_omap2_firewall.flags bits */
  204. #define OMAP_FIREWALL_L3 (1 << 0)
  205. #define OMAP_FIREWALL_L4 (1 << 1)
  206. /**
  207. * struct omap_hwmod_omap2_firewall - OMAP2/3 device firewall data
  208. * @l3_perm_bit: bit shift for L3_PM_*_PERMISSION_*
  209. * @l4_fw_region: L4 firewall region ID
  210. * @l4_prot_group: L4 protection group ID
  211. * @flags: (see omap_hwmod_omap2_firewall.flags macros above)
  212. */
  213. struct omap_hwmod_omap2_firewall {
  214. u8 l3_perm_bit;
  215. u8 l4_fw_region;
  216. u8 l4_prot_group;
  217. u8 flags;
  218. };
  219. /*
  220. * omap_hwmod_addr_space.flags bits
  221. *
  222. * ADDR_MAP_ON_INIT: Map this address space during omap_hwmod init.
  223. * ADDR_TYPE_RT: Address space contains module register target data.
  224. */
  225. #define ADDR_MAP_ON_INIT (1 << 0) /* XXX does not belong */
  226. #define ADDR_TYPE_RT (1 << 1)
  227. /**
  228. * struct omap_hwmod_addr_space - address space handled by the hwmod
  229. * @name: name of the address space
  230. * @pa_start: starting physical address
  231. * @pa_end: ending physical address
  232. * @flags: (see omap_hwmod_addr_space.flags macros above)
  233. *
  234. * Address space doesn't necessarily follow physical interconnect
  235. * structure. GPMC is one example.
  236. */
  237. struct omap_hwmod_addr_space {
  238. const char *name;
  239. u32 pa_start;
  240. u32 pa_end;
  241. u8 flags;
  242. };
  243. /*
  244. * omap_hwmod_ocp_if.user bits: these indicate the initiators that use this
  245. * interface to interact with the hwmod. Used to add sleep dependencies
  246. * when the module is enabled or disabled.
  247. */
  248. #define OCP_USER_MPU (1 << 0)
  249. #define OCP_USER_SDMA (1 << 1)
  250. #define OCP_USER_DSP (1 << 2)
  251. #define OCP_USER_IVA (1 << 3)
  252. /* omap_hwmod_ocp_if.flags bits */
  253. #define OCPIF_SWSUP_IDLE (1 << 0)
  254. #define OCPIF_CAN_BURST (1 << 1)
  255. /* omap_hwmod_ocp_if._int_flags possibilities */
  256. #define _OCPIF_INT_FLAGS_REGISTERED (1 << 0)
  257. /**
  258. * struct omap_hwmod_ocp_if - OCP interface data
  259. * @master: struct omap_hwmod that initiates OCP transactions on this link
  260. * @slave: struct omap_hwmod that responds to OCP transactions on this link
  261. * @addr: address space associated with this link
  262. * @clk: interface clock: OMAP clock name
  263. * @_clk: pointer to the interface struct clk (filled in at runtime)
  264. * @fw: interface firewall data
  265. * @width: OCP data width
  266. * @user: initiators using this interface (see OCP_USER_* macros above)
  267. * @flags: OCP interface flags (see OCPIF_* macros above)
  268. * @_int_flags: internal flags (see _OCPIF_INT_FLAGS* macros above)
  269. *
  270. * It may also be useful to add a tag_cnt field for OCP2.x devices.
  271. *
  272. * Parameter names beginning with an underscore are managed internally by
  273. * the omap_hwmod code and should not be set during initialization.
  274. */
  275. struct omap_hwmod_ocp_if {
  276. struct omap_hwmod *master;
  277. struct omap_hwmod *slave;
  278. struct omap_hwmod_addr_space *addr;
  279. const char *clk;
  280. struct clk *_clk;
  281. union {
  282. struct omap_hwmod_omap2_firewall omap2;
  283. } fw;
  284. u8 width;
  285. u8 user;
  286. u8 flags;
  287. u8 _int_flags;
  288. };
  289. /* Macros for use in struct omap_hwmod_sysconfig */
  290. /* Flags for use in omap_hwmod_sysconfig.idlemodes */
  291. #define MASTER_STANDBY_SHIFT 4
  292. #define SLAVE_IDLE_SHIFT 0
  293. #define SIDLE_FORCE (HWMOD_IDLEMODE_FORCE << SLAVE_IDLE_SHIFT)
  294. #define SIDLE_NO (HWMOD_IDLEMODE_NO << SLAVE_IDLE_SHIFT)
  295. #define SIDLE_SMART (HWMOD_IDLEMODE_SMART << SLAVE_IDLE_SHIFT)
  296. #define SIDLE_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << SLAVE_IDLE_SHIFT)
  297. #define MSTANDBY_FORCE (HWMOD_IDLEMODE_FORCE << MASTER_STANDBY_SHIFT)
  298. #define MSTANDBY_NO (HWMOD_IDLEMODE_NO << MASTER_STANDBY_SHIFT)
  299. #define MSTANDBY_SMART (HWMOD_IDLEMODE_SMART << MASTER_STANDBY_SHIFT)
  300. #define MSTANDBY_SMART_WKUP (HWMOD_IDLEMODE_SMART_WKUP << MASTER_STANDBY_SHIFT)
  301. /* omap_hwmod_sysconfig.sysc_flags capability flags */
  302. #define SYSC_HAS_AUTOIDLE (1 << 0)
  303. #define SYSC_HAS_SOFTRESET (1 << 1)
  304. #define SYSC_HAS_ENAWAKEUP (1 << 2)
  305. #define SYSC_HAS_EMUFREE (1 << 3)
  306. #define SYSC_HAS_CLOCKACTIVITY (1 << 4)
  307. #define SYSC_HAS_SIDLEMODE (1 << 5)
  308. #define SYSC_HAS_MIDLEMODE (1 << 6)
  309. #define SYSS_HAS_RESET_STATUS (1 << 7)
  310. #define SYSC_NO_CACHE (1 << 8) /* XXX SW flag, belongs elsewhere */
  311. #define SYSC_HAS_RESET_STATUS (1 << 9)
  312. #define SYSC_HAS_DMADISABLE (1 << 10)
  313. /* omap_hwmod_sysconfig.clockact flags */
  314. #define CLOCKACT_TEST_BOTH 0x0
  315. #define CLOCKACT_TEST_MAIN 0x1
  316. #define CLOCKACT_TEST_ICLK 0x2
  317. #define CLOCKACT_TEST_NONE 0x3
  318. /**
  319. * struct omap_hwmod_sysc_fields - hwmod OCP_SYSCONFIG register field offsets.
  320. * @midle_shift: Offset of the midle bit
  321. * @clkact_shift: Offset of the clockactivity bit
  322. * @sidle_shift: Offset of the sidle bit
  323. * @enwkup_shift: Offset of the enawakeup bit
  324. * @srst_shift: Offset of the softreset bit
  325. * @autoidle_shift: Offset of the autoidle bit
  326. * @dmadisable_shift: Offset of the dmadisable bit
  327. */
  328. struct omap_hwmod_sysc_fields {
  329. u8 midle_shift;
  330. u8 clkact_shift;
  331. u8 sidle_shift;
  332. u8 enwkup_shift;
  333. u8 srst_shift;
  334. u8 autoidle_shift;
  335. u8 dmadisable_shift;
  336. };
  337. /**
  338. * struct omap_hwmod_class_sysconfig - hwmod class OCP_SYS* data
  339. * @rev_offs: IP block revision register offset (from module base addr)
  340. * @sysc_offs: OCP_SYSCONFIG register offset (from module base addr)
  341. * @syss_offs: OCP_SYSSTATUS register offset (from module base addr)
  342. * @srst_udelay: Delay needed after doing a softreset in usecs
  343. * @idlemodes: One or more of {SIDLE,MSTANDBY}_{OFF,FORCE,SMART}
  344. * @sysc_flags: SYS{C,S}_HAS* flags indicating SYSCONFIG bits supported
  345. * @clockact: the default value of the module CLOCKACTIVITY bits
  346. *
  347. * @clockact describes to the module which clocks are likely to be
  348. * disabled when the PRCM issues its idle request to the module. Some
  349. * modules have separate clockdomains for the interface clock and main
  350. * functional clock, and can check whether they should acknowledge the
  351. * idle request based on the internal module functionality that has
  352. * been associated with the clocks marked in @clockact. This field is
  353. * only used if HWMOD_SET_DEFAULT_CLOCKACT is set (see below)
  354. *
  355. * @sysc_fields: structure containing the offset positions of various bits in
  356. * SYSCONFIG register. This can be populated using omap_hwmod_sysc_type1 or
  357. * omap_hwmod_sysc_type2 defined in omap_hwmod_common_data.c depending on
  358. * whether the device ip is compliant with the original PRCM protocol
  359. * defined for OMAP2420 or the new PRCM protocol for new OMAP4 IPs.
  360. * If the device follows a different scheme for the sysconfig register ,
  361. * then this field has to be populated with the correct offset structure.
  362. */
  363. struct omap_hwmod_class_sysconfig {
  364. u32 rev_offs;
  365. u32 sysc_offs;
  366. u32 syss_offs;
  367. u16 sysc_flags;
  368. struct omap_hwmod_sysc_fields *sysc_fields;
  369. u8 srst_udelay;
  370. u8 idlemodes;
  371. u8 clockact;
  372. };
  373. /**
  374. * struct omap_hwmod_omap2_prcm - OMAP2/3-specific PRCM data
  375. * @module_offs: PRCM submodule offset from the start of the PRM/CM
  376. * @prcm_reg_id: PRCM register ID (e.g., 3 for CM_AUTOIDLE3)
  377. * @module_bit: register bit shift for AUTOIDLE, WKST, WKEN, GRPSEL regs
  378. * @idlest_reg_id: IDLEST register ID (e.g., 3 for CM_IDLEST3)
  379. * @idlest_idle_bit: register bit shift for CM_IDLEST slave idle bit
  380. * @idlest_stdby_bit: register bit shift for CM_IDLEST master standby bit
  381. *
  382. * @prcm_reg_id and @module_bit are specific to the AUTOIDLE, WKST,
  383. * WKEN, GRPSEL registers. In an ideal world, no extra information
  384. * would be needed for IDLEST information, but alas, there are some
  385. * exceptions, so @idlest_reg_id, @idlest_idle_bit, @idlest_stdby_bit
  386. * are needed for the IDLEST registers (c.f. 2430 I2CHS, 3430 USBHOST)
  387. */
  388. struct omap_hwmod_omap2_prcm {
  389. s16 module_offs;
  390. u8 prcm_reg_id;
  391. u8 module_bit;
  392. u8 idlest_reg_id;
  393. u8 idlest_idle_bit;
  394. u8 idlest_stdby_bit;
  395. };
  396. /*
  397. * Possible values for struct omap_hwmod_omap4_prcm.flags
  398. *
  399. * HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT: Some IP blocks don't have a PRCM
  400. * module-level context loss register associated with them; this
  401. * flag bit should be set in those cases
  402. */
  403. #define HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT (1 << 0)
  404. /**
  405. * struct omap_hwmod_omap4_prcm - OMAP4-specific PRCM data
  406. * @clkctrl_offs: offset of the PRCM clock control register
  407. * @rstctrl_offs: offset of the XXX_RSTCTRL register located in the PRM
  408. * @context_offs: offset of the RM_*_CONTEXT register
  409. * @lostcontext_mask: bitmask for selecting bits from RM_*_CONTEXT register
  410. * @rstst_reg: (AM33XX only) address of the XXX_RSTST register in the PRM
  411. * @submodule_wkdep_bit: bit shift of the WKDEP range
  412. * @flags: PRCM register capabilities for this IP block
  413. * @modulemode: allowable modulemodes
  414. * @context_lost_counter: Count of module level context lost
  415. *
  416. * If @lostcontext_mask is not defined, context loss check code uses
  417. * whole register without masking. @lostcontext_mask should only be
  418. * defined in cases where @context_offs register is shared by two or
  419. * more hwmods.
  420. */
  421. struct omap_hwmod_omap4_prcm {
  422. u16 clkctrl_offs;
  423. u16 rstctrl_offs;
  424. u16 rstst_offs;
  425. u16 context_offs;
  426. u32 lostcontext_mask;
  427. u8 submodule_wkdep_bit;
  428. u8 modulemode;
  429. u8 flags;
  430. int context_lost_counter;
  431. };
  432. /*
  433. * omap_hwmod.flags definitions
  434. *
  435. * HWMOD_SWSUP_SIDLE: omap_hwmod code should manually bring module in and out
  436. * of idle, rather than relying on module smart-idle
  437. * HWMOD_SWSUP_MSTANDBY: omap_hwmod code should manually bring module in and
  438. * out of standby, rather than relying on module smart-standby
  439. * HWMOD_INIT_NO_RESET: don't reset this module at boot - important for
  440. * SDRAM controller, etc. XXX probably belongs outside the main hwmod file
  441. * XXX Should be HWMOD_SETUP_NO_RESET
  442. * HWMOD_INIT_NO_IDLE: don't idle this module at boot - important for SDRAM
  443. * controller, etc. XXX probably belongs outside the main hwmod file
  444. * XXX Should be HWMOD_SETUP_NO_IDLE
  445. * HWMOD_NO_OCP_AUTOIDLE: disable module autoidle (OCP_SYSCONFIG.AUTOIDLE)
  446. * when module is enabled, rather than the default, which is to
  447. * enable autoidle
  448. * HWMOD_SET_DEFAULT_CLOCKACT: program CLOCKACTIVITY bits at startup
  449. * HWMOD_NO_IDLEST: this module does not have idle status - this is the case
  450. * only for few initiator modules on OMAP2 & 3.
  451. * HWMOD_CONTROL_OPT_CLKS_IN_RESET: Enable all optional clocks during reset.
  452. * This is needed for devices like DSS that require optional clocks enabled
  453. * in order to complete the reset. Optional clocks will be disabled
  454. * again after the reset.
  455. * HWMOD_16BIT_REG: Module has 16bit registers
  456. * HWMOD_EXT_OPT_MAIN_CLK: The only main functional clock source for
  457. * this IP block comes from an off-chip source and is not always
  458. * enabled. This prevents the hwmod code from being able to
  459. * enable and reset the IP block early. XXX Eventually it should
  460. * be possible to query the clock framework for this information.
  461. * HWMOD_BLOCK_WFI: Some OMAP peripherals apparently don't work
  462. * correctly if the MPU is allowed to go idle while the
  463. * peripherals are active. This is apparently true for the I2C on
  464. * OMAP2420, and also the EMAC on AM3517/3505. It's unlikely that
  465. * this is really true -- we're probably not configuring something
  466. * correctly, or this is being abused to deal with some PM latency
  467. * issues -- but we're currently suffering from a shortage of
  468. * folks who are able to track these issues down properly.
  469. * HWMOD_FORCE_MSTANDBY: Always keep MIDLEMODE bits cleared so that device
  470. * is kept in force-standby mode. Failing to do so causes PM problems
  471. * with musb on OMAP3630 at least. Note that musb has a dedicated register
  472. * to control MSTANDBY signal when MIDLEMODE is set to force-standby.
  473. * HWMOD_SWSUP_SIDLE_ACT: omap_hwmod code should manually bring the module
  474. * out of idle, but rely on smart-idle to the put it back in idle,
  475. * so the wakeups are still functional (Only known case for now is UART)
  476. */
  477. #define HWMOD_SWSUP_SIDLE (1 << 0)
  478. #define HWMOD_SWSUP_MSTANDBY (1 << 1)
  479. #define HWMOD_INIT_NO_RESET (1 << 2)
  480. #define HWMOD_INIT_NO_IDLE (1 << 3)
  481. #define HWMOD_NO_OCP_AUTOIDLE (1 << 4)
  482. #define HWMOD_SET_DEFAULT_CLOCKACT (1 << 5)
  483. #define HWMOD_NO_IDLEST (1 << 6)
  484. #define HWMOD_CONTROL_OPT_CLKS_IN_RESET (1 << 7)
  485. #define HWMOD_16BIT_REG (1 << 8)
  486. #define HWMOD_EXT_OPT_MAIN_CLK (1 << 9)
  487. #define HWMOD_BLOCK_WFI (1 << 10)
  488. #define HWMOD_FORCE_MSTANDBY (1 << 11)
  489. #define HWMOD_SWSUP_SIDLE_ACT (1 << 12)
  490. /*
  491. * omap_hwmod._int_flags definitions
  492. * These are for internal use only and are managed by the omap_hwmod code.
  493. *
  494. * _HWMOD_NO_MPU_PORT: no path exists for the MPU to write to this module
  495. * _HWMOD_SYSCONFIG_LOADED: set when the OCP_SYSCONFIG value has been cached
  496. * _HWMOD_SKIP_ENABLE: set if hwmod enabled during init (HWMOD_INIT_NO_IDLE) -
  497. * causes the first call to _enable() to only update the pinmux
  498. */
  499. #define _HWMOD_NO_MPU_PORT (1 << 0)
  500. #define _HWMOD_SYSCONFIG_LOADED (1 << 1)
  501. #define _HWMOD_SKIP_ENABLE (1 << 2)
  502. /*
  503. * omap_hwmod._state definitions
  504. *
  505. * INITIALIZED: reset (optionally), initialized, enabled, disabled
  506. * (optionally)
  507. *
  508. *
  509. */
  510. #define _HWMOD_STATE_UNKNOWN 0
  511. #define _HWMOD_STATE_REGISTERED 1
  512. #define _HWMOD_STATE_CLKS_INITED 2
  513. #define _HWMOD_STATE_INITIALIZED 3
  514. #define _HWMOD_STATE_ENABLED 4
  515. #define _HWMOD_STATE_IDLE 5
  516. #define _HWMOD_STATE_DISABLED 6
  517. /**
  518. * struct omap_hwmod_class - the type of an IP block
  519. * @name: name of the hwmod_class
  520. * @sysc: device SYSCONFIG/SYSSTATUS register data
  521. * @rev: revision of the IP class
  522. * @pre_shutdown: ptr to fn to be executed immediately prior to device shutdown
  523. * @reset: ptr to fn to be executed in place of the standard hwmod reset fn
  524. * @enable_preprogram: ptr to fn to be executed during device enable
  525. *
  526. * Represent the class of a OMAP hardware "modules" (e.g. timer,
  527. * smartreflex, gpio, uart...)
  528. *
  529. * @pre_shutdown is a function that will be run immediately before
  530. * hwmod clocks are disabled, etc. It is intended for use for hwmods
  531. * like the MPU watchdog, which cannot be disabled with the standard
  532. * omap_hwmod_shutdown(). The function should return 0 upon success,
  533. * or some negative error upon failure. Returning an error will cause
  534. * omap_hwmod_shutdown() to abort the device shutdown and return an
  535. * error.
  536. *
  537. * If @reset is defined, then the function it points to will be
  538. * executed in place of the standard hwmod _reset() code in
  539. * mach-omap2/omap_hwmod.c. This is needed for IP blocks which have
  540. * unusual reset sequences - usually processor IP blocks like the IVA.
  541. */
  542. struct omap_hwmod_class {
  543. const char *name;
  544. struct omap_hwmod_class_sysconfig *sysc;
  545. u32 rev;
  546. int (*pre_shutdown)(struct omap_hwmod *oh);
  547. int (*reset)(struct omap_hwmod *oh);
  548. int (*enable_preprogram)(struct omap_hwmod *oh);
  549. };
  550. /**
  551. * struct omap_hwmod_link - internal structure linking hwmods with ocp_ifs
  552. * @ocp_if: OCP interface structure record pointer
  553. * @node: list_head pointing to next struct omap_hwmod_link in a list
  554. */
  555. struct omap_hwmod_link {
  556. struct omap_hwmod_ocp_if *ocp_if;
  557. struct list_head node;
  558. };
  559. /**
  560. * struct omap_hwmod - integration data for OMAP hardware "modules" (IP blocks)
  561. * @name: name of the hwmod
  562. * @class: struct omap_hwmod_class * to the class of this hwmod
  563. * @od: struct omap_device currently associated with this hwmod (internal use)
  564. * @mpu_irqs: ptr to an array of MPU IRQs
  565. * @sdma_reqs: ptr to an array of System DMA request IDs
  566. * @prcm: PRCM data pertaining to this hwmod
  567. * @main_clk: main clock: OMAP clock name
  568. * @_clk: pointer to the main struct clk (filled in at runtime)
  569. * @opt_clks: other device clocks that drivers can request (0..*)
  570. * @voltdm: pointer to voltage domain (filled in at runtime)
  571. * @dev_attr: arbitrary device attributes that can be passed to the driver
  572. * @_sysc_cache: internal-use hwmod flags
  573. * @mpu_rt_idx: index of device address space for register target (for DT boot)
  574. * @_mpu_rt_va: cached register target start address (internal use)
  575. * @_mpu_port: cached MPU register target slave (internal use)
  576. * @opt_clks_cnt: number of @opt_clks
  577. * @master_cnt: number of @master entries
  578. * @slaves_cnt: number of @slave entries
  579. * @response_lat: device OCP response latency (in interface clock cycles)
  580. * @_int_flags: internal-use hwmod flags
  581. * @_state: internal-use hwmod state
  582. * @_postsetup_state: internal-use state to leave the hwmod in after _setup()
  583. * @flags: hwmod flags (documented below)
  584. * @_lock: spinlock serializing operations on this hwmod
  585. * @node: list node for hwmod list (internal use)
  586. *
  587. * @main_clk refers to this module's "main clock," which for our
  588. * purposes is defined as "the functional clock needed for register
  589. * accesses to complete." Modules may not have a main clock if the
  590. * interface clock also serves as a main clock.
  591. *
  592. * Parameter names beginning with an underscore are managed internally by
  593. * the omap_hwmod code and should not be set during initialization.
  594. *
  595. * @masters and @slaves are now deprecated.
  596. */
  597. struct omap_hwmod {
  598. const char *name;
  599. struct omap_hwmod_class *class;
  600. struct omap_device *od;
  601. struct omap_hwmod_mux_info *mux;
  602. struct omap_hwmod_irq_info *mpu_irqs;
  603. struct omap_hwmod_dma_info *sdma_reqs;
  604. struct omap_hwmod_rst_info *rst_lines;
  605. union {
  606. struct omap_hwmod_omap2_prcm omap2;
  607. struct omap_hwmod_omap4_prcm omap4;
  608. } prcm;
  609. const char *main_clk;
  610. struct clk *_clk;
  611. struct omap_hwmod_opt_clk *opt_clks;
  612. char *clkdm_name;
  613. struct clockdomain *clkdm;
  614. struct list_head master_ports; /* connect to *_IA */
  615. struct list_head slave_ports; /* connect to *_TA */
  616. void *dev_attr;
  617. u32 _sysc_cache;
  618. void __iomem *_mpu_rt_va;
  619. spinlock_t _lock;
  620. struct list_head node;
  621. struct omap_hwmod_ocp_if *_mpu_port;
  622. u16 flags;
  623. u8 mpu_rt_idx;
  624. u8 response_lat;
  625. u8 rst_lines_cnt;
  626. u8 opt_clks_cnt;
  627. u8 masters_cnt;
  628. u8 slaves_cnt;
  629. u8 hwmods_cnt;
  630. u8 _int_flags;
  631. u8 _state;
  632. u8 _postsetup_state;
  633. };
  634. struct omap_hwmod *omap_hwmod_lookup(const char *name);
  635. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  636. void *data);
  637. int __init omap_hwmod_setup_one(const char *name);
  638. int omap_hwmod_enable(struct omap_hwmod *oh);
  639. int omap_hwmod_idle(struct omap_hwmod *oh);
  640. int omap_hwmod_shutdown(struct omap_hwmod *oh);
  641. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name);
  642. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name);
  643. int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name);
  644. int omap_hwmod_enable_clocks(struct omap_hwmod *oh);
  645. int omap_hwmod_disable_clocks(struct omap_hwmod *oh);
  646. int omap_hwmod_reset(struct omap_hwmod *oh);
  647. void omap_hwmod_ocp_barrier(struct omap_hwmod *oh);
  648. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs);
  649. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs);
  650. int omap_hwmod_softreset(struct omap_hwmod *oh);
  651. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags);
  652. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res);
  653. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res);
  654. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  655. const char *name, struct resource *res);
  656. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh);
  657. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh);
  658. int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
  659. struct omap_hwmod *init_oh);
  660. int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
  661. struct omap_hwmod *init_oh);
  662. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh);
  663. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh);
  664. int omap_hwmod_for_each_by_class(const char *classname,
  665. int (*fn)(struct omap_hwmod *oh,
  666. void *user),
  667. void *user);
  668. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state);
  669. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh);
  670. int omap_hwmod_no_setup_reset(struct omap_hwmod *oh);
  671. int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx);
  672. extern void __init omap_hwmod_init(void);
  673. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh);
  674. /*
  675. *
  676. */
  677. extern int omap_hwmod_aess_preprogram(struct omap_hwmod *oh);
  678. /*
  679. * Chip variant-specific hwmod init routines - XXX should be converted
  680. * to use initcalls once the initial boot ordering is straightened out
  681. */
  682. extern int omap2420_hwmod_init(void);
  683. extern int omap2430_hwmod_init(void);
  684. extern int omap3xxx_hwmod_init(void);
  685. extern int omap44xx_hwmod_init(void);
  686. extern int omap54xx_hwmod_init(void);
  687. extern int am33xx_hwmod_init(void);
  688. extern int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois);
  689. #endif