emulate.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "x86.h"
  34. /*
  35. * Opcode effective-address decode tables.
  36. * Note that we only emulate instructions that have at least one memory
  37. * operand (excluding implicit stack references). We assume that stack
  38. * references and instruction fetches will never occur in special memory
  39. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  40. * not be handled.
  41. */
  42. /* Operand sizes: 8-bit operands or specified/overridden size. */
  43. #define ByteOp (1<<0) /* 8-bit operands. */
  44. /* Destination operand type. */
  45. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  46. #define DstReg (2<<1) /* Register operand. */
  47. #define DstMem (3<<1) /* Memory operand. */
  48. #define DstAcc (4<<1) /* Destination Accumulator */
  49. #define DstMask (7<<1)
  50. /* Source operand type. */
  51. #define SrcNone (0<<4) /* No source operand. */
  52. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  53. #define SrcReg (1<<4) /* Register operand. */
  54. #define SrcMem (2<<4) /* Memory operand. */
  55. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  56. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  57. #define SrcImm (5<<4) /* Immediate operand. */
  58. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  59. #define SrcOne (7<<4) /* Implied '1' */
  60. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  61. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  62. #define SrcMask (0xf<<4)
  63. /* Generic ModRM decode. */
  64. #define ModRM (1<<8)
  65. /* Destination is only written; never read. */
  66. #define Mov (1<<9)
  67. #define BitOp (1<<10)
  68. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  69. #define String (1<<12) /* String instruction (rep capable) */
  70. #define Stack (1<<13) /* Stack instruction (push/pop) */
  71. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  72. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  73. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  74. /* Misc flags */
  75. #define No64 (1<<28)
  76. /* Source 2 operand type */
  77. #define Src2None (0<<29)
  78. #define Src2CL (1<<29)
  79. #define Src2ImmByte (2<<29)
  80. #define Src2One (3<<29)
  81. #define Src2Imm16 (4<<29)
  82. #define Src2Mask (7<<29)
  83. enum {
  84. Group1_80, Group1_81, Group1_82, Group1_83,
  85. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  86. Group8, Group9,
  87. };
  88. static u32 opcode_table[256] = {
  89. /* 0x00 - 0x07 */
  90. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  91. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  92. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  93. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  94. /* 0x08 - 0x0F */
  95. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  96. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  97. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  98. ImplicitOps | Stack | No64, 0,
  99. /* 0x10 - 0x17 */
  100. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  101. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  102. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  103. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  104. /* 0x18 - 0x1F */
  105. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  106. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  107. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  108. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  109. /* 0x20 - 0x27 */
  110. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  111. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  112. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  113. /* 0x28 - 0x2F */
  114. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  115. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  116. 0, 0, 0, 0,
  117. /* 0x30 - 0x37 */
  118. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  119. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  120. 0, 0, 0, 0,
  121. /* 0x38 - 0x3F */
  122. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  123. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  124. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  125. 0, 0,
  126. /* 0x40 - 0x47 */
  127. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  128. /* 0x48 - 0x4F */
  129. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  130. /* 0x50 - 0x57 */
  131. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  132. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  133. /* 0x58 - 0x5F */
  134. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  135. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  136. /* 0x60 - 0x67 */
  137. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  138. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  139. 0, 0, 0, 0,
  140. /* 0x68 - 0x6F */
  141. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  142. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  143. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  144. /* 0x70 - 0x77 */
  145. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  146. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  147. /* 0x78 - 0x7F */
  148. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  149. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  150. /* 0x80 - 0x87 */
  151. Group | Group1_80, Group | Group1_81,
  152. Group | Group1_82, Group | Group1_83,
  153. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  154. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  155. /* 0x88 - 0x8F */
  156. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  157. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  158. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  159. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  160. /* 0x90 - 0x97 */
  161. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  162. /* 0x98 - 0x9F */
  163. 0, 0, SrcImm | Src2Imm16 | No64, 0,
  164. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  165. /* 0xA0 - 0xA7 */
  166. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  167. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  168. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  169. ByteOp | ImplicitOps | String, ImplicitOps | String,
  170. /* 0xA8 - 0xAF */
  171. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  172. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  173. ByteOp | ImplicitOps | String, ImplicitOps | String,
  174. /* 0xB0 - 0xB7 */
  175. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  176. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  177. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  178. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  179. /* 0xB8 - 0xBF */
  180. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  181. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  182. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  183. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  184. /* 0xC0 - 0xC7 */
  185. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  186. 0, ImplicitOps | Stack, 0, 0,
  187. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  188. /* 0xC8 - 0xCF */
  189. 0, 0, 0, ImplicitOps | Stack,
  190. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  191. /* 0xD0 - 0xD7 */
  192. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  193. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  194. 0, 0, 0, 0,
  195. /* 0xD8 - 0xDF */
  196. 0, 0, 0, 0, 0, 0, 0, 0,
  197. /* 0xE0 - 0xE7 */
  198. 0, 0, 0, 0,
  199. ByteOp | SrcImmUByte, SrcImmUByte,
  200. ByteOp | SrcImmUByte, SrcImmUByte,
  201. /* 0xE8 - 0xEF */
  202. SrcImm | Stack, SrcImm | ImplicitOps,
  203. SrcImmU | Src2Imm16 | No64, SrcImmByte | ImplicitOps,
  204. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  205. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  206. /* 0xF0 - 0xF7 */
  207. 0, 0, 0, 0,
  208. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  209. /* 0xF8 - 0xFF */
  210. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  211. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  212. };
  213. static u32 twobyte_table[256] = {
  214. /* 0x00 - 0x0F */
  215. 0, Group | GroupDual | Group7, 0, 0, 0, ImplicitOps, ImplicitOps, 0,
  216. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  217. /* 0x10 - 0x1F */
  218. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  219. /* 0x20 - 0x2F */
  220. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  221. 0, 0, 0, 0, 0, 0, 0, 0,
  222. /* 0x30 - 0x3F */
  223. ImplicitOps, 0, ImplicitOps, 0,
  224. ImplicitOps, ImplicitOps, 0, 0,
  225. 0, 0, 0, 0, 0, 0, 0, 0,
  226. /* 0x40 - 0x47 */
  227. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  228. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  229. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  230. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  231. /* 0x48 - 0x4F */
  232. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  233. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  234. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  235. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  236. /* 0x50 - 0x5F */
  237. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  238. /* 0x60 - 0x6F */
  239. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  240. /* 0x70 - 0x7F */
  241. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  242. /* 0x80 - 0x8F */
  243. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  244. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  245. /* 0x90 - 0x9F */
  246. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  247. /* 0xA0 - 0xA7 */
  248. ImplicitOps | Stack, ImplicitOps | Stack,
  249. 0, DstMem | SrcReg | ModRM | BitOp,
  250. DstMem | SrcReg | Src2ImmByte | ModRM,
  251. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  252. /* 0xA8 - 0xAF */
  253. ImplicitOps | Stack, ImplicitOps | Stack,
  254. 0, DstMem | SrcReg | ModRM | BitOp,
  255. DstMem | SrcReg | Src2ImmByte | ModRM,
  256. DstMem | SrcReg | Src2CL | ModRM,
  257. ModRM, 0,
  258. /* 0xB0 - 0xB7 */
  259. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  260. DstMem | SrcReg | ModRM | BitOp,
  261. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  262. DstReg | SrcMem16 | ModRM | Mov,
  263. /* 0xB8 - 0xBF */
  264. 0, 0, Group | Group8, DstMem | SrcReg | ModRM | BitOp,
  265. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  266. DstReg | SrcMem16 | ModRM | Mov,
  267. /* 0xC0 - 0xCF */
  268. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  269. 0, 0, 0, Group | GroupDual | Group9,
  270. 0, 0, 0, 0, 0, 0, 0, 0,
  271. /* 0xD0 - 0xDF */
  272. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  273. /* 0xE0 - 0xEF */
  274. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  275. /* 0xF0 - 0xFF */
  276. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  277. };
  278. static u32 group_table[] = {
  279. [Group1_80*8] =
  280. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  281. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  282. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  283. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  284. [Group1_81*8] =
  285. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  286. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  287. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  288. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  289. [Group1_82*8] =
  290. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  291. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  292. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  293. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  294. [Group1_83*8] =
  295. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  296. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  297. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  298. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  299. [Group1A*8] =
  300. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  301. [Group3_Byte*8] =
  302. ByteOp | SrcImm | DstMem | ModRM, 0,
  303. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  304. 0, 0, 0, 0,
  305. [Group3*8] =
  306. DstMem | SrcImm | ModRM, 0,
  307. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  308. 0, 0, 0, 0,
  309. [Group4*8] =
  310. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  311. 0, 0, 0, 0, 0, 0,
  312. [Group5*8] =
  313. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  314. SrcMem | ModRM | Stack, 0,
  315. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  316. [Group7*8] =
  317. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  318. SrcNone | ModRM | DstMem | Mov, 0,
  319. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  320. [Group8*8] =
  321. 0, 0, 0, 0,
  322. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  323. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  324. [Group9*8] =
  325. 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0,
  326. };
  327. static u32 group2_table[] = {
  328. [Group7*8] =
  329. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  330. SrcNone | ModRM | DstMem | Mov, 0,
  331. SrcMem16 | ModRM | Mov, 0,
  332. [Group9*8] =
  333. 0, 0, 0, 0, 0, 0, 0, 0,
  334. };
  335. /* EFLAGS bit definitions. */
  336. #define EFLG_VM (1<<17)
  337. #define EFLG_RF (1<<16)
  338. #define EFLG_OF (1<<11)
  339. #define EFLG_DF (1<<10)
  340. #define EFLG_IF (1<<9)
  341. #define EFLG_SF (1<<7)
  342. #define EFLG_ZF (1<<6)
  343. #define EFLG_AF (1<<4)
  344. #define EFLG_PF (1<<2)
  345. #define EFLG_CF (1<<0)
  346. /*
  347. * Instruction emulation:
  348. * Most instructions are emulated directly via a fragment of inline assembly
  349. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  350. * any modified flags.
  351. */
  352. #if defined(CONFIG_X86_64)
  353. #define _LO32 "k" /* force 32-bit operand */
  354. #define _STK "%%rsp" /* stack pointer */
  355. #elif defined(__i386__)
  356. #define _LO32 "" /* force 32-bit operand */
  357. #define _STK "%%esp" /* stack pointer */
  358. #endif
  359. /*
  360. * These EFLAGS bits are restored from saved value during emulation, and
  361. * any changes are written back to the saved value after emulation.
  362. */
  363. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  364. /* Before executing instruction: restore necessary bits in EFLAGS. */
  365. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  366. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  367. "movl %"_sav",%"_LO32 _tmp"; " \
  368. "push %"_tmp"; " \
  369. "push %"_tmp"; " \
  370. "movl %"_msk",%"_LO32 _tmp"; " \
  371. "andl %"_LO32 _tmp",("_STK"); " \
  372. "pushf; " \
  373. "notl %"_LO32 _tmp"; " \
  374. "andl %"_LO32 _tmp",("_STK"); " \
  375. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  376. "pop %"_tmp"; " \
  377. "orl %"_LO32 _tmp",("_STK"); " \
  378. "popf; " \
  379. "pop %"_sav"; "
  380. /* After executing instruction: write-back necessary bits in EFLAGS. */
  381. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  382. /* _sav |= EFLAGS & _msk; */ \
  383. "pushf; " \
  384. "pop %"_tmp"; " \
  385. "andl %"_msk",%"_LO32 _tmp"; " \
  386. "orl %"_LO32 _tmp",%"_sav"; "
  387. #ifdef CONFIG_X86_64
  388. #define ON64(x) x
  389. #else
  390. #define ON64(x)
  391. #endif
  392. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  393. do { \
  394. __asm__ __volatile__ ( \
  395. _PRE_EFLAGS("0", "4", "2") \
  396. _op _suffix " %"_x"3,%1; " \
  397. _POST_EFLAGS("0", "4", "2") \
  398. : "=m" (_eflags), "=m" ((_dst).val), \
  399. "=&r" (_tmp) \
  400. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  401. } while (0)
  402. /* Raw emulation: instruction has two explicit operands. */
  403. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  404. do { \
  405. unsigned long _tmp; \
  406. \
  407. switch ((_dst).bytes) { \
  408. case 2: \
  409. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  410. break; \
  411. case 4: \
  412. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  413. break; \
  414. case 8: \
  415. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  416. break; \
  417. } \
  418. } while (0)
  419. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  420. do { \
  421. unsigned long _tmp; \
  422. switch ((_dst).bytes) { \
  423. case 1: \
  424. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  425. break; \
  426. default: \
  427. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  428. _wx, _wy, _lx, _ly, _qx, _qy); \
  429. break; \
  430. } \
  431. } while (0)
  432. /* Source operand is byte-sized and may be restricted to just %cl. */
  433. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  434. __emulate_2op(_op, _src, _dst, _eflags, \
  435. "b", "c", "b", "c", "b", "c", "b", "c")
  436. /* Source operand is byte, word, long or quad sized. */
  437. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  438. __emulate_2op(_op, _src, _dst, _eflags, \
  439. "b", "q", "w", "r", _LO32, "r", "", "r")
  440. /* Source operand is word, long or quad sized. */
  441. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  442. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  443. "w", "r", _LO32, "r", "", "r")
  444. /* Instruction has three operands and one operand is stored in ECX register */
  445. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  446. do { \
  447. unsigned long _tmp; \
  448. _type _clv = (_cl).val; \
  449. _type _srcv = (_src).val; \
  450. _type _dstv = (_dst).val; \
  451. \
  452. __asm__ __volatile__ ( \
  453. _PRE_EFLAGS("0", "5", "2") \
  454. _op _suffix " %4,%1 \n" \
  455. _POST_EFLAGS("0", "5", "2") \
  456. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  457. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  458. ); \
  459. \
  460. (_cl).val = (unsigned long) _clv; \
  461. (_src).val = (unsigned long) _srcv; \
  462. (_dst).val = (unsigned long) _dstv; \
  463. } while (0)
  464. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  465. do { \
  466. switch ((_dst).bytes) { \
  467. case 2: \
  468. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  469. "w", unsigned short); \
  470. break; \
  471. case 4: \
  472. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  473. "l", unsigned int); \
  474. break; \
  475. case 8: \
  476. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  477. "q", unsigned long)); \
  478. break; \
  479. } \
  480. } while (0)
  481. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  482. do { \
  483. unsigned long _tmp; \
  484. \
  485. __asm__ __volatile__ ( \
  486. _PRE_EFLAGS("0", "3", "2") \
  487. _op _suffix " %1; " \
  488. _POST_EFLAGS("0", "3", "2") \
  489. : "=m" (_eflags), "+m" ((_dst).val), \
  490. "=&r" (_tmp) \
  491. : "i" (EFLAGS_MASK)); \
  492. } while (0)
  493. /* Instruction has only one explicit operand (no source operand). */
  494. #define emulate_1op(_op, _dst, _eflags) \
  495. do { \
  496. switch ((_dst).bytes) { \
  497. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  498. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  499. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  500. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  501. } \
  502. } while (0)
  503. /* Fetch next part of the instruction being emulated. */
  504. #define insn_fetch(_type, _size, _eip) \
  505. ({ unsigned long _x; \
  506. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  507. if (rc != 0) \
  508. goto done; \
  509. (_eip) += (_size); \
  510. (_type)_x; \
  511. })
  512. static inline unsigned long ad_mask(struct decode_cache *c)
  513. {
  514. return (1UL << (c->ad_bytes << 3)) - 1;
  515. }
  516. /* Access/update address held in a register, based on addressing mode. */
  517. static inline unsigned long
  518. address_mask(struct decode_cache *c, unsigned long reg)
  519. {
  520. if (c->ad_bytes == sizeof(unsigned long))
  521. return reg;
  522. else
  523. return reg & ad_mask(c);
  524. }
  525. static inline unsigned long
  526. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  527. {
  528. return base + address_mask(c, reg);
  529. }
  530. static inline void
  531. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  532. {
  533. if (c->ad_bytes == sizeof(unsigned long))
  534. *reg += inc;
  535. else
  536. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  537. }
  538. static inline void jmp_rel(struct decode_cache *c, int rel)
  539. {
  540. register_address_increment(c, &c->eip, rel);
  541. }
  542. static void set_seg_override(struct decode_cache *c, int seg)
  543. {
  544. c->has_seg_override = true;
  545. c->seg_override = seg;
  546. }
  547. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  548. {
  549. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  550. return 0;
  551. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  552. }
  553. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  554. struct decode_cache *c)
  555. {
  556. if (!c->has_seg_override)
  557. return 0;
  558. return seg_base(ctxt, c->seg_override);
  559. }
  560. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  561. {
  562. return seg_base(ctxt, VCPU_SREG_ES);
  563. }
  564. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  565. {
  566. return seg_base(ctxt, VCPU_SREG_SS);
  567. }
  568. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  569. struct x86_emulate_ops *ops,
  570. unsigned long linear, u8 *dest)
  571. {
  572. struct fetch_cache *fc = &ctxt->decode.fetch;
  573. int rc;
  574. int size;
  575. if (linear < fc->start || linear >= fc->end) {
  576. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  577. rc = ops->fetch(linear, fc->data, size, ctxt->vcpu, NULL);
  578. if (rc)
  579. return rc;
  580. fc->start = linear;
  581. fc->end = linear + size;
  582. }
  583. *dest = fc->data[linear - fc->start];
  584. return 0;
  585. }
  586. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  587. struct x86_emulate_ops *ops,
  588. unsigned long eip, void *dest, unsigned size)
  589. {
  590. int rc = 0;
  591. /* x86 instructions are limited to 15 bytes. */
  592. if (eip + size - ctxt->decode.eip_orig > 15)
  593. return X86EMUL_UNHANDLEABLE;
  594. eip += ctxt->cs_base;
  595. while (size--) {
  596. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  597. if (rc)
  598. return rc;
  599. }
  600. return 0;
  601. }
  602. /*
  603. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  604. * pointer into the block that addresses the relevant register.
  605. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  606. */
  607. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  608. int highbyte_regs)
  609. {
  610. void *p;
  611. p = &regs[modrm_reg];
  612. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  613. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  614. return p;
  615. }
  616. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  617. struct x86_emulate_ops *ops,
  618. void *ptr,
  619. u16 *size, unsigned long *address, int op_bytes)
  620. {
  621. int rc;
  622. if (op_bytes == 2)
  623. op_bytes = 3;
  624. *address = 0;
  625. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  626. ctxt->vcpu, NULL);
  627. if (rc)
  628. return rc;
  629. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  630. ctxt->vcpu, NULL);
  631. return rc;
  632. }
  633. static int test_cc(unsigned int condition, unsigned int flags)
  634. {
  635. int rc = 0;
  636. switch ((condition & 15) >> 1) {
  637. case 0: /* o */
  638. rc |= (flags & EFLG_OF);
  639. break;
  640. case 1: /* b/c/nae */
  641. rc |= (flags & EFLG_CF);
  642. break;
  643. case 2: /* z/e */
  644. rc |= (flags & EFLG_ZF);
  645. break;
  646. case 3: /* be/na */
  647. rc |= (flags & (EFLG_CF|EFLG_ZF));
  648. break;
  649. case 4: /* s */
  650. rc |= (flags & EFLG_SF);
  651. break;
  652. case 5: /* p/pe */
  653. rc |= (flags & EFLG_PF);
  654. break;
  655. case 7: /* le/ng */
  656. rc |= (flags & EFLG_ZF);
  657. /* fall through */
  658. case 6: /* l/nge */
  659. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  660. break;
  661. }
  662. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  663. return (!!rc ^ (condition & 1));
  664. }
  665. static void decode_register_operand(struct operand *op,
  666. struct decode_cache *c,
  667. int inhibit_bytereg)
  668. {
  669. unsigned reg = c->modrm_reg;
  670. int highbyte_regs = c->rex_prefix == 0;
  671. if (!(c->d & ModRM))
  672. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  673. op->type = OP_REG;
  674. if ((c->d & ByteOp) && !inhibit_bytereg) {
  675. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  676. op->val = *(u8 *)op->ptr;
  677. op->bytes = 1;
  678. } else {
  679. op->ptr = decode_register(reg, c->regs, 0);
  680. op->bytes = c->op_bytes;
  681. switch (op->bytes) {
  682. case 2:
  683. op->val = *(u16 *)op->ptr;
  684. break;
  685. case 4:
  686. op->val = *(u32 *)op->ptr;
  687. break;
  688. case 8:
  689. op->val = *(u64 *) op->ptr;
  690. break;
  691. }
  692. }
  693. op->orig_val = op->val;
  694. }
  695. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  696. struct x86_emulate_ops *ops)
  697. {
  698. struct decode_cache *c = &ctxt->decode;
  699. u8 sib;
  700. int index_reg = 0, base_reg = 0, scale;
  701. int rc = 0;
  702. if (c->rex_prefix) {
  703. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  704. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  705. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  706. }
  707. c->modrm = insn_fetch(u8, 1, c->eip);
  708. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  709. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  710. c->modrm_rm |= (c->modrm & 0x07);
  711. c->modrm_ea = 0;
  712. c->use_modrm_ea = 1;
  713. if (c->modrm_mod == 3) {
  714. c->modrm_ptr = decode_register(c->modrm_rm,
  715. c->regs, c->d & ByteOp);
  716. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  717. return rc;
  718. }
  719. if (c->ad_bytes == 2) {
  720. unsigned bx = c->regs[VCPU_REGS_RBX];
  721. unsigned bp = c->regs[VCPU_REGS_RBP];
  722. unsigned si = c->regs[VCPU_REGS_RSI];
  723. unsigned di = c->regs[VCPU_REGS_RDI];
  724. /* 16-bit ModR/M decode. */
  725. switch (c->modrm_mod) {
  726. case 0:
  727. if (c->modrm_rm == 6)
  728. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  729. break;
  730. case 1:
  731. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  732. break;
  733. case 2:
  734. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  735. break;
  736. }
  737. switch (c->modrm_rm) {
  738. case 0:
  739. c->modrm_ea += bx + si;
  740. break;
  741. case 1:
  742. c->modrm_ea += bx + di;
  743. break;
  744. case 2:
  745. c->modrm_ea += bp + si;
  746. break;
  747. case 3:
  748. c->modrm_ea += bp + di;
  749. break;
  750. case 4:
  751. c->modrm_ea += si;
  752. break;
  753. case 5:
  754. c->modrm_ea += di;
  755. break;
  756. case 6:
  757. if (c->modrm_mod != 0)
  758. c->modrm_ea += bp;
  759. break;
  760. case 7:
  761. c->modrm_ea += bx;
  762. break;
  763. }
  764. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  765. (c->modrm_rm == 6 && c->modrm_mod != 0))
  766. if (!c->has_seg_override)
  767. set_seg_override(c, VCPU_SREG_SS);
  768. c->modrm_ea = (u16)c->modrm_ea;
  769. } else {
  770. /* 32/64-bit ModR/M decode. */
  771. if ((c->modrm_rm & 7) == 4) {
  772. sib = insn_fetch(u8, 1, c->eip);
  773. index_reg |= (sib >> 3) & 7;
  774. base_reg |= sib & 7;
  775. scale = sib >> 6;
  776. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  777. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  778. else
  779. c->modrm_ea += c->regs[base_reg];
  780. if (index_reg != 4)
  781. c->modrm_ea += c->regs[index_reg] << scale;
  782. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  783. if (ctxt->mode == X86EMUL_MODE_PROT64)
  784. c->rip_relative = 1;
  785. } else
  786. c->modrm_ea += c->regs[c->modrm_rm];
  787. switch (c->modrm_mod) {
  788. case 0:
  789. if (c->modrm_rm == 5)
  790. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  791. break;
  792. case 1:
  793. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  794. break;
  795. case 2:
  796. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  797. break;
  798. }
  799. }
  800. done:
  801. return rc;
  802. }
  803. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  804. struct x86_emulate_ops *ops)
  805. {
  806. struct decode_cache *c = &ctxt->decode;
  807. int rc = 0;
  808. switch (c->ad_bytes) {
  809. case 2:
  810. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  811. break;
  812. case 4:
  813. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  814. break;
  815. case 8:
  816. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  817. break;
  818. }
  819. done:
  820. return rc;
  821. }
  822. int
  823. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  824. {
  825. struct decode_cache *c = &ctxt->decode;
  826. int rc = 0;
  827. int mode = ctxt->mode;
  828. int def_op_bytes, def_ad_bytes, group;
  829. /* Shadow copy of register state. Committed on successful emulation. */
  830. memset(c, 0, sizeof(struct decode_cache));
  831. c->eip = c->eip_orig = kvm_rip_read(ctxt->vcpu);
  832. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  833. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  834. switch (mode) {
  835. case X86EMUL_MODE_REAL:
  836. case X86EMUL_MODE_VM86:
  837. case X86EMUL_MODE_PROT16:
  838. def_op_bytes = def_ad_bytes = 2;
  839. break;
  840. case X86EMUL_MODE_PROT32:
  841. def_op_bytes = def_ad_bytes = 4;
  842. break;
  843. #ifdef CONFIG_X86_64
  844. case X86EMUL_MODE_PROT64:
  845. def_op_bytes = 4;
  846. def_ad_bytes = 8;
  847. break;
  848. #endif
  849. default:
  850. return -1;
  851. }
  852. c->op_bytes = def_op_bytes;
  853. c->ad_bytes = def_ad_bytes;
  854. /* Legacy prefixes. */
  855. for (;;) {
  856. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  857. case 0x66: /* operand-size override */
  858. /* switch between 2/4 bytes */
  859. c->op_bytes = def_op_bytes ^ 6;
  860. break;
  861. case 0x67: /* address-size override */
  862. if (mode == X86EMUL_MODE_PROT64)
  863. /* switch between 4/8 bytes */
  864. c->ad_bytes = def_ad_bytes ^ 12;
  865. else
  866. /* switch between 2/4 bytes */
  867. c->ad_bytes = def_ad_bytes ^ 6;
  868. break;
  869. case 0x26: /* ES override */
  870. case 0x2e: /* CS override */
  871. case 0x36: /* SS override */
  872. case 0x3e: /* DS override */
  873. set_seg_override(c, (c->b >> 3) & 3);
  874. break;
  875. case 0x64: /* FS override */
  876. case 0x65: /* GS override */
  877. set_seg_override(c, c->b & 7);
  878. break;
  879. case 0x40 ... 0x4f: /* REX */
  880. if (mode != X86EMUL_MODE_PROT64)
  881. goto done_prefixes;
  882. c->rex_prefix = c->b;
  883. continue;
  884. case 0xf0: /* LOCK */
  885. c->lock_prefix = 1;
  886. break;
  887. case 0xf2: /* REPNE/REPNZ */
  888. c->rep_prefix = REPNE_PREFIX;
  889. break;
  890. case 0xf3: /* REP/REPE/REPZ */
  891. c->rep_prefix = REPE_PREFIX;
  892. break;
  893. default:
  894. goto done_prefixes;
  895. }
  896. /* Any legacy prefix after a REX prefix nullifies its effect. */
  897. c->rex_prefix = 0;
  898. }
  899. done_prefixes:
  900. /* REX prefix. */
  901. if (c->rex_prefix)
  902. if (c->rex_prefix & 8)
  903. c->op_bytes = 8; /* REX.W */
  904. /* Opcode byte(s). */
  905. c->d = opcode_table[c->b];
  906. if (c->d == 0) {
  907. /* Two-byte opcode? */
  908. if (c->b == 0x0f) {
  909. c->twobyte = 1;
  910. c->b = insn_fetch(u8, 1, c->eip);
  911. c->d = twobyte_table[c->b];
  912. }
  913. }
  914. if (mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  915. kvm_report_emulation_failure(ctxt->vcpu, "invalid x86/64 instruction");;
  916. return -1;
  917. }
  918. if (c->d & Group) {
  919. group = c->d & GroupMask;
  920. c->modrm = insn_fetch(u8, 1, c->eip);
  921. --c->eip;
  922. group = (group << 3) + ((c->modrm >> 3) & 7);
  923. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  924. c->d = group2_table[group];
  925. else
  926. c->d = group_table[group];
  927. }
  928. /* Unrecognised? */
  929. if (c->d == 0) {
  930. DPRINTF("Cannot emulate %02x\n", c->b);
  931. return -1;
  932. }
  933. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  934. c->op_bytes = 8;
  935. /* ModRM and SIB bytes. */
  936. if (c->d & ModRM)
  937. rc = decode_modrm(ctxt, ops);
  938. else if (c->d & MemAbs)
  939. rc = decode_abs(ctxt, ops);
  940. if (rc)
  941. goto done;
  942. if (!c->has_seg_override)
  943. set_seg_override(c, VCPU_SREG_DS);
  944. if (!(!c->twobyte && c->b == 0x8d))
  945. c->modrm_ea += seg_override_base(ctxt, c);
  946. if (c->ad_bytes != 8)
  947. c->modrm_ea = (u32)c->modrm_ea;
  948. /*
  949. * Decode and fetch the source operand: register, memory
  950. * or immediate.
  951. */
  952. switch (c->d & SrcMask) {
  953. case SrcNone:
  954. break;
  955. case SrcReg:
  956. decode_register_operand(&c->src, c, 0);
  957. break;
  958. case SrcMem16:
  959. c->src.bytes = 2;
  960. goto srcmem_common;
  961. case SrcMem32:
  962. c->src.bytes = 4;
  963. goto srcmem_common;
  964. case SrcMem:
  965. c->src.bytes = (c->d & ByteOp) ? 1 :
  966. c->op_bytes;
  967. /* Don't fetch the address for invlpg: it could be unmapped. */
  968. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  969. break;
  970. srcmem_common:
  971. /*
  972. * For instructions with a ModR/M byte, switch to register
  973. * access if Mod = 3.
  974. */
  975. if ((c->d & ModRM) && c->modrm_mod == 3) {
  976. c->src.type = OP_REG;
  977. c->src.val = c->modrm_val;
  978. c->src.ptr = c->modrm_ptr;
  979. break;
  980. }
  981. c->src.type = OP_MEM;
  982. break;
  983. case SrcImm:
  984. case SrcImmU:
  985. c->src.type = OP_IMM;
  986. c->src.ptr = (unsigned long *)c->eip;
  987. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  988. if (c->src.bytes == 8)
  989. c->src.bytes = 4;
  990. /* NB. Immediates are sign-extended as necessary. */
  991. switch (c->src.bytes) {
  992. case 1:
  993. c->src.val = insn_fetch(s8, 1, c->eip);
  994. break;
  995. case 2:
  996. c->src.val = insn_fetch(s16, 2, c->eip);
  997. break;
  998. case 4:
  999. c->src.val = insn_fetch(s32, 4, c->eip);
  1000. break;
  1001. }
  1002. if ((c->d & SrcMask) == SrcImmU) {
  1003. switch (c->src.bytes) {
  1004. case 1:
  1005. c->src.val &= 0xff;
  1006. break;
  1007. case 2:
  1008. c->src.val &= 0xffff;
  1009. break;
  1010. case 4:
  1011. c->src.val &= 0xffffffff;
  1012. break;
  1013. }
  1014. }
  1015. break;
  1016. case SrcImmByte:
  1017. case SrcImmUByte:
  1018. c->src.type = OP_IMM;
  1019. c->src.ptr = (unsigned long *)c->eip;
  1020. c->src.bytes = 1;
  1021. if ((c->d & SrcMask) == SrcImmByte)
  1022. c->src.val = insn_fetch(s8, 1, c->eip);
  1023. else
  1024. c->src.val = insn_fetch(u8, 1, c->eip);
  1025. break;
  1026. case SrcOne:
  1027. c->src.bytes = 1;
  1028. c->src.val = 1;
  1029. break;
  1030. }
  1031. /*
  1032. * Decode and fetch the second source operand: register, memory
  1033. * or immediate.
  1034. */
  1035. switch (c->d & Src2Mask) {
  1036. case Src2None:
  1037. break;
  1038. case Src2CL:
  1039. c->src2.bytes = 1;
  1040. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1041. break;
  1042. case Src2ImmByte:
  1043. c->src2.type = OP_IMM;
  1044. c->src2.ptr = (unsigned long *)c->eip;
  1045. c->src2.bytes = 1;
  1046. c->src2.val = insn_fetch(u8, 1, c->eip);
  1047. break;
  1048. case Src2Imm16:
  1049. c->src2.type = OP_IMM;
  1050. c->src2.ptr = (unsigned long *)c->eip;
  1051. c->src2.bytes = 2;
  1052. c->src2.val = insn_fetch(u16, 2, c->eip);
  1053. break;
  1054. case Src2One:
  1055. c->src2.bytes = 1;
  1056. c->src2.val = 1;
  1057. break;
  1058. }
  1059. /* Decode and fetch the destination operand: register or memory. */
  1060. switch (c->d & DstMask) {
  1061. case ImplicitOps:
  1062. /* Special instructions do their own operand decoding. */
  1063. return 0;
  1064. case DstReg:
  1065. decode_register_operand(&c->dst, c,
  1066. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1067. break;
  1068. case DstMem:
  1069. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1070. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1071. c->dst.type = OP_REG;
  1072. c->dst.val = c->dst.orig_val = c->modrm_val;
  1073. c->dst.ptr = c->modrm_ptr;
  1074. break;
  1075. }
  1076. c->dst.type = OP_MEM;
  1077. break;
  1078. case DstAcc:
  1079. c->dst.type = OP_REG;
  1080. c->dst.bytes = c->op_bytes;
  1081. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1082. switch (c->op_bytes) {
  1083. case 1:
  1084. c->dst.val = *(u8 *)c->dst.ptr;
  1085. break;
  1086. case 2:
  1087. c->dst.val = *(u16 *)c->dst.ptr;
  1088. break;
  1089. case 4:
  1090. c->dst.val = *(u32 *)c->dst.ptr;
  1091. break;
  1092. }
  1093. c->dst.orig_val = c->dst.val;
  1094. break;
  1095. }
  1096. if (c->rip_relative)
  1097. c->modrm_ea += c->eip;
  1098. done:
  1099. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1100. }
  1101. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1102. {
  1103. struct decode_cache *c = &ctxt->decode;
  1104. c->dst.type = OP_MEM;
  1105. c->dst.bytes = c->op_bytes;
  1106. c->dst.val = c->src.val;
  1107. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1108. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1109. c->regs[VCPU_REGS_RSP]);
  1110. }
  1111. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1112. struct x86_emulate_ops *ops,
  1113. void *dest, int len)
  1114. {
  1115. struct decode_cache *c = &ctxt->decode;
  1116. int rc;
  1117. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1118. c->regs[VCPU_REGS_RSP]),
  1119. dest, len, ctxt->vcpu);
  1120. if (rc != X86EMUL_CONTINUE)
  1121. return rc;
  1122. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1123. return rc;
  1124. }
  1125. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1126. {
  1127. struct decode_cache *c = &ctxt->decode;
  1128. struct kvm_segment segment;
  1129. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1130. c->src.val = segment.selector;
  1131. emulate_push(ctxt);
  1132. }
  1133. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1134. struct x86_emulate_ops *ops, int seg)
  1135. {
  1136. struct decode_cache *c = &ctxt->decode;
  1137. unsigned long selector;
  1138. int rc;
  1139. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1140. if (rc != 0)
  1141. return rc;
  1142. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)selector, 1, seg);
  1143. return rc;
  1144. }
  1145. static void emulate_pusha(struct x86_emulate_ctxt *ctxt)
  1146. {
  1147. struct decode_cache *c = &ctxt->decode;
  1148. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1149. int reg = VCPU_REGS_RAX;
  1150. while (reg <= VCPU_REGS_RDI) {
  1151. (reg == VCPU_REGS_RSP) ?
  1152. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1153. emulate_push(ctxt);
  1154. ++reg;
  1155. }
  1156. }
  1157. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1158. struct x86_emulate_ops *ops)
  1159. {
  1160. struct decode_cache *c = &ctxt->decode;
  1161. int rc = 0;
  1162. int reg = VCPU_REGS_RDI;
  1163. while (reg >= VCPU_REGS_RAX) {
  1164. if (reg == VCPU_REGS_RSP) {
  1165. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1166. c->op_bytes);
  1167. --reg;
  1168. }
  1169. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1170. if (rc != 0)
  1171. break;
  1172. --reg;
  1173. }
  1174. return rc;
  1175. }
  1176. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1177. struct x86_emulate_ops *ops)
  1178. {
  1179. struct decode_cache *c = &ctxt->decode;
  1180. int rc;
  1181. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1182. if (rc != 0)
  1183. return rc;
  1184. return 0;
  1185. }
  1186. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1187. {
  1188. struct decode_cache *c = &ctxt->decode;
  1189. switch (c->modrm_reg) {
  1190. case 0: /* rol */
  1191. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1192. break;
  1193. case 1: /* ror */
  1194. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1195. break;
  1196. case 2: /* rcl */
  1197. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1198. break;
  1199. case 3: /* rcr */
  1200. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1201. break;
  1202. case 4: /* sal/shl */
  1203. case 6: /* sal/shl */
  1204. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1205. break;
  1206. case 5: /* shr */
  1207. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1208. break;
  1209. case 7: /* sar */
  1210. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1211. break;
  1212. }
  1213. }
  1214. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1215. struct x86_emulate_ops *ops)
  1216. {
  1217. struct decode_cache *c = &ctxt->decode;
  1218. int rc = 0;
  1219. switch (c->modrm_reg) {
  1220. case 0 ... 1: /* test */
  1221. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1222. break;
  1223. case 2: /* not */
  1224. c->dst.val = ~c->dst.val;
  1225. break;
  1226. case 3: /* neg */
  1227. emulate_1op("neg", c->dst, ctxt->eflags);
  1228. break;
  1229. default:
  1230. DPRINTF("Cannot emulate %02x\n", c->b);
  1231. rc = X86EMUL_UNHANDLEABLE;
  1232. break;
  1233. }
  1234. return rc;
  1235. }
  1236. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1237. struct x86_emulate_ops *ops)
  1238. {
  1239. struct decode_cache *c = &ctxt->decode;
  1240. switch (c->modrm_reg) {
  1241. case 0: /* inc */
  1242. emulate_1op("inc", c->dst, ctxt->eflags);
  1243. break;
  1244. case 1: /* dec */
  1245. emulate_1op("dec", c->dst, ctxt->eflags);
  1246. break;
  1247. case 2: /* call near abs */ {
  1248. long int old_eip;
  1249. old_eip = c->eip;
  1250. c->eip = c->src.val;
  1251. c->src.val = old_eip;
  1252. emulate_push(ctxt);
  1253. break;
  1254. }
  1255. case 4: /* jmp abs */
  1256. c->eip = c->src.val;
  1257. break;
  1258. case 6: /* push */
  1259. emulate_push(ctxt);
  1260. break;
  1261. }
  1262. return 0;
  1263. }
  1264. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1265. struct x86_emulate_ops *ops,
  1266. unsigned long memop)
  1267. {
  1268. struct decode_cache *c = &ctxt->decode;
  1269. u64 old, new;
  1270. int rc;
  1271. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1272. if (rc != X86EMUL_CONTINUE)
  1273. return rc;
  1274. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1275. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1276. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1277. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1278. ctxt->eflags &= ~EFLG_ZF;
  1279. } else {
  1280. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1281. (u32) c->regs[VCPU_REGS_RBX];
  1282. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1283. if (rc != X86EMUL_CONTINUE)
  1284. return rc;
  1285. ctxt->eflags |= EFLG_ZF;
  1286. }
  1287. return 0;
  1288. }
  1289. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1290. struct x86_emulate_ops *ops)
  1291. {
  1292. struct decode_cache *c = &ctxt->decode;
  1293. int rc;
  1294. unsigned long cs;
  1295. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1296. if (rc)
  1297. return rc;
  1298. if (c->op_bytes == 4)
  1299. c->eip = (u32)c->eip;
  1300. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1301. if (rc)
  1302. return rc;
  1303. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1304. return rc;
  1305. }
  1306. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1307. struct x86_emulate_ops *ops)
  1308. {
  1309. int rc;
  1310. struct decode_cache *c = &ctxt->decode;
  1311. switch (c->dst.type) {
  1312. case OP_REG:
  1313. /* The 4-byte case *is* correct:
  1314. * in 64-bit mode we zero-extend.
  1315. */
  1316. switch (c->dst.bytes) {
  1317. case 1:
  1318. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1319. break;
  1320. case 2:
  1321. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1322. break;
  1323. case 4:
  1324. *c->dst.ptr = (u32)c->dst.val;
  1325. break; /* 64b: zero-ext */
  1326. case 8:
  1327. *c->dst.ptr = c->dst.val;
  1328. break;
  1329. }
  1330. break;
  1331. case OP_MEM:
  1332. if (c->lock_prefix)
  1333. rc = ops->cmpxchg_emulated(
  1334. (unsigned long)c->dst.ptr,
  1335. &c->dst.orig_val,
  1336. &c->dst.val,
  1337. c->dst.bytes,
  1338. ctxt->vcpu);
  1339. else
  1340. rc = ops->write_emulated(
  1341. (unsigned long)c->dst.ptr,
  1342. &c->dst.val,
  1343. c->dst.bytes,
  1344. ctxt->vcpu);
  1345. if (rc != X86EMUL_CONTINUE)
  1346. return rc;
  1347. break;
  1348. case OP_NONE:
  1349. /* no writeback */
  1350. break;
  1351. default:
  1352. break;
  1353. }
  1354. return 0;
  1355. }
  1356. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1357. {
  1358. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1359. /*
  1360. * an sti; sti; sequence only disable interrupts for the first
  1361. * instruction. So, if the last instruction, be it emulated or
  1362. * not, left the system with the INT_STI flag enabled, it
  1363. * means that the last instruction is an sti. We should not
  1364. * leave the flag on in this case. The same goes for mov ss
  1365. */
  1366. if (!(int_shadow & mask))
  1367. ctxt->interruptibility = mask;
  1368. }
  1369. static inline void
  1370. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1371. struct kvm_segment *cs, struct kvm_segment *ss)
  1372. {
  1373. memset(cs, 0, sizeof(struct kvm_segment));
  1374. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1375. memset(ss, 0, sizeof(struct kvm_segment));
  1376. cs->l = 0; /* will be adjusted later */
  1377. cs->base = 0; /* flat segment */
  1378. cs->g = 1; /* 4kb granularity */
  1379. cs->limit = 0xffffffff; /* 4GB limit */
  1380. cs->type = 0x0b; /* Read, Execute, Accessed */
  1381. cs->s = 1;
  1382. cs->dpl = 0; /* will be adjusted later */
  1383. cs->present = 1;
  1384. cs->db = 1;
  1385. ss->unusable = 0;
  1386. ss->base = 0; /* flat segment */
  1387. ss->limit = 0xffffffff; /* 4GB limit */
  1388. ss->g = 1; /* 4kb granularity */
  1389. ss->s = 1;
  1390. ss->type = 0x03; /* Read/Write, Accessed */
  1391. ss->db = 1; /* 32bit stack segment */
  1392. ss->dpl = 0;
  1393. ss->present = 1;
  1394. }
  1395. static int
  1396. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1397. {
  1398. struct decode_cache *c = &ctxt->decode;
  1399. struct kvm_segment cs, ss;
  1400. u64 msr_data;
  1401. /* syscall is not available in real mode */
  1402. if (c->lock_prefix || ctxt->mode == X86EMUL_MODE_REAL
  1403. || ctxt->mode == X86EMUL_MODE_VM86)
  1404. return -1;
  1405. setup_syscalls_segments(ctxt, &cs, &ss);
  1406. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1407. msr_data >>= 32;
  1408. cs.selector = (u16)(msr_data & 0xfffc);
  1409. ss.selector = (u16)(msr_data + 8);
  1410. if (is_long_mode(ctxt->vcpu)) {
  1411. cs.db = 0;
  1412. cs.l = 1;
  1413. }
  1414. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1415. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1416. c->regs[VCPU_REGS_RCX] = c->eip;
  1417. if (is_long_mode(ctxt->vcpu)) {
  1418. #ifdef CONFIG_X86_64
  1419. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1420. kvm_x86_ops->get_msr(ctxt->vcpu,
  1421. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1422. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1423. c->eip = msr_data;
  1424. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1425. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1426. #endif
  1427. } else {
  1428. /* legacy mode */
  1429. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1430. c->eip = (u32)msr_data;
  1431. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1432. }
  1433. return 0;
  1434. }
  1435. static int
  1436. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1437. {
  1438. struct decode_cache *c = &ctxt->decode;
  1439. struct kvm_segment cs, ss;
  1440. u64 msr_data;
  1441. /* inject #UD if LOCK prefix is used */
  1442. if (c->lock_prefix)
  1443. return -1;
  1444. /* inject #GP if in real mode */
  1445. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1446. kvm_inject_gp(ctxt->vcpu, 0);
  1447. return -1;
  1448. }
  1449. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1450. * Therefore, we inject an #UD.
  1451. */
  1452. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1453. return -1;
  1454. setup_syscalls_segments(ctxt, &cs, &ss);
  1455. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1456. switch (ctxt->mode) {
  1457. case X86EMUL_MODE_PROT32:
  1458. if ((msr_data & 0xfffc) == 0x0) {
  1459. kvm_inject_gp(ctxt->vcpu, 0);
  1460. return -1;
  1461. }
  1462. break;
  1463. case X86EMUL_MODE_PROT64:
  1464. if (msr_data == 0x0) {
  1465. kvm_inject_gp(ctxt->vcpu, 0);
  1466. return -1;
  1467. }
  1468. break;
  1469. }
  1470. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1471. cs.selector = (u16)msr_data;
  1472. cs.selector &= ~SELECTOR_RPL_MASK;
  1473. ss.selector = cs.selector + 8;
  1474. ss.selector &= ~SELECTOR_RPL_MASK;
  1475. if (ctxt->mode == X86EMUL_MODE_PROT64
  1476. || is_long_mode(ctxt->vcpu)) {
  1477. cs.db = 0;
  1478. cs.l = 1;
  1479. }
  1480. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1481. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1482. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1483. c->eip = msr_data;
  1484. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1485. c->regs[VCPU_REGS_RSP] = msr_data;
  1486. return 0;
  1487. }
  1488. static int
  1489. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1490. {
  1491. struct decode_cache *c = &ctxt->decode;
  1492. struct kvm_segment cs, ss;
  1493. u64 msr_data;
  1494. int usermode;
  1495. /* inject #UD if LOCK prefix is used */
  1496. if (c->lock_prefix)
  1497. return -1;
  1498. /* inject #GP if in real mode or Virtual 8086 mode */
  1499. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1500. ctxt->mode == X86EMUL_MODE_VM86) {
  1501. kvm_inject_gp(ctxt->vcpu, 0);
  1502. return -1;
  1503. }
  1504. /* sysexit must be called from CPL 0 */
  1505. if (kvm_x86_ops->get_cpl(ctxt->vcpu) != 0) {
  1506. kvm_inject_gp(ctxt->vcpu, 0);
  1507. return -1;
  1508. }
  1509. setup_syscalls_segments(ctxt, &cs, &ss);
  1510. if ((c->rex_prefix & 0x8) != 0x0)
  1511. usermode = X86EMUL_MODE_PROT64;
  1512. else
  1513. usermode = X86EMUL_MODE_PROT32;
  1514. cs.dpl = 3;
  1515. ss.dpl = 3;
  1516. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1517. switch (usermode) {
  1518. case X86EMUL_MODE_PROT32:
  1519. cs.selector = (u16)(msr_data + 16);
  1520. if ((msr_data & 0xfffc) == 0x0) {
  1521. kvm_inject_gp(ctxt->vcpu, 0);
  1522. return -1;
  1523. }
  1524. ss.selector = (u16)(msr_data + 24);
  1525. break;
  1526. case X86EMUL_MODE_PROT64:
  1527. cs.selector = (u16)(msr_data + 32);
  1528. if (msr_data == 0x0) {
  1529. kvm_inject_gp(ctxt->vcpu, 0);
  1530. return -1;
  1531. }
  1532. ss.selector = cs.selector + 8;
  1533. cs.db = 0;
  1534. cs.l = 1;
  1535. break;
  1536. }
  1537. cs.selector |= SELECTOR_RPL_MASK;
  1538. ss.selector |= SELECTOR_RPL_MASK;
  1539. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1540. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1541. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1542. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1543. return 0;
  1544. }
  1545. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1546. {
  1547. int iopl;
  1548. if (ctxt->mode == X86EMUL_MODE_REAL)
  1549. return false;
  1550. if (ctxt->mode == X86EMUL_MODE_VM86)
  1551. return true;
  1552. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1553. return kvm_x86_ops->get_cpl(ctxt->vcpu) > iopl;
  1554. }
  1555. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1556. struct x86_emulate_ops *ops,
  1557. u16 port, u16 len)
  1558. {
  1559. struct kvm_segment tr_seg;
  1560. int r;
  1561. u16 io_bitmap_ptr;
  1562. u8 perm, bit_idx = port & 0x7;
  1563. unsigned mask = (1 << len) - 1;
  1564. kvm_get_segment(ctxt->vcpu, &tr_seg, VCPU_SREG_TR);
  1565. if (tr_seg.unusable)
  1566. return false;
  1567. if (tr_seg.limit < 103)
  1568. return false;
  1569. r = ops->read_std(tr_seg.base + 102, &io_bitmap_ptr, 2, ctxt->vcpu,
  1570. NULL);
  1571. if (r != X86EMUL_CONTINUE)
  1572. return false;
  1573. if (io_bitmap_ptr + port/8 > tr_seg.limit)
  1574. return false;
  1575. r = ops->read_std(tr_seg.base + io_bitmap_ptr + port/8, &perm, 1,
  1576. ctxt->vcpu, NULL);
  1577. if (r != X86EMUL_CONTINUE)
  1578. return false;
  1579. if ((perm >> bit_idx) & mask)
  1580. return false;
  1581. return true;
  1582. }
  1583. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1584. struct x86_emulate_ops *ops,
  1585. u16 port, u16 len)
  1586. {
  1587. if (emulator_bad_iopl(ctxt))
  1588. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1589. return false;
  1590. return true;
  1591. }
  1592. int
  1593. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1594. {
  1595. unsigned long memop = 0;
  1596. u64 msr_data;
  1597. unsigned long saved_eip = 0;
  1598. struct decode_cache *c = &ctxt->decode;
  1599. unsigned int port;
  1600. int io_dir_in;
  1601. int rc = 0;
  1602. ctxt->interruptibility = 0;
  1603. /* Shadow copy of register state. Committed on successful emulation.
  1604. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1605. * modify them.
  1606. */
  1607. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1608. saved_eip = c->eip;
  1609. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1610. memop = c->modrm_ea;
  1611. if (c->rep_prefix && (c->d & String)) {
  1612. /* All REP prefixes have the same first termination condition */
  1613. if (c->regs[VCPU_REGS_RCX] == 0) {
  1614. kvm_rip_write(ctxt->vcpu, c->eip);
  1615. goto done;
  1616. }
  1617. /* The second termination condition only applies for REPE
  1618. * and REPNE. Test if the repeat string operation prefix is
  1619. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1620. * corresponding termination condition according to:
  1621. * - if REPE/REPZ and ZF = 0 then done
  1622. * - if REPNE/REPNZ and ZF = 1 then done
  1623. */
  1624. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1625. (c->b == 0xae) || (c->b == 0xaf)) {
  1626. if ((c->rep_prefix == REPE_PREFIX) &&
  1627. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1628. kvm_rip_write(ctxt->vcpu, c->eip);
  1629. goto done;
  1630. }
  1631. if ((c->rep_prefix == REPNE_PREFIX) &&
  1632. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1633. kvm_rip_write(ctxt->vcpu, c->eip);
  1634. goto done;
  1635. }
  1636. }
  1637. c->regs[VCPU_REGS_RCX]--;
  1638. c->eip = kvm_rip_read(ctxt->vcpu);
  1639. }
  1640. if (c->src.type == OP_MEM) {
  1641. c->src.ptr = (unsigned long *)memop;
  1642. c->src.val = 0;
  1643. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1644. &c->src.val,
  1645. c->src.bytes,
  1646. ctxt->vcpu);
  1647. if (rc != X86EMUL_CONTINUE)
  1648. goto done;
  1649. c->src.orig_val = c->src.val;
  1650. }
  1651. if ((c->d & DstMask) == ImplicitOps)
  1652. goto special_insn;
  1653. if (c->dst.type == OP_MEM) {
  1654. c->dst.ptr = (unsigned long *)memop;
  1655. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1656. c->dst.val = 0;
  1657. if (c->d & BitOp) {
  1658. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1659. c->dst.ptr = (void *)c->dst.ptr +
  1660. (c->src.val & mask) / 8;
  1661. }
  1662. if (!(c->d & Mov)) {
  1663. /* optimisation - avoid slow emulated read */
  1664. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1665. &c->dst.val,
  1666. c->dst.bytes,
  1667. ctxt->vcpu);
  1668. if (rc != X86EMUL_CONTINUE)
  1669. goto done;
  1670. }
  1671. }
  1672. c->dst.orig_val = c->dst.val;
  1673. special_insn:
  1674. if (c->twobyte)
  1675. goto twobyte_insn;
  1676. switch (c->b) {
  1677. case 0x00 ... 0x05:
  1678. add: /* add */
  1679. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1680. break;
  1681. case 0x06: /* push es */
  1682. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  1683. break;
  1684. case 0x07: /* pop es */
  1685. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  1686. if (rc != 0)
  1687. goto done;
  1688. break;
  1689. case 0x08 ... 0x0d:
  1690. or: /* or */
  1691. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1692. break;
  1693. case 0x0e: /* push cs */
  1694. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  1695. break;
  1696. case 0x10 ... 0x15:
  1697. adc: /* adc */
  1698. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1699. break;
  1700. case 0x16: /* push ss */
  1701. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  1702. break;
  1703. case 0x17: /* pop ss */
  1704. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  1705. if (rc != 0)
  1706. goto done;
  1707. break;
  1708. case 0x18 ... 0x1d:
  1709. sbb: /* sbb */
  1710. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1711. break;
  1712. case 0x1e: /* push ds */
  1713. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  1714. break;
  1715. case 0x1f: /* pop ds */
  1716. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  1717. if (rc != 0)
  1718. goto done;
  1719. break;
  1720. case 0x20 ... 0x25:
  1721. and: /* and */
  1722. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1723. break;
  1724. case 0x28 ... 0x2d:
  1725. sub: /* sub */
  1726. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1727. break;
  1728. case 0x30 ... 0x35:
  1729. xor: /* xor */
  1730. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1731. break;
  1732. case 0x38 ... 0x3d:
  1733. cmp: /* cmp */
  1734. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1735. break;
  1736. case 0x40 ... 0x47: /* inc r16/r32 */
  1737. emulate_1op("inc", c->dst, ctxt->eflags);
  1738. break;
  1739. case 0x48 ... 0x4f: /* dec r16/r32 */
  1740. emulate_1op("dec", c->dst, ctxt->eflags);
  1741. break;
  1742. case 0x50 ... 0x57: /* push reg */
  1743. emulate_push(ctxt);
  1744. break;
  1745. case 0x58 ... 0x5f: /* pop reg */
  1746. pop_instruction:
  1747. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1748. if (rc != 0)
  1749. goto done;
  1750. break;
  1751. case 0x60: /* pusha */
  1752. emulate_pusha(ctxt);
  1753. break;
  1754. case 0x61: /* popa */
  1755. rc = emulate_popa(ctxt, ops);
  1756. if (rc != 0)
  1757. goto done;
  1758. break;
  1759. case 0x63: /* movsxd */
  1760. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1761. goto cannot_emulate;
  1762. c->dst.val = (s32) c->src.val;
  1763. break;
  1764. case 0x68: /* push imm */
  1765. case 0x6a: /* push imm8 */
  1766. emulate_push(ctxt);
  1767. break;
  1768. case 0x6c: /* insb */
  1769. case 0x6d: /* insw/insd */
  1770. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  1771. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  1772. kvm_inject_gp(ctxt->vcpu, 0);
  1773. goto done;
  1774. }
  1775. if (kvm_emulate_pio_string(ctxt->vcpu,
  1776. 1,
  1777. (c->d & ByteOp) ? 1 : c->op_bytes,
  1778. c->rep_prefix ?
  1779. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1780. (ctxt->eflags & EFLG_DF),
  1781. register_address(c, es_base(ctxt),
  1782. c->regs[VCPU_REGS_RDI]),
  1783. c->rep_prefix,
  1784. c->regs[VCPU_REGS_RDX]) == 0) {
  1785. c->eip = saved_eip;
  1786. return -1;
  1787. }
  1788. return 0;
  1789. case 0x6e: /* outsb */
  1790. case 0x6f: /* outsw/outsd */
  1791. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  1792. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  1793. kvm_inject_gp(ctxt->vcpu, 0);
  1794. goto done;
  1795. }
  1796. if (kvm_emulate_pio_string(ctxt->vcpu,
  1797. 0,
  1798. (c->d & ByteOp) ? 1 : c->op_bytes,
  1799. c->rep_prefix ?
  1800. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1801. (ctxt->eflags & EFLG_DF),
  1802. register_address(c,
  1803. seg_override_base(ctxt, c),
  1804. c->regs[VCPU_REGS_RSI]),
  1805. c->rep_prefix,
  1806. c->regs[VCPU_REGS_RDX]) == 0) {
  1807. c->eip = saved_eip;
  1808. return -1;
  1809. }
  1810. return 0;
  1811. case 0x70 ... 0x7f: /* jcc (short) */
  1812. if (test_cc(c->b, ctxt->eflags))
  1813. jmp_rel(c, c->src.val);
  1814. break;
  1815. case 0x80 ... 0x83: /* Grp1 */
  1816. switch (c->modrm_reg) {
  1817. case 0:
  1818. goto add;
  1819. case 1:
  1820. goto or;
  1821. case 2:
  1822. goto adc;
  1823. case 3:
  1824. goto sbb;
  1825. case 4:
  1826. goto and;
  1827. case 5:
  1828. goto sub;
  1829. case 6:
  1830. goto xor;
  1831. case 7:
  1832. goto cmp;
  1833. }
  1834. break;
  1835. case 0x84 ... 0x85:
  1836. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1837. break;
  1838. case 0x86 ... 0x87: /* xchg */
  1839. xchg:
  1840. /* Write back the register source. */
  1841. switch (c->dst.bytes) {
  1842. case 1:
  1843. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1844. break;
  1845. case 2:
  1846. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1847. break;
  1848. case 4:
  1849. *c->src.ptr = (u32) c->dst.val;
  1850. break; /* 64b reg: zero-extend */
  1851. case 8:
  1852. *c->src.ptr = c->dst.val;
  1853. break;
  1854. }
  1855. /*
  1856. * Write back the memory destination with implicit LOCK
  1857. * prefix.
  1858. */
  1859. c->dst.val = c->src.val;
  1860. c->lock_prefix = 1;
  1861. break;
  1862. case 0x88 ... 0x8b: /* mov */
  1863. goto mov;
  1864. case 0x8c: { /* mov r/m, sreg */
  1865. struct kvm_segment segreg;
  1866. if (c->modrm_reg <= 5)
  1867. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1868. else {
  1869. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1870. c->modrm);
  1871. goto cannot_emulate;
  1872. }
  1873. c->dst.val = segreg.selector;
  1874. break;
  1875. }
  1876. case 0x8d: /* lea r16/r32, m */
  1877. c->dst.val = c->modrm_ea;
  1878. break;
  1879. case 0x8e: { /* mov seg, r/m16 */
  1880. uint16_t sel;
  1881. int type_bits;
  1882. int err;
  1883. sel = c->src.val;
  1884. if (c->modrm_reg == VCPU_SREG_SS)
  1885. toggle_interruptibility(ctxt, X86_SHADOW_INT_MOV_SS);
  1886. if (c->modrm_reg <= 5) {
  1887. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1888. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1889. type_bits, c->modrm_reg);
  1890. } else {
  1891. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1892. c->modrm);
  1893. goto cannot_emulate;
  1894. }
  1895. if (err < 0)
  1896. goto cannot_emulate;
  1897. c->dst.type = OP_NONE; /* Disable writeback. */
  1898. break;
  1899. }
  1900. case 0x8f: /* pop (sole member of Grp1a) */
  1901. rc = emulate_grp1a(ctxt, ops);
  1902. if (rc != 0)
  1903. goto done;
  1904. break;
  1905. case 0x90: /* nop / xchg r8,rax */
  1906. if (!(c->rex_prefix & 1)) { /* nop */
  1907. c->dst.type = OP_NONE;
  1908. break;
  1909. }
  1910. case 0x91 ... 0x97: /* xchg reg,rax */
  1911. c->src.type = c->dst.type = OP_REG;
  1912. c->src.bytes = c->dst.bytes = c->op_bytes;
  1913. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1914. c->src.val = *(c->src.ptr);
  1915. goto xchg;
  1916. case 0x9c: /* pushf */
  1917. c->src.val = (unsigned long) ctxt->eflags;
  1918. emulate_push(ctxt);
  1919. break;
  1920. case 0x9d: /* popf */
  1921. c->dst.type = OP_REG;
  1922. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1923. c->dst.bytes = c->op_bytes;
  1924. goto pop_instruction;
  1925. case 0xa0 ... 0xa1: /* mov */
  1926. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1927. c->dst.val = c->src.val;
  1928. break;
  1929. case 0xa2 ... 0xa3: /* mov */
  1930. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1931. break;
  1932. case 0xa4 ... 0xa5: /* movs */
  1933. c->dst.type = OP_MEM;
  1934. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1935. c->dst.ptr = (unsigned long *)register_address(c,
  1936. es_base(ctxt),
  1937. c->regs[VCPU_REGS_RDI]);
  1938. rc = ops->read_emulated(register_address(c,
  1939. seg_override_base(ctxt, c),
  1940. c->regs[VCPU_REGS_RSI]),
  1941. &c->dst.val,
  1942. c->dst.bytes, ctxt->vcpu);
  1943. if (rc != X86EMUL_CONTINUE)
  1944. goto done;
  1945. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1946. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1947. : c->dst.bytes);
  1948. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1949. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1950. : c->dst.bytes);
  1951. break;
  1952. case 0xa6 ... 0xa7: /* cmps */
  1953. c->src.type = OP_NONE; /* Disable writeback. */
  1954. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1955. c->src.ptr = (unsigned long *)register_address(c,
  1956. seg_override_base(ctxt, c),
  1957. c->regs[VCPU_REGS_RSI]);
  1958. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1959. &c->src.val,
  1960. c->src.bytes,
  1961. ctxt->vcpu);
  1962. if (rc != X86EMUL_CONTINUE)
  1963. goto done;
  1964. c->dst.type = OP_NONE; /* Disable writeback. */
  1965. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1966. c->dst.ptr = (unsigned long *)register_address(c,
  1967. es_base(ctxt),
  1968. c->regs[VCPU_REGS_RDI]);
  1969. rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1970. &c->dst.val,
  1971. c->dst.bytes,
  1972. ctxt->vcpu);
  1973. if (rc != X86EMUL_CONTINUE)
  1974. goto done;
  1975. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1976. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1977. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1978. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1979. : c->src.bytes);
  1980. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1981. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1982. : c->dst.bytes);
  1983. break;
  1984. case 0xaa ... 0xab: /* stos */
  1985. c->dst.type = OP_MEM;
  1986. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1987. c->dst.ptr = (unsigned long *)register_address(c,
  1988. es_base(ctxt),
  1989. c->regs[VCPU_REGS_RDI]);
  1990. c->dst.val = c->regs[VCPU_REGS_RAX];
  1991. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1992. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1993. : c->dst.bytes);
  1994. break;
  1995. case 0xac ... 0xad: /* lods */
  1996. c->dst.type = OP_REG;
  1997. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1998. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1999. rc = ops->read_emulated(register_address(c,
  2000. seg_override_base(ctxt, c),
  2001. c->regs[VCPU_REGS_RSI]),
  2002. &c->dst.val,
  2003. c->dst.bytes,
  2004. ctxt->vcpu);
  2005. if (rc != X86EMUL_CONTINUE)
  2006. goto done;
  2007. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  2008. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  2009. : c->dst.bytes);
  2010. break;
  2011. case 0xae ... 0xaf: /* scas */
  2012. DPRINTF("Urk! I don't handle SCAS.\n");
  2013. goto cannot_emulate;
  2014. case 0xb0 ... 0xbf: /* mov r, imm */
  2015. goto mov;
  2016. case 0xc0 ... 0xc1:
  2017. emulate_grp2(ctxt);
  2018. break;
  2019. case 0xc3: /* ret */
  2020. c->dst.type = OP_REG;
  2021. c->dst.ptr = &c->eip;
  2022. c->dst.bytes = c->op_bytes;
  2023. goto pop_instruction;
  2024. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2025. mov:
  2026. c->dst.val = c->src.val;
  2027. break;
  2028. case 0xcb: /* ret far */
  2029. rc = emulate_ret_far(ctxt, ops);
  2030. if (rc)
  2031. goto done;
  2032. break;
  2033. case 0xd0 ... 0xd1: /* Grp2 */
  2034. c->src.val = 1;
  2035. emulate_grp2(ctxt);
  2036. break;
  2037. case 0xd2 ... 0xd3: /* Grp2 */
  2038. c->src.val = c->regs[VCPU_REGS_RCX];
  2039. emulate_grp2(ctxt);
  2040. break;
  2041. case 0xe4: /* inb */
  2042. case 0xe5: /* in */
  2043. port = c->src.val;
  2044. io_dir_in = 1;
  2045. goto do_io;
  2046. case 0xe6: /* outb */
  2047. case 0xe7: /* out */
  2048. port = c->src.val;
  2049. io_dir_in = 0;
  2050. goto do_io;
  2051. case 0xe8: /* call (near) */ {
  2052. long int rel = c->src.val;
  2053. c->src.val = (unsigned long) c->eip;
  2054. jmp_rel(c, rel);
  2055. emulate_push(ctxt);
  2056. break;
  2057. }
  2058. case 0xe9: /* jmp rel */
  2059. goto jmp;
  2060. case 0xea: /* jmp far */
  2061. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val, 9,
  2062. VCPU_SREG_CS) < 0) {
  2063. DPRINTF("jmp far: Failed to load CS descriptor\n");
  2064. goto cannot_emulate;
  2065. }
  2066. c->eip = c->src.val;
  2067. break;
  2068. case 0xeb:
  2069. jmp: /* jmp rel short */
  2070. jmp_rel(c, c->src.val);
  2071. c->dst.type = OP_NONE; /* Disable writeback. */
  2072. break;
  2073. case 0xec: /* in al,dx */
  2074. case 0xed: /* in (e/r)ax,dx */
  2075. port = c->regs[VCPU_REGS_RDX];
  2076. io_dir_in = 1;
  2077. goto do_io;
  2078. case 0xee: /* out al,dx */
  2079. case 0xef: /* out (e/r)ax,dx */
  2080. port = c->regs[VCPU_REGS_RDX];
  2081. io_dir_in = 0;
  2082. do_io:
  2083. if (!emulator_io_permited(ctxt, ops, port,
  2084. (c->d & ByteOp) ? 1 : c->op_bytes)) {
  2085. kvm_inject_gp(ctxt->vcpu, 0);
  2086. goto done;
  2087. }
  2088. if (kvm_emulate_pio(ctxt->vcpu, io_dir_in,
  2089. (c->d & ByteOp) ? 1 : c->op_bytes,
  2090. port) != 0) {
  2091. c->eip = saved_eip;
  2092. goto cannot_emulate;
  2093. }
  2094. break;
  2095. case 0xf4: /* hlt */
  2096. ctxt->vcpu->arch.halt_request = 1;
  2097. break;
  2098. case 0xf5: /* cmc */
  2099. /* complement carry flag from eflags reg */
  2100. ctxt->eflags ^= EFLG_CF;
  2101. c->dst.type = OP_NONE; /* Disable writeback. */
  2102. break;
  2103. case 0xf6 ... 0xf7: /* Grp3 */
  2104. rc = emulate_grp3(ctxt, ops);
  2105. if (rc != 0)
  2106. goto done;
  2107. break;
  2108. case 0xf8: /* clc */
  2109. ctxt->eflags &= ~EFLG_CF;
  2110. c->dst.type = OP_NONE; /* Disable writeback. */
  2111. break;
  2112. case 0xfa: /* cli */
  2113. if (emulator_bad_iopl(ctxt))
  2114. kvm_inject_gp(ctxt->vcpu, 0);
  2115. else {
  2116. ctxt->eflags &= ~X86_EFLAGS_IF;
  2117. c->dst.type = OP_NONE; /* Disable writeback. */
  2118. }
  2119. break;
  2120. case 0xfb: /* sti */
  2121. if (emulator_bad_iopl(ctxt))
  2122. kvm_inject_gp(ctxt->vcpu, 0);
  2123. else {
  2124. toggle_interruptibility(ctxt, X86_SHADOW_INT_STI);
  2125. ctxt->eflags |= X86_EFLAGS_IF;
  2126. c->dst.type = OP_NONE; /* Disable writeback. */
  2127. }
  2128. break;
  2129. case 0xfc: /* cld */
  2130. ctxt->eflags &= ~EFLG_DF;
  2131. c->dst.type = OP_NONE; /* Disable writeback. */
  2132. break;
  2133. case 0xfd: /* std */
  2134. ctxt->eflags |= EFLG_DF;
  2135. c->dst.type = OP_NONE; /* Disable writeback. */
  2136. break;
  2137. case 0xfe ... 0xff: /* Grp4/Grp5 */
  2138. rc = emulate_grp45(ctxt, ops);
  2139. if (rc != 0)
  2140. goto done;
  2141. break;
  2142. }
  2143. writeback:
  2144. rc = writeback(ctxt, ops);
  2145. if (rc != 0)
  2146. goto done;
  2147. /* Commit shadow register state. */
  2148. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2149. kvm_rip_write(ctxt->vcpu, c->eip);
  2150. done:
  2151. if (rc == X86EMUL_UNHANDLEABLE) {
  2152. c->eip = saved_eip;
  2153. return -1;
  2154. }
  2155. return 0;
  2156. twobyte_insn:
  2157. switch (c->b) {
  2158. case 0x01: /* lgdt, lidt, lmsw */
  2159. switch (c->modrm_reg) {
  2160. u16 size;
  2161. unsigned long address;
  2162. case 0: /* vmcall */
  2163. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2164. goto cannot_emulate;
  2165. rc = kvm_fix_hypercall(ctxt->vcpu);
  2166. if (rc)
  2167. goto done;
  2168. /* Let the processor re-execute the fixed hypercall */
  2169. c->eip = kvm_rip_read(ctxt->vcpu);
  2170. /* Disable writeback. */
  2171. c->dst.type = OP_NONE;
  2172. break;
  2173. case 2: /* lgdt */
  2174. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2175. &size, &address, c->op_bytes);
  2176. if (rc)
  2177. goto done;
  2178. realmode_lgdt(ctxt->vcpu, size, address);
  2179. /* Disable writeback. */
  2180. c->dst.type = OP_NONE;
  2181. break;
  2182. case 3: /* lidt/vmmcall */
  2183. if (c->modrm_mod == 3) {
  2184. switch (c->modrm_rm) {
  2185. case 1:
  2186. rc = kvm_fix_hypercall(ctxt->vcpu);
  2187. if (rc)
  2188. goto done;
  2189. break;
  2190. default:
  2191. goto cannot_emulate;
  2192. }
  2193. } else {
  2194. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2195. &size, &address,
  2196. c->op_bytes);
  2197. if (rc)
  2198. goto done;
  2199. realmode_lidt(ctxt->vcpu, size, address);
  2200. }
  2201. /* Disable writeback. */
  2202. c->dst.type = OP_NONE;
  2203. break;
  2204. case 4: /* smsw */
  2205. c->dst.bytes = 2;
  2206. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  2207. break;
  2208. case 6: /* lmsw */
  2209. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  2210. &ctxt->eflags);
  2211. c->dst.type = OP_NONE;
  2212. break;
  2213. case 7: /* invlpg*/
  2214. emulate_invlpg(ctxt->vcpu, memop);
  2215. /* Disable writeback. */
  2216. c->dst.type = OP_NONE;
  2217. break;
  2218. default:
  2219. goto cannot_emulate;
  2220. }
  2221. break;
  2222. case 0x05: /* syscall */
  2223. if (emulate_syscall(ctxt) == -1)
  2224. goto cannot_emulate;
  2225. else
  2226. goto writeback;
  2227. break;
  2228. case 0x06:
  2229. emulate_clts(ctxt->vcpu);
  2230. c->dst.type = OP_NONE;
  2231. break;
  2232. case 0x08: /* invd */
  2233. case 0x09: /* wbinvd */
  2234. case 0x0d: /* GrpP (prefetch) */
  2235. case 0x18: /* Grp16 (prefetch/nop) */
  2236. c->dst.type = OP_NONE;
  2237. break;
  2238. case 0x20: /* mov cr, reg */
  2239. if (c->modrm_mod != 3)
  2240. goto cannot_emulate;
  2241. c->regs[c->modrm_rm] =
  2242. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  2243. c->dst.type = OP_NONE; /* no writeback */
  2244. break;
  2245. case 0x21: /* mov from dr to reg */
  2246. if (c->modrm_mod != 3)
  2247. goto cannot_emulate;
  2248. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2249. if (rc)
  2250. goto cannot_emulate;
  2251. c->dst.type = OP_NONE; /* no writeback */
  2252. break;
  2253. case 0x22: /* mov reg, cr */
  2254. if (c->modrm_mod != 3)
  2255. goto cannot_emulate;
  2256. realmode_set_cr(ctxt->vcpu,
  2257. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  2258. c->dst.type = OP_NONE;
  2259. break;
  2260. case 0x23: /* mov from reg to dr */
  2261. if (c->modrm_mod != 3)
  2262. goto cannot_emulate;
  2263. rc = emulator_set_dr(ctxt, c->modrm_reg,
  2264. c->regs[c->modrm_rm]);
  2265. if (rc)
  2266. goto cannot_emulate;
  2267. c->dst.type = OP_NONE; /* no writeback */
  2268. break;
  2269. case 0x30:
  2270. /* wrmsr */
  2271. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2272. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2273. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  2274. if (rc) {
  2275. kvm_inject_gp(ctxt->vcpu, 0);
  2276. c->eip = kvm_rip_read(ctxt->vcpu);
  2277. }
  2278. rc = X86EMUL_CONTINUE;
  2279. c->dst.type = OP_NONE;
  2280. break;
  2281. case 0x32:
  2282. /* rdmsr */
  2283. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  2284. if (rc) {
  2285. kvm_inject_gp(ctxt->vcpu, 0);
  2286. c->eip = kvm_rip_read(ctxt->vcpu);
  2287. } else {
  2288. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2289. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2290. }
  2291. rc = X86EMUL_CONTINUE;
  2292. c->dst.type = OP_NONE;
  2293. break;
  2294. case 0x34: /* sysenter */
  2295. if (emulate_sysenter(ctxt) == -1)
  2296. goto cannot_emulate;
  2297. else
  2298. goto writeback;
  2299. break;
  2300. case 0x35: /* sysexit */
  2301. if (emulate_sysexit(ctxt) == -1)
  2302. goto cannot_emulate;
  2303. else
  2304. goto writeback;
  2305. break;
  2306. case 0x40 ... 0x4f: /* cmov */
  2307. c->dst.val = c->dst.orig_val = c->src.val;
  2308. if (!test_cc(c->b, ctxt->eflags))
  2309. c->dst.type = OP_NONE; /* no writeback */
  2310. break;
  2311. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2312. if (test_cc(c->b, ctxt->eflags))
  2313. jmp_rel(c, c->src.val);
  2314. c->dst.type = OP_NONE;
  2315. break;
  2316. case 0xa0: /* push fs */
  2317. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2318. break;
  2319. case 0xa1: /* pop fs */
  2320. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2321. if (rc != 0)
  2322. goto done;
  2323. break;
  2324. case 0xa3:
  2325. bt: /* bt */
  2326. c->dst.type = OP_NONE;
  2327. /* only subword offset */
  2328. c->src.val &= (c->dst.bytes << 3) - 1;
  2329. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2330. break;
  2331. case 0xa4: /* shld imm8, r, r/m */
  2332. case 0xa5: /* shld cl, r, r/m */
  2333. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2334. break;
  2335. case 0xa8: /* push gs */
  2336. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2337. break;
  2338. case 0xa9: /* pop gs */
  2339. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2340. if (rc != 0)
  2341. goto done;
  2342. break;
  2343. case 0xab:
  2344. bts: /* bts */
  2345. /* only subword offset */
  2346. c->src.val &= (c->dst.bytes << 3) - 1;
  2347. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2348. break;
  2349. case 0xac: /* shrd imm8, r, r/m */
  2350. case 0xad: /* shrd cl, r, r/m */
  2351. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2352. break;
  2353. case 0xae: /* clflush */
  2354. break;
  2355. case 0xb0 ... 0xb1: /* cmpxchg */
  2356. /*
  2357. * Save real source value, then compare EAX against
  2358. * destination.
  2359. */
  2360. c->src.orig_val = c->src.val;
  2361. c->src.val = c->regs[VCPU_REGS_RAX];
  2362. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2363. if (ctxt->eflags & EFLG_ZF) {
  2364. /* Success: write back to memory. */
  2365. c->dst.val = c->src.orig_val;
  2366. } else {
  2367. /* Failure: write the value we saw to EAX. */
  2368. c->dst.type = OP_REG;
  2369. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2370. }
  2371. break;
  2372. case 0xb3:
  2373. btr: /* btr */
  2374. /* only subword offset */
  2375. c->src.val &= (c->dst.bytes << 3) - 1;
  2376. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2377. break;
  2378. case 0xb6 ... 0xb7: /* movzx */
  2379. c->dst.bytes = c->op_bytes;
  2380. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2381. : (u16) c->src.val;
  2382. break;
  2383. case 0xba: /* Grp8 */
  2384. switch (c->modrm_reg & 3) {
  2385. case 0:
  2386. goto bt;
  2387. case 1:
  2388. goto bts;
  2389. case 2:
  2390. goto btr;
  2391. case 3:
  2392. goto btc;
  2393. }
  2394. break;
  2395. case 0xbb:
  2396. btc: /* btc */
  2397. /* only subword offset */
  2398. c->src.val &= (c->dst.bytes << 3) - 1;
  2399. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2400. break;
  2401. case 0xbe ... 0xbf: /* movsx */
  2402. c->dst.bytes = c->op_bytes;
  2403. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2404. (s16) c->src.val;
  2405. break;
  2406. case 0xc3: /* movnti */
  2407. c->dst.bytes = c->op_bytes;
  2408. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2409. (u64) c->src.val;
  2410. break;
  2411. case 0xc7: /* Grp9 (cmpxchg8b) */
  2412. rc = emulate_grp9(ctxt, ops, memop);
  2413. if (rc != 0)
  2414. goto done;
  2415. c->dst.type = OP_NONE;
  2416. break;
  2417. }
  2418. goto writeback;
  2419. cannot_emulate:
  2420. DPRINTF("Cannot emulate %02x\n", c->b);
  2421. c->eip = saved_eip;
  2422. return -1;
  2423. }