rtsx_pcr.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274
  1. /* Driver for Realtek PCI-Express card reader
  2. *
  3. * Copyright(c) 2009 Realtek Semiconductor Corp. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2, or (at your option) any
  8. * later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along
  16. * with this program; if not, see <http://www.gnu.org/licenses/>.
  17. *
  18. * Author:
  19. * Wei WANG <wei_wang@realsil.com.cn>
  20. * No. 450, Shenhu Road, Suzhou Industry Park, Suzhou, China
  21. */
  22. #include <linux/pci.h>
  23. #include <linux/module.h>
  24. #include <linux/slab.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/highmem.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/delay.h>
  29. #include <linux/idr.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/mfd/core.h>
  32. #include <linux/mfd/rtsx_pci.h>
  33. #include <asm/unaligned.h>
  34. #include "rtsx_pcr.h"
  35. static bool msi_en = true;
  36. module_param(msi_en, bool, S_IRUGO | S_IWUSR);
  37. MODULE_PARM_DESC(msi_en, "Enable MSI");
  38. static DEFINE_IDR(rtsx_pci_idr);
  39. static DEFINE_SPINLOCK(rtsx_pci_lock);
  40. static struct mfd_cell rtsx_pcr_cells[] = {
  41. [RTSX_SD_CARD] = {
  42. .name = DRV_NAME_RTSX_PCI_SDMMC,
  43. },
  44. [RTSX_MS_CARD] = {
  45. .name = DRV_NAME_RTSX_PCI_MS,
  46. },
  47. };
  48. static DEFINE_PCI_DEVICE_TABLE(rtsx_pci_ids) = {
  49. { PCI_DEVICE(0x10EC, 0x5209), PCI_CLASS_OTHERS << 16, 0xFF0000 },
  50. { PCI_DEVICE(0x10EC, 0x5229), PCI_CLASS_OTHERS << 16, 0xFF0000 },
  51. { PCI_DEVICE(0x10EC, 0x5289), PCI_CLASS_OTHERS << 16, 0xFF0000 },
  52. { 0, }
  53. };
  54. MODULE_DEVICE_TABLE(pci, rtsx_pci_ids);
  55. void rtsx_pci_start_run(struct rtsx_pcr *pcr)
  56. {
  57. /* If pci device removed, don't queue idle work any more */
  58. if (pcr->remove_pci)
  59. return;
  60. if (pcr->state != PDEV_STAT_RUN) {
  61. pcr->state = PDEV_STAT_RUN;
  62. if (pcr->ops->enable_auto_blink)
  63. pcr->ops->enable_auto_blink(pcr);
  64. }
  65. mod_delayed_work(system_wq, &pcr->idle_work, msecs_to_jiffies(200));
  66. }
  67. EXPORT_SYMBOL_GPL(rtsx_pci_start_run);
  68. int rtsx_pci_write_register(struct rtsx_pcr *pcr, u16 addr, u8 mask, u8 data)
  69. {
  70. int i;
  71. u32 val = HAIMR_WRITE_START;
  72. val |= (u32)(addr & 0x3FFF) << 16;
  73. val |= (u32)mask << 8;
  74. val |= (u32)data;
  75. rtsx_pci_writel(pcr, RTSX_HAIMR, val);
  76. for (i = 0; i < MAX_RW_REG_CNT; i++) {
  77. val = rtsx_pci_readl(pcr, RTSX_HAIMR);
  78. if ((val & HAIMR_TRANS_END) == 0) {
  79. if (data != (u8)val)
  80. return -EIO;
  81. return 0;
  82. }
  83. }
  84. return -ETIMEDOUT;
  85. }
  86. EXPORT_SYMBOL_GPL(rtsx_pci_write_register);
  87. int rtsx_pci_read_register(struct rtsx_pcr *pcr, u16 addr, u8 *data)
  88. {
  89. u32 val = HAIMR_READ_START;
  90. int i;
  91. val |= (u32)(addr & 0x3FFF) << 16;
  92. rtsx_pci_writel(pcr, RTSX_HAIMR, val);
  93. for (i = 0; i < MAX_RW_REG_CNT; i++) {
  94. val = rtsx_pci_readl(pcr, RTSX_HAIMR);
  95. if ((val & HAIMR_TRANS_END) == 0)
  96. break;
  97. }
  98. if (i >= MAX_RW_REG_CNT)
  99. return -ETIMEDOUT;
  100. if (data)
  101. *data = (u8)(val & 0xFF);
  102. return 0;
  103. }
  104. EXPORT_SYMBOL_GPL(rtsx_pci_read_register);
  105. int rtsx_pci_write_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 val)
  106. {
  107. int err, i, finished = 0;
  108. u8 tmp;
  109. rtsx_pci_init_cmd(pcr);
  110. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYDATA0, 0xFF, (u8)val);
  111. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYDATA1, 0xFF, (u8)(val >> 8));
  112. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYADDR, 0xFF, addr);
  113. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYRWCTL, 0xFF, 0x81);
  114. err = rtsx_pci_send_cmd(pcr, 100);
  115. if (err < 0)
  116. return err;
  117. for (i = 0; i < 100000; i++) {
  118. err = rtsx_pci_read_register(pcr, PHYRWCTL, &tmp);
  119. if (err < 0)
  120. return err;
  121. if (!(tmp & 0x80)) {
  122. finished = 1;
  123. break;
  124. }
  125. }
  126. if (!finished)
  127. return -ETIMEDOUT;
  128. return 0;
  129. }
  130. EXPORT_SYMBOL_GPL(rtsx_pci_write_phy_register);
  131. int rtsx_pci_read_phy_register(struct rtsx_pcr *pcr, u8 addr, u16 *val)
  132. {
  133. int err, i, finished = 0;
  134. u16 data;
  135. u8 *ptr, tmp;
  136. rtsx_pci_init_cmd(pcr);
  137. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYADDR, 0xFF, addr);
  138. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PHYRWCTL, 0xFF, 0x80);
  139. err = rtsx_pci_send_cmd(pcr, 100);
  140. if (err < 0)
  141. return err;
  142. for (i = 0; i < 100000; i++) {
  143. err = rtsx_pci_read_register(pcr, PHYRWCTL, &tmp);
  144. if (err < 0)
  145. return err;
  146. if (!(tmp & 0x80)) {
  147. finished = 1;
  148. break;
  149. }
  150. }
  151. if (!finished)
  152. return -ETIMEDOUT;
  153. rtsx_pci_init_cmd(pcr);
  154. rtsx_pci_add_cmd(pcr, READ_REG_CMD, PHYDATA0, 0, 0);
  155. rtsx_pci_add_cmd(pcr, READ_REG_CMD, PHYDATA1, 0, 0);
  156. err = rtsx_pci_send_cmd(pcr, 100);
  157. if (err < 0)
  158. return err;
  159. ptr = rtsx_pci_get_cmd_data(pcr);
  160. data = ((u16)ptr[1] << 8) | ptr[0];
  161. if (val)
  162. *val = data;
  163. return 0;
  164. }
  165. EXPORT_SYMBOL_GPL(rtsx_pci_read_phy_register);
  166. void rtsx_pci_stop_cmd(struct rtsx_pcr *pcr)
  167. {
  168. rtsx_pci_writel(pcr, RTSX_HCBCTLR, STOP_CMD);
  169. rtsx_pci_writel(pcr, RTSX_HDBCTLR, STOP_DMA);
  170. rtsx_pci_write_register(pcr, DMACTL, 0x80, 0x80);
  171. rtsx_pci_write_register(pcr, RBCTL, 0x80, 0x80);
  172. }
  173. EXPORT_SYMBOL_GPL(rtsx_pci_stop_cmd);
  174. void rtsx_pci_add_cmd(struct rtsx_pcr *pcr,
  175. u8 cmd_type, u16 reg_addr, u8 mask, u8 data)
  176. {
  177. unsigned long flags;
  178. u32 val = 0;
  179. u32 *ptr = (u32 *)(pcr->host_cmds_ptr);
  180. val |= (u32)(cmd_type & 0x03) << 30;
  181. val |= (u32)(reg_addr & 0x3FFF) << 16;
  182. val |= (u32)mask << 8;
  183. val |= (u32)data;
  184. spin_lock_irqsave(&pcr->lock, flags);
  185. ptr += pcr->ci;
  186. if (pcr->ci < (HOST_CMDS_BUF_LEN / 4)) {
  187. put_unaligned_le32(val, ptr);
  188. ptr++;
  189. pcr->ci++;
  190. }
  191. spin_unlock_irqrestore(&pcr->lock, flags);
  192. }
  193. EXPORT_SYMBOL_GPL(rtsx_pci_add_cmd);
  194. void rtsx_pci_send_cmd_no_wait(struct rtsx_pcr *pcr)
  195. {
  196. u32 val = 1 << 31;
  197. rtsx_pci_writel(pcr, RTSX_HCBAR, pcr->host_cmds_addr);
  198. val |= (u32)(pcr->ci * 4) & 0x00FFFFFF;
  199. /* Hardware Auto Response */
  200. val |= 0x40000000;
  201. rtsx_pci_writel(pcr, RTSX_HCBCTLR, val);
  202. }
  203. EXPORT_SYMBOL_GPL(rtsx_pci_send_cmd_no_wait);
  204. int rtsx_pci_send_cmd(struct rtsx_pcr *pcr, int timeout)
  205. {
  206. struct completion trans_done;
  207. u32 val = 1 << 31;
  208. long timeleft;
  209. unsigned long flags;
  210. int err = 0;
  211. spin_lock_irqsave(&pcr->lock, flags);
  212. /* set up data structures for the wakeup system */
  213. pcr->done = &trans_done;
  214. pcr->trans_result = TRANS_NOT_READY;
  215. init_completion(&trans_done);
  216. rtsx_pci_writel(pcr, RTSX_HCBAR, pcr->host_cmds_addr);
  217. val |= (u32)(pcr->ci * 4) & 0x00FFFFFF;
  218. /* Hardware Auto Response */
  219. val |= 0x40000000;
  220. rtsx_pci_writel(pcr, RTSX_HCBCTLR, val);
  221. spin_unlock_irqrestore(&pcr->lock, flags);
  222. /* Wait for TRANS_OK_INT */
  223. timeleft = wait_for_completion_interruptible_timeout(
  224. &trans_done, msecs_to_jiffies(timeout));
  225. if (timeleft <= 0) {
  226. dev_dbg(&(pcr->pci->dev), "Timeout (%s %d)\n",
  227. __func__, __LINE__);
  228. err = -ETIMEDOUT;
  229. goto finish_send_cmd;
  230. }
  231. spin_lock_irqsave(&pcr->lock, flags);
  232. if (pcr->trans_result == TRANS_RESULT_FAIL)
  233. err = -EINVAL;
  234. else if (pcr->trans_result == TRANS_RESULT_OK)
  235. err = 0;
  236. else if (pcr->trans_result == TRANS_NO_DEVICE)
  237. err = -ENODEV;
  238. spin_unlock_irqrestore(&pcr->lock, flags);
  239. finish_send_cmd:
  240. spin_lock_irqsave(&pcr->lock, flags);
  241. pcr->done = NULL;
  242. spin_unlock_irqrestore(&pcr->lock, flags);
  243. if ((err < 0) && (err != -ENODEV))
  244. rtsx_pci_stop_cmd(pcr);
  245. if (pcr->finish_me)
  246. complete(pcr->finish_me);
  247. return err;
  248. }
  249. EXPORT_SYMBOL_GPL(rtsx_pci_send_cmd);
  250. static void rtsx_pci_add_sg_tbl(struct rtsx_pcr *pcr,
  251. dma_addr_t addr, unsigned int len, int end)
  252. {
  253. u64 *ptr = (u64 *)(pcr->host_sg_tbl_ptr) + pcr->sgi;
  254. u64 val;
  255. u8 option = SG_VALID | SG_TRANS_DATA;
  256. dev_dbg(&(pcr->pci->dev), "DMA addr: 0x%x, Len: 0x%x\n",
  257. (unsigned int)addr, len);
  258. if (end)
  259. option |= SG_END;
  260. val = ((u64)addr << 32) | ((u64)len << 12) | option;
  261. put_unaligned_le64(val, ptr);
  262. pcr->sgi++;
  263. }
  264. int rtsx_pci_transfer_data(struct rtsx_pcr *pcr, struct scatterlist *sglist,
  265. int num_sg, bool read, int timeout)
  266. {
  267. struct completion trans_done;
  268. u8 dir;
  269. int err = 0, i, count;
  270. long timeleft;
  271. unsigned long flags;
  272. struct scatterlist *sg;
  273. enum dma_data_direction dma_dir;
  274. u32 val;
  275. dma_addr_t addr;
  276. unsigned int len;
  277. dev_dbg(&(pcr->pci->dev), "--> %s: num_sg = %d\n", __func__, num_sg);
  278. /* don't transfer data during abort processing */
  279. if (pcr->remove_pci)
  280. return -EINVAL;
  281. if ((sglist == NULL) || (num_sg <= 0))
  282. return -EINVAL;
  283. if (read) {
  284. dir = DEVICE_TO_HOST;
  285. dma_dir = DMA_FROM_DEVICE;
  286. } else {
  287. dir = HOST_TO_DEVICE;
  288. dma_dir = DMA_TO_DEVICE;
  289. }
  290. count = dma_map_sg(&(pcr->pci->dev), sglist, num_sg, dma_dir);
  291. if (count < 1) {
  292. dev_err(&(pcr->pci->dev), "scatterlist map failed\n");
  293. return -EINVAL;
  294. }
  295. dev_dbg(&(pcr->pci->dev), "DMA mapping count: %d\n", count);
  296. val = ((u32)(dir & 0x01) << 29) | TRIG_DMA | ADMA_MODE;
  297. pcr->sgi = 0;
  298. for_each_sg(sglist, sg, count, i) {
  299. addr = sg_dma_address(sg);
  300. len = sg_dma_len(sg);
  301. rtsx_pci_add_sg_tbl(pcr, addr, len, i == count - 1);
  302. }
  303. spin_lock_irqsave(&pcr->lock, flags);
  304. pcr->done = &trans_done;
  305. pcr->trans_result = TRANS_NOT_READY;
  306. init_completion(&trans_done);
  307. rtsx_pci_writel(pcr, RTSX_HDBAR, pcr->host_sg_tbl_addr);
  308. rtsx_pci_writel(pcr, RTSX_HDBCTLR, val);
  309. spin_unlock_irqrestore(&pcr->lock, flags);
  310. timeleft = wait_for_completion_interruptible_timeout(
  311. &trans_done, msecs_to_jiffies(timeout));
  312. if (timeleft <= 0) {
  313. dev_dbg(&(pcr->pci->dev), "Timeout (%s %d)\n",
  314. __func__, __LINE__);
  315. err = -ETIMEDOUT;
  316. goto out;
  317. }
  318. spin_lock_irqsave(&pcr->lock, flags);
  319. if (pcr->trans_result == TRANS_RESULT_FAIL)
  320. err = -EINVAL;
  321. else if (pcr->trans_result == TRANS_NO_DEVICE)
  322. err = -ENODEV;
  323. spin_unlock_irqrestore(&pcr->lock, flags);
  324. out:
  325. spin_lock_irqsave(&pcr->lock, flags);
  326. pcr->done = NULL;
  327. spin_unlock_irqrestore(&pcr->lock, flags);
  328. dma_unmap_sg(&(pcr->pci->dev), sglist, num_sg, dma_dir);
  329. if ((err < 0) && (err != -ENODEV))
  330. rtsx_pci_stop_cmd(pcr);
  331. if (pcr->finish_me)
  332. complete(pcr->finish_me);
  333. return err;
  334. }
  335. EXPORT_SYMBOL_GPL(rtsx_pci_transfer_data);
  336. int rtsx_pci_read_ppbuf(struct rtsx_pcr *pcr, u8 *buf, int buf_len)
  337. {
  338. int err;
  339. int i, j;
  340. u16 reg;
  341. u8 *ptr;
  342. if (buf_len > 512)
  343. buf_len = 512;
  344. ptr = buf;
  345. reg = PPBUF_BASE2;
  346. for (i = 0; i < buf_len / 256; i++) {
  347. rtsx_pci_init_cmd(pcr);
  348. for (j = 0; j < 256; j++)
  349. rtsx_pci_add_cmd(pcr, READ_REG_CMD, reg++, 0, 0);
  350. err = rtsx_pci_send_cmd(pcr, 250);
  351. if (err < 0)
  352. return err;
  353. memcpy(ptr, rtsx_pci_get_cmd_data(pcr), 256);
  354. ptr += 256;
  355. }
  356. if (buf_len % 256) {
  357. rtsx_pci_init_cmd(pcr);
  358. for (j = 0; j < buf_len % 256; j++)
  359. rtsx_pci_add_cmd(pcr, READ_REG_CMD, reg++, 0, 0);
  360. err = rtsx_pci_send_cmd(pcr, 250);
  361. if (err < 0)
  362. return err;
  363. }
  364. memcpy(ptr, rtsx_pci_get_cmd_data(pcr), buf_len % 256);
  365. return 0;
  366. }
  367. EXPORT_SYMBOL_GPL(rtsx_pci_read_ppbuf);
  368. int rtsx_pci_write_ppbuf(struct rtsx_pcr *pcr, u8 *buf, int buf_len)
  369. {
  370. int err;
  371. int i, j;
  372. u16 reg;
  373. u8 *ptr;
  374. if (buf_len > 512)
  375. buf_len = 512;
  376. ptr = buf;
  377. reg = PPBUF_BASE2;
  378. for (i = 0; i < buf_len / 256; i++) {
  379. rtsx_pci_init_cmd(pcr);
  380. for (j = 0; j < 256; j++) {
  381. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  382. reg++, 0xFF, *ptr);
  383. ptr++;
  384. }
  385. err = rtsx_pci_send_cmd(pcr, 250);
  386. if (err < 0)
  387. return err;
  388. }
  389. if (buf_len % 256) {
  390. rtsx_pci_init_cmd(pcr);
  391. for (j = 0; j < buf_len % 256; j++) {
  392. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  393. reg++, 0xFF, *ptr);
  394. ptr++;
  395. }
  396. err = rtsx_pci_send_cmd(pcr, 250);
  397. if (err < 0)
  398. return err;
  399. }
  400. return 0;
  401. }
  402. EXPORT_SYMBOL_GPL(rtsx_pci_write_ppbuf);
  403. static int rtsx_pci_set_pull_ctl(struct rtsx_pcr *pcr, const u32 *tbl)
  404. {
  405. int err;
  406. rtsx_pci_init_cmd(pcr);
  407. while (*tbl & 0xFFFF0000) {
  408. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  409. (u16)(*tbl >> 16), 0xFF, (u8)(*tbl));
  410. tbl++;
  411. }
  412. err = rtsx_pci_send_cmd(pcr, 100);
  413. if (err < 0)
  414. return err;
  415. return 0;
  416. }
  417. int rtsx_pci_card_pull_ctl_enable(struct rtsx_pcr *pcr, int card)
  418. {
  419. const u32 *tbl;
  420. if (card == RTSX_SD_CARD)
  421. tbl = pcr->sd_pull_ctl_enable_tbl;
  422. else if (card == RTSX_MS_CARD)
  423. tbl = pcr->ms_pull_ctl_enable_tbl;
  424. else
  425. return -EINVAL;
  426. return rtsx_pci_set_pull_ctl(pcr, tbl);
  427. }
  428. EXPORT_SYMBOL_GPL(rtsx_pci_card_pull_ctl_enable);
  429. int rtsx_pci_card_pull_ctl_disable(struct rtsx_pcr *pcr, int card)
  430. {
  431. const u32 *tbl;
  432. if (card == RTSX_SD_CARD)
  433. tbl = pcr->sd_pull_ctl_disable_tbl;
  434. else if (card == RTSX_MS_CARD)
  435. tbl = pcr->ms_pull_ctl_disable_tbl;
  436. else
  437. return -EINVAL;
  438. return rtsx_pci_set_pull_ctl(pcr, tbl);
  439. }
  440. EXPORT_SYMBOL_GPL(rtsx_pci_card_pull_ctl_disable);
  441. static void rtsx_pci_enable_bus_int(struct rtsx_pcr *pcr)
  442. {
  443. pcr->bier = TRANS_OK_INT_EN | TRANS_FAIL_INT_EN | SD_INT_EN;
  444. if (pcr->num_slots > 1)
  445. pcr->bier |= MS_INT_EN;
  446. /* Enable Bus Interrupt */
  447. rtsx_pci_writel(pcr, RTSX_BIER, pcr->bier);
  448. dev_dbg(&(pcr->pci->dev), "RTSX_BIER: 0x%08x\n", pcr->bier);
  449. }
  450. static inline u8 double_ssc_depth(u8 depth)
  451. {
  452. return ((depth > 1) ? (depth - 1) : depth);
  453. }
  454. static u8 revise_ssc_depth(u8 ssc_depth, u8 div)
  455. {
  456. if (div > CLK_DIV_1) {
  457. if (ssc_depth > (div - 1))
  458. ssc_depth -= (div - 1);
  459. else
  460. ssc_depth = SSC_DEPTH_4M;
  461. }
  462. return ssc_depth;
  463. }
  464. int rtsx_pci_switch_clock(struct rtsx_pcr *pcr, unsigned int card_clock,
  465. u8 ssc_depth, bool initial_mode, bool double_clk, bool vpclk)
  466. {
  467. int err, clk;
  468. u8 N, min_N, max_N, clk_divider;
  469. u8 mcu_cnt, div, max_div;
  470. u8 depth[] = {
  471. [RTSX_SSC_DEPTH_4M] = SSC_DEPTH_4M,
  472. [RTSX_SSC_DEPTH_2M] = SSC_DEPTH_2M,
  473. [RTSX_SSC_DEPTH_1M] = SSC_DEPTH_1M,
  474. [RTSX_SSC_DEPTH_500K] = SSC_DEPTH_500K,
  475. [RTSX_SSC_DEPTH_250K] = SSC_DEPTH_250K,
  476. };
  477. if (initial_mode) {
  478. /* We use 250k(around) here, in initial stage */
  479. clk_divider = SD_CLK_DIVIDE_128;
  480. card_clock = 30000000;
  481. } else {
  482. clk_divider = SD_CLK_DIVIDE_0;
  483. }
  484. err = rtsx_pci_write_register(pcr, SD_CFG1,
  485. SD_CLK_DIVIDE_MASK, clk_divider);
  486. if (err < 0)
  487. return err;
  488. card_clock /= 1000000;
  489. dev_dbg(&(pcr->pci->dev), "Switch card clock to %dMHz\n", card_clock);
  490. min_N = 80;
  491. max_N = 208;
  492. max_div = CLK_DIV_8;
  493. clk = card_clock;
  494. if (!initial_mode && double_clk)
  495. clk = card_clock * 2;
  496. dev_dbg(&(pcr->pci->dev),
  497. "Internal SSC clock: %dMHz (cur_clock = %d)\n",
  498. clk, pcr->cur_clock);
  499. if (clk == pcr->cur_clock)
  500. return 0;
  501. if (pcr->ops->conv_clk_and_div_n)
  502. N = (u8)pcr->ops->conv_clk_and_div_n(clk, CLK_TO_DIV_N);
  503. else
  504. N = (u8)(clk - 2);
  505. if ((clk <= 2) || (N > max_N))
  506. return -EINVAL;
  507. mcu_cnt = (u8)(125/clk + 3);
  508. if (mcu_cnt > 15)
  509. mcu_cnt = 15;
  510. /* Make sure that the SSC clock div_n is equal or greater than min_N */
  511. div = CLK_DIV_1;
  512. while ((N < min_N) && (div < max_div)) {
  513. if (pcr->ops->conv_clk_and_div_n) {
  514. int dbl_clk = pcr->ops->conv_clk_and_div_n(N,
  515. DIV_N_TO_CLK) * 2;
  516. N = (u8)pcr->ops->conv_clk_and_div_n(dbl_clk,
  517. CLK_TO_DIV_N);
  518. } else {
  519. N = (N + 2) * 2 - 2;
  520. }
  521. div++;
  522. }
  523. dev_dbg(&(pcr->pci->dev), "N = %d, div = %d\n", N, div);
  524. ssc_depth = depth[ssc_depth];
  525. if (double_clk)
  526. ssc_depth = double_ssc_depth(ssc_depth);
  527. ssc_depth = revise_ssc_depth(ssc_depth, div);
  528. dev_dbg(&(pcr->pci->dev), "ssc_depth = %d\n", ssc_depth);
  529. rtsx_pci_init_cmd(pcr);
  530. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  531. CLK_LOW_FREQ, CLK_LOW_FREQ);
  532. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_DIV,
  533. 0xFF, (div << 4) | mcu_cnt);
  534. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1, SSC_RSTB, 0);
  535. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL2,
  536. SSC_DEPTH_MASK, ssc_depth);
  537. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_DIV_N_0, 0xFF, N);
  538. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1, SSC_RSTB, SSC_RSTB);
  539. if (vpclk) {
  540. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  541. PHASE_NOT_RESET, 0);
  542. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_VPCLK0_CTL,
  543. PHASE_NOT_RESET, PHASE_NOT_RESET);
  544. }
  545. err = rtsx_pci_send_cmd(pcr, 2000);
  546. if (err < 0)
  547. return err;
  548. /* Wait SSC clock stable */
  549. udelay(10);
  550. err = rtsx_pci_write_register(pcr, CLK_CTL, CLK_LOW_FREQ, 0);
  551. if (err < 0)
  552. return err;
  553. pcr->cur_clock = clk;
  554. return 0;
  555. }
  556. EXPORT_SYMBOL_GPL(rtsx_pci_switch_clock);
  557. int rtsx_pci_card_power_on(struct rtsx_pcr *pcr, int card)
  558. {
  559. if (pcr->ops->card_power_on)
  560. return pcr->ops->card_power_on(pcr, card);
  561. return 0;
  562. }
  563. EXPORT_SYMBOL_GPL(rtsx_pci_card_power_on);
  564. int rtsx_pci_card_power_off(struct rtsx_pcr *pcr, int card)
  565. {
  566. if (pcr->ops->card_power_off)
  567. return pcr->ops->card_power_off(pcr, card);
  568. return 0;
  569. }
  570. EXPORT_SYMBOL_GPL(rtsx_pci_card_power_off);
  571. int rtsx_pci_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
  572. {
  573. if (pcr->ops->switch_output_voltage)
  574. return pcr->ops->switch_output_voltage(pcr, voltage);
  575. return 0;
  576. }
  577. EXPORT_SYMBOL_GPL(rtsx_pci_switch_output_voltage);
  578. unsigned int rtsx_pci_card_exist(struct rtsx_pcr *pcr)
  579. {
  580. unsigned int val;
  581. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  582. if (pcr->ops->cd_deglitch)
  583. val = pcr->ops->cd_deglitch(pcr);
  584. return val;
  585. }
  586. EXPORT_SYMBOL_GPL(rtsx_pci_card_exist);
  587. void rtsx_pci_complete_unfinished_transfer(struct rtsx_pcr *pcr)
  588. {
  589. struct completion finish;
  590. pcr->finish_me = &finish;
  591. init_completion(&finish);
  592. if (pcr->done)
  593. complete(pcr->done);
  594. if (!pcr->remove_pci)
  595. rtsx_pci_stop_cmd(pcr);
  596. wait_for_completion_interruptible_timeout(&finish,
  597. msecs_to_jiffies(2));
  598. pcr->finish_me = NULL;
  599. }
  600. EXPORT_SYMBOL_GPL(rtsx_pci_complete_unfinished_transfer);
  601. static void rtsx_pci_card_detect(struct work_struct *work)
  602. {
  603. struct delayed_work *dwork;
  604. struct rtsx_pcr *pcr;
  605. unsigned long flags;
  606. unsigned int card_detect = 0;
  607. u32 irq_status;
  608. dwork = to_delayed_work(work);
  609. pcr = container_of(dwork, struct rtsx_pcr, carddet_work);
  610. dev_dbg(&(pcr->pci->dev), "--> %s\n", __func__);
  611. spin_lock_irqsave(&pcr->lock, flags);
  612. irq_status = rtsx_pci_readl(pcr, RTSX_BIPR);
  613. dev_dbg(&(pcr->pci->dev), "irq_status: 0x%08x\n", irq_status);
  614. if (pcr->card_inserted || pcr->card_removed) {
  615. dev_dbg(&(pcr->pci->dev),
  616. "card_inserted: 0x%x, card_removed: 0x%x\n",
  617. pcr->card_inserted, pcr->card_removed);
  618. if (pcr->ops->cd_deglitch)
  619. pcr->card_inserted = pcr->ops->cd_deglitch(pcr);
  620. card_detect = pcr->card_inserted | pcr->card_removed;
  621. pcr->card_inserted = 0;
  622. pcr->card_removed = 0;
  623. }
  624. spin_unlock_irqrestore(&pcr->lock, flags);
  625. if ((card_detect & SD_EXIST) && pcr->slots[RTSX_SD_CARD].card_event)
  626. pcr->slots[RTSX_SD_CARD].card_event(
  627. pcr->slots[RTSX_SD_CARD].p_dev);
  628. if ((card_detect & MS_EXIST) && pcr->slots[RTSX_MS_CARD].card_event)
  629. pcr->slots[RTSX_MS_CARD].card_event(
  630. pcr->slots[RTSX_MS_CARD].p_dev);
  631. }
  632. static irqreturn_t rtsx_pci_isr(int irq, void *dev_id)
  633. {
  634. struct rtsx_pcr *pcr = dev_id;
  635. u32 int_reg;
  636. if (!pcr)
  637. return IRQ_NONE;
  638. spin_lock(&pcr->lock);
  639. int_reg = rtsx_pci_readl(pcr, RTSX_BIPR);
  640. /* Clear interrupt flag */
  641. rtsx_pci_writel(pcr, RTSX_BIPR, int_reg);
  642. if ((int_reg & pcr->bier) == 0) {
  643. spin_unlock(&pcr->lock);
  644. return IRQ_NONE;
  645. }
  646. if (int_reg == 0xFFFFFFFF) {
  647. spin_unlock(&pcr->lock);
  648. return IRQ_HANDLED;
  649. }
  650. int_reg &= (pcr->bier | 0x7FFFFF);
  651. if (int_reg & SD_INT) {
  652. if (int_reg & SD_EXIST) {
  653. pcr->card_inserted |= SD_EXIST;
  654. } else {
  655. pcr->card_removed |= SD_EXIST;
  656. pcr->card_inserted &= ~SD_EXIST;
  657. }
  658. }
  659. if (int_reg & MS_INT) {
  660. if (int_reg & MS_EXIST) {
  661. pcr->card_inserted |= MS_EXIST;
  662. } else {
  663. pcr->card_removed |= MS_EXIST;
  664. pcr->card_inserted &= ~MS_EXIST;
  665. }
  666. }
  667. if (pcr->card_inserted || pcr->card_removed)
  668. schedule_delayed_work(&pcr->carddet_work,
  669. msecs_to_jiffies(200));
  670. if (int_reg & (NEED_COMPLETE_INT | DELINK_INT)) {
  671. if (int_reg & (TRANS_FAIL_INT | DELINK_INT)) {
  672. pcr->trans_result = TRANS_RESULT_FAIL;
  673. if (pcr->done)
  674. complete(pcr->done);
  675. } else if (int_reg & TRANS_OK_INT) {
  676. pcr->trans_result = TRANS_RESULT_OK;
  677. if (pcr->done)
  678. complete(pcr->done);
  679. }
  680. }
  681. spin_unlock(&pcr->lock);
  682. return IRQ_HANDLED;
  683. }
  684. static int rtsx_pci_acquire_irq(struct rtsx_pcr *pcr)
  685. {
  686. dev_info(&(pcr->pci->dev), "%s: pcr->msi_en = %d, pci->irq = %d\n",
  687. __func__, pcr->msi_en, pcr->pci->irq);
  688. if (request_irq(pcr->pci->irq, rtsx_pci_isr,
  689. pcr->msi_en ? 0 : IRQF_SHARED,
  690. DRV_NAME_RTSX_PCI, pcr)) {
  691. dev_err(&(pcr->pci->dev),
  692. "rtsx_sdmmc: unable to grab IRQ %d, disabling device\n",
  693. pcr->pci->irq);
  694. return -1;
  695. }
  696. pcr->irq = pcr->pci->irq;
  697. pci_intx(pcr->pci, !pcr->msi_en);
  698. return 0;
  699. }
  700. static void rtsx_pci_idle_work(struct work_struct *work)
  701. {
  702. struct delayed_work *dwork = to_delayed_work(work);
  703. struct rtsx_pcr *pcr = container_of(dwork, struct rtsx_pcr, idle_work);
  704. dev_dbg(&(pcr->pci->dev), "--> %s\n", __func__);
  705. mutex_lock(&pcr->pcr_mutex);
  706. pcr->state = PDEV_STAT_IDLE;
  707. if (pcr->ops->disable_auto_blink)
  708. pcr->ops->disable_auto_blink(pcr);
  709. if (pcr->ops->turn_off_led)
  710. pcr->ops->turn_off_led(pcr);
  711. mutex_unlock(&pcr->pcr_mutex);
  712. }
  713. static int rtsx_pci_init_hw(struct rtsx_pcr *pcr)
  714. {
  715. int err;
  716. rtsx_pci_writel(pcr, RTSX_HCBAR, pcr->host_cmds_addr);
  717. rtsx_pci_enable_bus_int(pcr);
  718. /* Power on SSC */
  719. err = rtsx_pci_write_register(pcr, FPDCTL, SSC_POWER_DOWN, 0);
  720. if (err < 0)
  721. return err;
  722. /* Wait SSC power stable */
  723. udelay(200);
  724. if (pcr->ops->optimize_phy) {
  725. err = pcr->ops->optimize_phy(pcr);
  726. if (err < 0)
  727. return err;
  728. }
  729. rtsx_pci_init_cmd(pcr);
  730. /* Set mcu_cnt to 7 to ensure data can be sampled properly */
  731. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_DIV, 0x07, 0x07);
  732. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, HOST_SLEEP_STATE, 0x03, 0x00);
  733. /* Disable card clock */
  734. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, 0x1E, 0);
  735. /* Reset ASPM state to default value */
  736. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, ASPM_FORCE_CTL, 0x3F, 0);
  737. /* Reset delink mode */
  738. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CHANGE_LINK_STATE, 0x0A, 0);
  739. /* Card driving select */
  740. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DRIVE_SEL,
  741. 0x07, DRIVER_TYPE_D);
  742. /* Enable SSC Clock */
  743. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL1,
  744. 0xFF, SSC_8X_EN | SSC_SEL_4M);
  745. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SSC_CTL2, 0xFF, 0x12);
  746. /* Disable cd_pwr_save */
  747. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CHANGE_LINK_STATE, 0x16, 0x10);
  748. /* Clear Link Ready Interrupt */
  749. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  750. LINK_RDY_INT, LINK_RDY_INT);
  751. /* Enlarge the estimation window of PERST# glitch
  752. * to reduce the chance of invalid card interrupt
  753. */
  754. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PERST_GLITCH_WIDTH, 0xFF, 0x80);
  755. /* Update RC oscillator to 400k
  756. * bit[0] F_HIGH: for RC oscillator, Rst_value is 1'b1
  757. * 1: 2M 0: 400k
  758. */
  759. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, RCCTL, 0x01, 0x00);
  760. /* Set interrupt write clear
  761. * bit 1: U_elbi_if_rd_clr_en
  762. * 1: Enable ELBI interrupt[31:22] & [7:0] flag read clear
  763. * 0: ELBI interrupt flag[31:22] & [7:0] only can be write clear
  764. */
  765. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, NFTS_TX_CTRL, 0x02, 0);
  766. /* Force CLKREQ# PIN to drive 0 to request clock */
  767. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0x08, 0x08);
  768. err = rtsx_pci_send_cmd(pcr, 100);
  769. if (err < 0)
  770. return err;
  771. /* Enable clk_request_n to enable clock power management */
  772. rtsx_pci_write_config_byte(pcr, 0x81, 1);
  773. /* Enter L1 when host tx idle */
  774. rtsx_pci_write_config_byte(pcr, 0x70F, 0x5B);
  775. if (pcr->ops->extra_init_hw) {
  776. err = pcr->ops->extra_init_hw(pcr);
  777. if (err < 0)
  778. return err;
  779. }
  780. return 0;
  781. }
  782. static int rtsx_pci_init_chip(struct rtsx_pcr *pcr)
  783. {
  784. int err;
  785. spin_lock_init(&pcr->lock);
  786. mutex_init(&pcr->pcr_mutex);
  787. switch (PCI_PID(pcr)) {
  788. default:
  789. case 0x5209:
  790. rts5209_init_params(pcr);
  791. break;
  792. case 0x5229:
  793. rts5229_init_params(pcr);
  794. break;
  795. case 0x5289:
  796. rtl8411_init_params(pcr);
  797. break;
  798. }
  799. dev_dbg(&(pcr->pci->dev), "PID: 0x%04x, IC version: 0x%02x\n",
  800. PCI_PID(pcr), pcr->ic_version);
  801. pcr->slots = kcalloc(pcr->num_slots, sizeof(struct rtsx_slot),
  802. GFP_KERNEL);
  803. if (!pcr->slots)
  804. return -ENOMEM;
  805. pcr->state = PDEV_STAT_IDLE;
  806. err = rtsx_pci_init_hw(pcr);
  807. if (err < 0) {
  808. kfree(pcr->slots);
  809. return err;
  810. }
  811. return 0;
  812. }
  813. static int rtsx_pci_probe(struct pci_dev *pcidev,
  814. const struct pci_device_id *id)
  815. {
  816. struct rtsx_pcr *pcr;
  817. struct pcr_handle *handle;
  818. u32 base, len;
  819. int ret, i;
  820. dev_dbg(&(pcidev->dev),
  821. ": Realtek PCI-E Card Reader found at %s [%04x:%04x] (rev %x)\n",
  822. pci_name(pcidev), (int)pcidev->vendor, (int)pcidev->device,
  823. (int)pcidev->revision);
  824. ret = pci_set_dma_mask(pcidev, DMA_BIT_MASK(32));
  825. if (ret < 0)
  826. return ret;
  827. ret = pci_enable_device(pcidev);
  828. if (ret)
  829. return ret;
  830. ret = pci_request_regions(pcidev, DRV_NAME_RTSX_PCI);
  831. if (ret)
  832. goto disable;
  833. pcr = kzalloc(sizeof(*pcr), GFP_KERNEL);
  834. if (!pcr) {
  835. ret = -ENOMEM;
  836. goto release_pci;
  837. }
  838. handle = kzalloc(sizeof(*handle), GFP_KERNEL);
  839. if (!handle) {
  840. ret = -ENOMEM;
  841. goto free_pcr;
  842. }
  843. handle->pcr = pcr;
  844. if (!idr_pre_get(&rtsx_pci_idr, GFP_KERNEL)) {
  845. ret = -ENOMEM;
  846. goto free_handle;
  847. }
  848. spin_lock(&rtsx_pci_lock);
  849. ret = idr_get_new(&rtsx_pci_idr, pcr, &pcr->id);
  850. spin_unlock(&rtsx_pci_lock);
  851. if (ret)
  852. goto free_handle;
  853. pcr->pci = pcidev;
  854. dev_set_drvdata(&pcidev->dev, handle);
  855. len = pci_resource_len(pcidev, 0);
  856. base = pci_resource_start(pcidev, 0);
  857. pcr->remap_addr = ioremap_nocache(base, len);
  858. if (!pcr->remap_addr) {
  859. ret = -ENOMEM;
  860. goto free_host;
  861. }
  862. pcr->rtsx_resv_buf = dma_alloc_coherent(&(pcidev->dev),
  863. RTSX_RESV_BUF_LEN, &(pcr->rtsx_resv_buf_addr),
  864. GFP_KERNEL);
  865. if (pcr->rtsx_resv_buf == NULL) {
  866. ret = -ENXIO;
  867. goto unmap;
  868. }
  869. pcr->host_cmds_ptr = pcr->rtsx_resv_buf;
  870. pcr->host_cmds_addr = pcr->rtsx_resv_buf_addr;
  871. pcr->host_sg_tbl_ptr = pcr->rtsx_resv_buf + HOST_CMDS_BUF_LEN;
  872. pcr->host_sg_tbl_addr = pcr->rtsx_resv_buf_addr + HOST_CMDS_BUF_LEN;
  873. pcr->card_inserted = 0;
  874. pcr->card_removed = 0;
  875. INIT_DELAYED_WORK(&pcr->carddet_work, rtsx_pci_card_detect);
  876. INIT_DELAYED_WORK(&pcr->idle_work, rtsx_pci_idle_work);
  877. pcr->msi_en = msi_en;
  878. if (pcr->msi_en) {
  879. ret = pci_enable_msi(pcidev);
  880. if (ret < 0)
  881. pcr->msi_en = false;
  882. }
  883. ret = rtsx_pci_acquire_irq(pcr);
  884. if (ret < 0)
  885. goto free_dma;
  886. pci_set_master(pcidev);
  887. synchronize_irq(pcr->irq);
  888. ret = rtsx_pci_init_chip(pcr);
  889. if (ret < 0)
  890. goto disable_irq;
  891. for (i = 0; i < ARRAY_SIZE(rtsx_pcr_cells); i++) {
  892. rtsx_pcr_cells[i].platform_data = handle;
  893. rtsx_pcr_cells[i].pdata_size = sizeof(*handle);
  894. }
  895. ret = mfd_add_devices(&pcidev->dev, pcr->id, rtsx_pcr_cells,
  896. ARRAY_SIZE(rtsx_pcr_cells), NULL, 0, NULL);
  897. if (ret < 0)
  898. goto disable_irq;
  899. schedule_delayed_work(&pcr->idle_work, msecs_to_jiffies(200));
  900. return 0;
  901. disable_irq:
  902. free_irq(pcr->irq, (void *)pcr);
  903. free_dma:
  904. dma_free_coherent(&(pcr->pci->dev), RTSX_RESV_BUF_LEN,
  905. pcr->rtsx_resv_buf, pcr->rtsx_resv_buf_addr);
  906. unmap:
  907. iounmap(pcr->remap_addr);
  908. free_host:
  909. dev_set_drvdata(&pcidev->dev, NULL);
  910. free_handle:
  911. kfree(handle);
  912. free_pcr:
  913. kfree(pcr);
  914. release_pci:
  915. pci_release_regions(pcidev);
  916. disable:
  917. pci_disable_device(pcidev);
  918. return ret;
  919. }
  920. static void rtsx_pci_remove(struct pci_dev *pcidev)
  921. {
  922. struct pcr_handle *handle = pci_get_drvdata(pcidev);
  923. struct rtsx_pcr *pcr = handle->pcr;
  924. pcr->remove_pci = true;
  925. cancel_delayed_work(&pcr->carddet_work);
  926. cancel_delayed_work(&pcr->idle_work);
  927. mfd_remove_devices(&pcidev->dev);
  928. dma_free_coherent(&(pcr->pci->dev), RTSX_RESV_BUF_LEN,
  929. pcr->rtsx_resv_buf, pcr->rtsx_resv_buf_addr);
  930. free_irq(pcr->irq, (void *)pcr);
  931. if (pcr->msi_en)
  932. pci_disable_msi(pcr->pci);
  933. iounmap(pcr->remap_addr);
  934. dev_set_drvdata(&pcidev->dev, NULL);
  935. pci_release_regions(pcidev);
  936. pci_disable_device(pcidev);
  937. spin_lock(&rtsx_pci_lock);
  938. idr_remove(&rtsx_pci_idr, pcr->id);
  939. spin_unlock(&rtsx_pci_lock);
  940. kfree(pcr->slots);
  941. kfree(pcr);
  942. kfree(handle);
  943. dev_dbg(&(pcidev->dev),
  944. ": Realtek PCI-E Card Reader at %s [%04x:%04x] has been removed\n",
  945. pci_name(pcidev), (int)pcidev->vendor, (int)pcidev->device);
  946. }
  947. #ifdef CONFIG_PM
  948. static int rtsx_pci_suspend(struct pci_dev *pcidev, pm_message_t state)
  949. {
  950. struct pcr_handle *handle;
  951. struct rtsx_pcr *pcr;
  952. int ret = 0;
  953. dev_dbg(&(pcidev->dev), "--> %s\n", __func__);
  954. handle = pci_get_drvdata(pcidev);
  955. pcr = handle->pcr;
  956. cancel_delayed_work(&pcr->carddet_work);
  957. cancel_delayed_work(&pcr->idle_work);
  958. mutex_lock(&pcr->pcr_mutex);
  959. if (pcr->ops->turn_off_led)
  960. pcr->ops->turn_off_led(pcr);
  961. rtsx_pci_writel(pcr, RTSX_BIER, 0);
  962. pcr->bier = 0;
  963. rtsx_pci_write_register(pcr, PETXCFG, 0x08, 0x08);
  964. rtsx_pci_write_register(pcr, HOST_SLEEP_STATE, 0x03, 0x02);
  965. pci_save_state(pcidev);
  966. pci_enable_wake(pcidev, pci_choose_state(pcidev, state), 0);
  967. pci_disable_device(pcidev);
  968. pci_set_power_state(pcidev, pci_choose_state(pcidev, state));
  969. mutex_unlock(&pcr->pcr_mutex);
  970. return ret;
  971. }
  972. static int rtsx_pci_resume(struct pci_dev *pcidev)
  973. {
  974. struct pcr_handle *handle;
  975. struct rtsx_pcr *pcr;
  976. int ret = 0;
  977. dev_dbg(&(pcidev->dev), "--> %s\n", __func__);
  978. handle = pci_get_drvdata(pcidev);
  979. pcr = handle->pcr;
  980. mutex_lock(&pcr->pcr_mutex);
  981. pci_set_power_state(pcidev, PCI_D0);
  982. pci_restore_state(pcidev);
  983. ret = pci_enable_device(pcidev);
  984. if (ret)
  985. goto out;
  986. pci_set_master(pcidev);
  987. ret = rtsx_pci_write_register(pcr, HOST_SLEEP_STATE, 0x03, 0x00);
  988. if (ret)
  989. goto out;
  990. ret = rtsx_pci_init_hw(pcr);
  991. if (ret)
  992. goto out;
  993. schedule_delayed_work(&pcr->idle_work, msecs_to_jiffies(200));
  994. out:
  995. mutex_unlock(&pcr->pcr_mutex);
  996. return ret;
  997. }
  998. #else /* CONFIG_PM */
  999. #define rtsx_pci_suspend NULL
  1000. #define rtsx_pci_resume NULL
  1001. #endif /* CONFIG_PM */
  1002. static struct pci_driver rtsx_pci_driver = {
  1003. .name = DRV_NAME_RTSX_PCI,
  1004. .id_table = rtsx_pci_ids,
  1005. .probe = rtsx_pci_probe,
  1006. .remove = rtsx_pci_remove,
  1007. .suspend = rtsx_pci_suspend,
  1008. .resume = rtsx_pci_resume,
  1009. };
  1010. module_pci_driver(rtsx_pci_driver);
  1011. MODULE_LICENSE("GPL");
  1012. MODULE_AUTHOR("Wei WANG <wei_wang@realsil.com.cn>");
  1013. MODULE_DESCRIPTION("Realtek PCI-E Card Reader Driver");